sun4m_irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * sun4m irq support
  4. *
  5. * djhr: Hacked out of irq.c into a CPU dependent version.
  6. *
  7. * Copyright (C) 1995 David S. Miller ([email protected])
  8. * Copyright (C) 1995 Miguel de Icaza ([email protected])
  9. * Copyright (C) 1995 Pete A. Zaitcev ([email protected])
  10. * Copyright (C) 1996 Dave Redman ([email protected])
  11. */
  12. #include <linux/slab.h>
  13. #include <linux/sched/debug.h>
  14. #include <linux/pgtable.h>
  15. #include <asm/timer.h>
  16. #include <asm/traps.h>
  17. #include <asm/irq.h>
  18. #include <asm/io.h>
  19. #include <asm/cacheflush.h>
  20. #include "irq.h"
  21. #include "kernel.h"
  22. /* Sample sun4m IRQ layout:
  23. *
  24. * 0x22 - Power
  25. * 0x24 - ESP SCSI
  26. * 0x26 - Lance ethernet
  27. * 0x2b - Floppy
  28. * 0x2c - Zilog uart
  29. * 0x32 - SBUS level 0
  30. * 0x33 - Parallel port, SBUS level 1
  31. * 0x35 - SBUS level 2
  32. * 0x37 - SBUS level 3
  33. * 0x39 - Audio, Graphics card, SBUS level 4
  34. * 0x3b - SBUS level 5
  35. * 0x3d - SBUS level 6
  36. *
  37. * Each interrupt source has a mask bit in the interrupt registers.
  38. * When the mask bit is set, this blocks interrupt deliver. So you
  39. * clear the bit to enable the interrupt.
  40. *
  41. * Interrupts numbered less than 0x10 are software triggered interrupts
  42. * and unused by Linux.
  43. *
  44. * Interrupt level assignment on sun4m:
  45. *
  46. * level source
  47. * ------------------------------------------------------------
  48. * 1 softint-1
  49. * 2 softint-2, VME/SBUS level 1
  50. * 3 softint-3, VME/SBUS level 2
  51. * 4 softint-4, onboard SCSI
  52. * 5 softint-5, VME/SBUS level 3
  53. * 6 softint-6, onboard ETHERNET
  54. * 7 softint-7, VME/SBUS level 4
  55. * 8 softint-8, onboard VIDEO
  56. * 9 softint-9, VME/SBUS level 5, Module Interrupt
  57. * 10 softint-10, system counter/timer
  58. * 11 softint-11, VME/SBUS level 6, Floppy
  59. * 12 softint-12, Keyboard/Mouse, Serial
  60. * 13 softint-13, VME/SBUS level 7, ISDN Audio
  61. * 14 softint-14, per-processor counter/timer
  62. * 15 softint-15, Asynchronous Errors (broadcast)
  63. *
  64. * Each interrupt source is masked distinctly in the sun4m interrupt
  65. * registers. The PIL level alone is therefore ambiguous, since multiple
  66. * interrupt sources map to a single PIL.
  67. *
  68. * This ambiguity is resolved in the 'intr' property for device nodes
  69. * in the OF device tree. Each 'intr' property entry is composed of
  70. * two 32-bit words. The first word is the IRQ priority value, which
  71. * is what we're intersted in. The second word is the IRQ vector, which
  72. * is unused.
  73. *
  74. * The low 4 bits of the IRQ priority indicate the PIL, and the upper
  75. * 4 bits indicate onboard vs. SBUS leveled vs. VME leveled. 0x20
  76. * means onboard, 0x30 means SBUS leveled, and 0x40 means VME leveled.
  77. *
  78. * For example, an 'intr' IRQ priority value of 0x24 is onboard SCSI
  79. * whereas a value of 0x33 is SBUS level 2. Here are some sample
  80. * 'intr' property IRQ priority values from ss4, ss5, ss10, ss20, and
  81. * Tadpole S3 GX systems.
  82. *
  83. * esp: 0x24 onboard ESP SCSI
  84. * le: 0x26 onboard Lance ETHERNET
  85. * p9100: 0x32 SBUS level 1 P9100 video
  86. * bpp: 0x33 SBUS level 2 BPP parallel port device
  87. * DBRI: 0x39 SBUS level 5 DBRI ISDN audio
  88. * SUNW,leo: 0x39 SBUS level 5 LEO video
  89. * pcmcia: 0x3b SBUS level 6 PCMCIA controller
  90. * uctrl: 0x3b SBUS level 6 UCTRL device
  91. * modem: 0x3d SBUS level 7 MODEM
  92. * zs: 0x2c onboard keyboard/mouse/serial
  93. * floppy: 0x2b onboard Floppy
  94. * power: 0x22 onboard power device (XXX unknown mask bit XXX)
  95. */
  96. /* Code in entry.S needs to get at these register mappings. */
  97. struct sun4m_irq_percpu __iomem *sun4m_irq_percpu[SUN4M_NCPUS];
  98. struct sun4m_irq_global __iomem *sun4m_irq_global;
  99. struct sun4m_handler_data {
  100. bool percpu;
  101. long mask;
  102. };
  103. /* Dave Redman ([email protected])
  104. * The sun4m interrupt registers.
  105. */
  106. #define SUN4M_INT_ENABLE 0x80000000
  107. #define SUN4M_INT_E14 0x00000080
  108. #define SUN4M_INT_E10 0x00080000
  109. #define SUN4M_INT_MASKALL 0x80000000 /* mask all interrupts */
  110. #define SUN4M_INT_MODULE_ERR 0x40000000 /* module error */
  111. #define SUN4M_INT_M2S_WRITE_ERR 0x20000000 /* write buffer error */
  112. #define SUN4M_INT_ECC_ERR 0x10000000 /* ecc memory error */
  113. #define SUN4M_INT_VME_ERR 0x08000000 /* vme async error */
  114. #define SUN4M_INT_FLOPPY 0x00400000 /* floppy disk */
  115. #define SUN4M_INT_MODULE 0x00200000 /* module interrupt */
  116. #define SUN4M_INT_VIDEO 0x00100000 /* onboard video */
  117. #define SUN4M_INT_REALTIME 0x00080000 /* system timer */
  118. #define SUN4M_INT_SCSI 0x00040000 /* onboard scsi */
  119. #define SUN4M_INT_AUDIO 0x00020000 /* audio/isdn */
  120. #define SUN4M_INT_ETHERNET 0x00010000 /* onboard ethernet */
  121. #define SUN4M_INT_SERIAL 0x00008000 /* serial ports */
  122. #define SUN4M_INT_KBDMS 0x00004000 /* keyboard/mouse */
  123. #define SUN4M_INT_SBUSBITS 0x00003F80 /* sbus int bits */
  124. #define SUN4M_INT_VMEBITS 0x0000007F /* vme int bits */
  125. #define SUN4M_INT_ERROR (SUN4M_INT_MODULE_ERR | \
  126. SUN4M_INT_M2S_WRITE_ERR | \
  127. SUN4M_INT_ECC_ERR | \
  128. SUN4M_INT_VME_ERR)
  129. #define SUN4M_INT_SBUS(x) (1 << (x+7))
  130. #define SUN4M_INT_VME(x) (1 << (x))
  131. /* Interrupt levels used by OBP */
  132. #define OBP_INT_LEVEL_SOFT 0x10
  133. #define OBP_INT_LEVEL_ONBOARD 0x20
  134. #define OBP_INT_LEVEL_SBUS 0x30
  135. #define OBP_INT_LEVEL_VME 0x40
  136. #define SUN4M_TIMER_IRQ (OBP_INT_LEVEL_ONBOARD | 10)
  137. #define SUN4M_PROFILE_IRQ (OBP_INT_LEVEL_ONBOARD | 14)
  138. static unsigned long sun4m_imask[0x50] = {
  139. /* 0x00 - SMP */
  140. 0, SUN4M_SOFT_INT(1),
  141. SUN4M_SOFT_INT(2), SUN4M_SOFT_INT(3),
  142. SUN4M_SOFT_INT(4), SUN4M_SOFT_INT(5),
  143. SUN4M_SOFT_INT(6), SUN4M_SOFT_INT(7),
  144. SUN4M_SOFT_INT(8), SUN4M_SOFT_INT(9),
  145. SUN4M_SOFT_INT(10), SUN4M_SOFT_INT(11),
  146. SUN4M_SOFT_INT(12), SUN4M_SOFT_INT(13),
  147. SUN4M_SOFT_INT(14), SUN4M_SOFT_INT(15),
  148. /* 0x10 - soft */
  149. 0, SUN4M_SOFT_INT(1),
  150. SUN4M_SOFT_INT(2), SUN4M_SOFT_INT(3),
  151. SUN4M_SOFT_INT(4), SUN4M_SOFT_INT(5),
  152. SUN4M_SOFT_INT(6), SUN4M_SOFT_INT(7),
  153. SUN4M_SOFT_INT(8), SUN4M_SOFT_INT(9),
  154. SUN4M_SOFT_INT(10), SUN4M_SOFT_INT(11),
  155. SUN4M_SOFT_INT(12), SUN4M_SOFT_INT(13),
  156. SUN4M_SOFT_INT(14), SUN4M_SOFT_INT(15),
  157. /* 0x20 - onboard */
  158. 0, 0, 0, 0,
  159. SUN4M_INT_SCSI, 0, SUN4M_INT_ETHERNET, 0,
  160. SUN4M_INT_VIDEO, SUN4M_INT_MODULE,
  161. SUN4M_INT_REALTIME, SUN4M_INT_FLOPPY,
  162. (SUN4M_INT_SERIAL | SUN4M_INT_KBDMS),
  163. SUN4M_INT_AUDIO, SUN4M_INT_E14, SUN4M_INT_MODULE_ERR,
  164. /* 0x30 - sbus */
  165. 0, 0, SUN4M_INT_SBUS(0), SUN4M_INT_SBUS(1),
  166. 0, SUN4M_INT_SBUS(2), 0, SUN4M_INT_SBUS(3),
  167. 0, SUN4M_INT_SBUS(4), 0, SUN4M_INT_SBUS(5),
  168. 0, SUN4M_INT_SBUS(6), 0, 0,
  169. /* 0x40 - vme */
  170. 0, 0, SUN4M_INT_VME(0), SUN4M_INT_VME(1),
  171. 0, SUN4M_INT_VME(2), 0, SUN4M_INT_VME(3),
  172. 0, SUN4M_INT_VME(4), 0, SUN4M_INT_VME(5),
  173. 0, SUN4M_INT_VME(6), 0, 0
  174. };
  175. static void sun4m_mask_irq(struct irq_data *data)
  176. {
  177. struct sun4m_handler_data *handler_data;
  178. int cpu = smp_processor_id();
  179. handler_data = irq_data_get_irq_handler_data(data);
  180. if (handler_data->mask) {
  181. unsigned long flags;
  182. local_irq_save(flags);
  183. if (handler_data->percpu) {
  184. sbus_writel(handler_data->mask, &sun4m_irq_percpu[cpu]->set);
  185. } else {
  186. sbus_writel(handler_data->mask, &sun4m_irq_global->mask_set);
  187. }
  188. local_irq_restore(flags);
  189. }
  190. }
  191. static void sun4m_unmask_irq(struct irq_data *data)
  192. {
  193. struct sun4m_handler_data *handler_data;
  194. int cpu = smp_processor_id();
  195. handler_data = irq_data_get_irq_handler_data(data);
  196. if (handler_data->mask) {
  197. unsigned long flags;
  198. local_irq_save(flags);
  199. if (handler_data->percpu) {
  200. sbus_writel(handler_data->mask, &sun4m_irq_percpu[cpu]->clear);
  201. } else {
  202. sbus_writel(handler_data->mask, &sun4m_irq_global->mask_clear);
  203. }
  204. local_irq_restore(flags);
  205. }
  206. }
  207. static unsigned int sun4m_startup_irq(struct irq_data *data)
  208. {
  209. irq_link(data->irq);
  210. sun4m_unmask_irq(data);
  211. return 0;
  212. }
  213. static void sun4m_shutdown_irq(struct irq_data *data)
  214. {
  215. sun4m_mask_irq(data);
  216. irq_unlink(data->irq);
  217. }
  218. static struct irq_chip sun4m_irq = {
  219. .name = "sun4m",
  220. .irq_startup = sun4m_startup_irq,
  221. .irq_shutdown = sun4m_shutdown_irq,
  222. .irq_mask = sun4m_mask_irq,
  223. .irq_unmask = sun4m_unmask_irq,
  224. };
  225. static unsigned int sun4m_build_device_irq(struct platform_device *op,
  226. unsigned int real_irq)
  227. {
  228. struct sun4m_handler_data *handler_data;
  229. unsigned int irq;
  230. unsigned int pil;
  231. if (real_irq >= OBP_INT_LEVEL_VME) {
  232. prom_printf("Bogus sun4m IRQ %u\n", real_irq);
  233. prom_halt();
  234. }
  235. pil = (real_irq & 0xf);
  236. irq = irq_alloc(real_irq, pil);
  237. if (irq == 0)
  238. goto out;
  239. handler_data = irq_get_handler_data(irq);
  240. if (unlikely(handler_data))
  241. goto out;
  242. handler_data = kzalloc(sizeof(struct sun4m_handler_data), GFP_ATOMIC);
  243. if (unlikely(!handler_data)) {
  244. prom_printf("IRQ: kzalloc(sun4m_handler_data) failed.\n");
  245. prom_halt();
  246. }
  247. handler_data->mask = sun4m_imask[real_irq];
  248. handler_data->percpu = real_irq < OBP_INT_LEVEL_ONBOARD;
  249. irq_set_chip_and_handler_name(irq, &sun4m_irq,
  250. handle_level_irq, "level");
  251. irq_set_handler_data(irq, handler_data);
  252. out:
  253. return irq;
  254. }
  255. struct sun4m_timer_percpu {
  256. u32 l14_limit;
  257. u32 l14_count;
  258. u32 l14_limit_noclear;
  259. u32 user_timer_start_stop;
  260. };
  261. static struct sun4m_timer_percpu __iomem *timers_percpu[SUN4M_NCPUS];
  262. struct sun4m_timer_global {
  263. u32 l10_limit;
  264. u32 l10_count;
  265. u32 l10_limit_noclear;
  266. u32 reserved;
  267. u32 timer_config;
  268. };
  269. static struct sun4m_timer_global __iomem *timers_global;
  270. static void sun4m_clear_clock_irq(void)
  271. {
  272. sbus_readl(&timers_global->l10_limit);
  273. }
  274. void sun4m_nmi(struct pt_regs *regs)
  275. {
  276. unsigned long afsr, afar, si;
  277. printk(KERN_ERR "Aieee: sun4m NMI received!\n");
  278. /* XXX HyperSparc hack XXX */
  279. __asm__ __volatile__("mov 0x500, %%g1\n\t"
  280. "lda [%%g1] 0x4, %0\n\t"
  281. "mov 0x600, %%g1\n\t"
  282. "lda [%%g1] 0x4, %1\n\t" :
  283. "=r" (afsr), "=r" (afar));
  284. printk(KERN_ERR "afsr=%08lx afar=%08lx\n", afsr, afar);
  285. si = sbus_readl(&sun4m_irq_global->pending);
  286. printk(KERN_ERR "si=%08lx\n", si);
  287. if (si & SUN4M_INT_MODULE_ERR)
  288. printk(KERN_ERR "Module async error\n");
  289. if (si & SUN4M_INT_M2S_WRITE_ERR)
  290. printk(KERN_ERR "MBus/SBus async error\n");
  291. if (si & SUN4M_INT_ECC_ERR)
  292. printk(KERN_ERR "ECC memory error\n");
  293. if (si & SUN4M_INT_VME_ERR)
  294. printk(KERN_ERR "VME async error\n");
  295. printk(KERN_ERR "you lose buddy boy...\n");
  296. show_regs(regs);
  297. prom_halt();
  298. }
  299. void sun4m_unmask_profile_irq(void)
  300. {
  301. unsigned long flags;
  302. local_irq_save(flags);
  303. sbus_writel(sun4m_imask[SUN4M_PROFILE_IRQ], &sun4m_irq_global->mask_clear);
  304. local_irq_restore(flags);
  305. }
  306. void sun4m_clear_profile_irq(int cpu)
  307. {
  308. sbus_readl(&timers_percpu[cpu]->l14_limit);
  309. }
  310. static void sun4m_load_profile_irq(int cpu, unsigned int limit)
  311. {
  312. unsigned int value = limit ? timer_value(limit) : 0;
  313. sbus_writel(value, &timers_percpu[cpu]->l14_limit);
  314. }
  315. static void __init sun4m_init_timers(void)
  316. {
  317. struct device_node *dp = of_find_node_by_name(NULL, "counter");
  318. int i, err, len, num_cpu_timers;
  319. unsigned int irq;
  320. const u32 *addr;
  321. if (!dp) {
  322. printk(KERN_ERR "sun4m_init_timers: No 'counter' node.\n");
  323. return;
  324. }
  325. addr = of_get_property(dp, "address", &len);
  326. of_node_put(dp);
  327. if (!addr) {
  328. printk(KERN_ERR "sun4m_init_timers: No 'address' prop.\n");
  329. return;
  330. }
  331. num_cpu_timers = (len / sizeof(u32)) - 1;
  332. for (i = 0; i < num_cpu_timers; i++) {
  333. timers_percpu[i] = (void __iomem *)
  334. (unsigned long) addr[i];
  335. }
  336. timers_global = (void __iomem *)
  337. (unsigned long) addr[num_cpu_timers];
  338. /* Every per-cpu timer works in timer mode */
  339. sbus_writel(0x00000000, &timers_global->timer_config);
  340. #ifdef CONFIG_SMP
  341. sparc_config.cs_period = SBUS_CLOCK_RATE * 2; /* 2 seconds */
  342. sparc_config.features |= FEAT_L14_ONESHOT;
  343. #else
  344. sparc_config.cs_period = SBUS_CLOCK_RATE / HZ; /* 1/HZ sec */
  345. sparc_config.features |= FEAT_L10_CLOCKEVENT;
  346. #endif
  347. sparc_config.features |= FEAT_L10_CLOCKSOURCE;
  348. sbus_writel(timer_value(sparc_config.cs_period),
  349. &timers_global->l10_limit);
  350. master_l10_counter = &timers_global->l10_count;
  351. irq = sun4m_build_device_irq(NULL, SUN4M_TIMER_IRQ);
  352. err = request_irq(irq, timer_interrupt, IRQF_TIMER, "timer", NULL);
  353. if (err) {
  354. printk(KERN_ERR "sun4m_init_timers: Register IRQ error %d.\n",
  355. err);
  356. return;
  357. }
  358. for (i = 0; i < num_cpu_timers; i++)
  359. sbus_writel(0, &timers_percpu[i]->l14_limit);
  360. if (num_cpu_timers == 4)
  361. sbus_writel(SUN4M_INT_E14, &sun4m_irq_global->mask_set);
  362. #ifdef CONFIG_SMP
  363. {
  364. unsigned long flags;
  365. struct tt_entry *trap_table = &sparc_ttable[SP_TRAP_IRQ1 + (14 - 1)];
  366. /* For SMP we use the level 14 ticker, however the bootup code
  367. * has copied the firmware's level 14 vector into the boot cpu's
  368. * trap table, we must fix this now or we get squashed.
  369. */
  370. local_irq_save(flags);
  371. trap_table->inst_one = lvl14_save[0];
  372. trap_table->inst_two = lvl14_save[1];
  373. trap_table->inst_three = lvl14_save[2];
  374. trap_table->inst_four = lvl14_save[3];
  375. local_ops->cache_all();
  376. local_irq_restore(flags);
  377. }
  378. #endif
  379. }
  380. void __init sun4m_init_IRQ(void)
  381. {
  382. struct device_node *dp = of_find_node_by_name(NULL, "interrupt");
  383. int len, i, mid, num_cpu_iregs;
  384. const u32 *addr;
  385. if (!dp) {
  386. printk(KERN_ERR "sun4m_init_IRQ: No 'interrupt' node.\n");
  387. return;
  388. }
  389. addr = of_get_property(dp, "address", &len);
  390. of_node_put(dp);
  391. if (!addr) {
  392. printk(KERN_ERR "sun4m_init_IRQ: No 'address' prop.\n");
  393. return;
  394. }
  395. num_cpu_iregs = (len / sizeof(u32)) - 1;
  396. for (i = 0; i < num_cpu_iregs; i++) {
  397. sun4m_irq_percpu[i] = (void __iomem *)
  398. (unsigned long) addr[i];
  399. }
  400. sun4m_irq_global = (void __iomem *)
  401. (unsigned long) addr[num_cpu_iregs];
  402. local_irq_disable();
  403. sbus_writel(~SUN4M_INT_MASKALL, &sun4m_irq_global->mask_set);
  404. for (i = 0; !cpu_find_by_instance(i, NULL, &mid); i++)
  405. sbus_writel(~0x17fff, &sun4m_irq_percpu[mid]->clear);
  406. if (num_cpu_iregs == 4)
  407. sbus_writel(0, &sun4m_irq_global->interrupt_target);
  408. sparc_config.init_timers = sun4m_init_timers;
  409. sparc_config.build_device_irq = sun4m_build_device_irq;
  410. sparc_config.clock_rate = SBUS_CLOCK_RATE;
  411. sparc_config.clear_clock_irq = sun4m_clear_clock_irq;
  412. sparc_config.load_profile_irq = sun4m_load_profile_irq;
  413. /* Cannot enable interrupts until OBP ticker is disabled. */
  414. }