viking.h 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * viking.h: Defines specific to the GNU/Viking MBUS module.
  4. * This is SRMMU stuff.
  5. *
  6. * Copyright (C) 1995 David S. Miller ([email protected])
  7. */
  8. #ifndef _SPARC_VIKING_H
  9. #define _SPARC_VIKING_H
  10. #include <asm/asi.h>
  11. #include <asm/mxcc.h>
  12. #include <asm/pgtable.h>
  13. #include <asm/pgtsrmmu.h>
  14. /* Bits in the SRMMU control register for GNU/Viking modules.
  15. *
  16. * -----------------------------------------------------------
  17. * |impl-vers| RSV |TC|AC|SP|BM|PC|MBM|SB|IC|DC|PSO|RSV|NF|ME|
  18. * -----------------------------------------------------------
  19. * 31 24 23-17 16 15 14 13 12 11 10 9 8 7 6-2 1 0
  20. *
  21. * TC: Tablewalk Cacheable -- 0 = Twalks are not cacheable in E-cache
  22. * 1 = Twalks are cacheable in E-cache
  23. *
  24. * GNU/Viking will only cache tablewalks in the E-cache (mxcc) if present
  25. * and never caches them internally (or so states the docs). Therefore
  26. * for machines lacking an E-cache (ie. in MBUS mode) this bit must
  27. * remain cleared.
  28. *
  29. * AC: Alternate Cacheable -- 0 = Passthru physical accesses not cacheable
  30. * 1 = Passthru physical accesses cacheable
  31. *
  32. * This indicates whether accesses are cacheable when no cachable bit
  33. * is present in the pte when the processor is in boot-mode or the
  34. * access does not need pte's for translation (ie. pass-thru ASI's).
  35. * "Cachable" is only referring to E-cache (if present) and not the
  36. * on chip split I/D caches of the GNU/Viking.
  37. *
  38. * SP: SnooP Enable -- 0 = bus snooping off, 1 = bus snooping on
  39. *
  40. * This enables snooping on the GNU/Viking bus. This must be on
  41. * for the hardware cache consistency mechanisms of the GNU/Viking
  42. * to work at all. On non-mxcc GNU/Viking modules the split I/D
  43. * caches will snoop regardless of whether they are enabled, this
  44. * takes care of the case where the I or D or both caches are turned
  45. * off yet still contain valid data. Note also that this bit does
  46. * not affect GNU/Viking store-buffer snoops, those happen if the
  47. * store-buffer is enabled no matter what.
  48. *
  49. * BM: Boot Mode -- 0 = not in boot mode, 1 = in boot mode
  50. *
  51. * This indicates whether the GNU/Viking is in boot-mode or not,
  52. * if it is then all instruction fetch physical addresses are
  53. * computed as 0xff0000000 + low 28 bits of requested address.
  54. * GNU/Viking boot-mode does not affect data accesses. Also,
  55. * in boot mode instruction accesses bypass the split on chip I/D
  56. * caches, they may be cached by the GNU/MXCC if present and enabled.
  57. *
  58. * MBM: MBus Mode -- 0 = not in MBus mode, 1 = in MBus mode
  59. *
  60. * This indicated the GNU/Viking configuration present. If in
  61. * MBUS mode, the GNU/Viking lacks a GNU/MXCC E-cache. If it is
  62. * not then the GNU/Viking is on a module VBUS connected directly
  63. * to a GNU/MXCC cache controller. The GNU/MXCC can be thus connected
  64. * to either an GNU/MBUS (sun4m) or the packet-switched GNU/XBus (sun4d).
  65. *
  66. * SB: StoreBuffer enable -- 0 = store buffer off, 1 = store buffer on
  67. *
  68. * The GNU/Viking store buffer allows the chip to continue execution
  69. * after a store even if the data cannot be placed in one of the
  70. * caches during that cycle. If disabled, all stores operations
  71. * occur synchronously.
  72. *
  73. * IC: Instruction Cache -- 0 = off, 1 = on
  74. * DC: Data Cache -- 0 = off, 1 = 0n
  75. *
  76. * These bits enable the on-cpu GNU/Viking split I/D caches. Note,
  77. * as mentioned above, these caches will snoop the bus in GNU/MBUS
  78. * configurations even when disabled to avoid data corruption.
  79. *
  80. * NF: No Fault -- 0 = faults generate traps, 1 = faults don't trap
  81. * ME: MMU enable -- 0 = mmu not translating, 1 = mmu translating
  82. *
  83. */
  84. #define VIKING_MMUENABLE 0x00000001
  85. #define VIKING_NOFAULT 0x00000002
  86. #define VIKING_PSO 0x00000080
  87. #define VIKING_DCENABLE 0x00000100 /* Enable data cache */
  88. #define VIKING_ICENABLE 0x00000200 /* Enable instruction cache */
  89. #define VIKING_SBENABLE 0x00000400 /* Enable store buffer */
  90. #define VIKING_MMODE 0x00000800 /* MBUS mode */
  91. #define VIKING_PCENABLE 0x00001000 /* Enable parity checking */
  92. #define VIKING_BMODE 0x00002000
  93. #define VIKING_SPENABLE 0x00004000 /* Enable bus cache snooping */
  94. #define VIKING_ACENABLE 0x00008000 /* Enable alternate caching */
  95. #define VIKING_TCENABLE 0x00010000 /* Enable table-walks to be cached */
  96. #define VIKING_DPENABLE 0x00040000 /* Enable the data prefetcher */
  97. /*
  98. * GNU/Viking Breakpoint Action Register fields.
  99. */
  100. #define VIKING_ACTION_MIX 0x00001000 /* Enable multiple instructions */
  101. /*
  102. * GNU/Viking Cache Tags.
  103. */
  104. #define VIKING_PTAG_VALID 0x01000000 /* Cache block is valid */
  105. #define VIKING_PTAG_DIRTY 0x00010000 /* Block has been modified */
  106. #define VIKING_PTAG_SHARED 0x00000100 /* Shared with some other cache */
  107. #ifndef __ASSEMBLY__
  108. static inline void viking_flush_icache(void)
  109. {
  110. __asm__ __volatile__("sta %%g0, [%%g0] %0\n\t"
  111. : /* no outputs */
  112. : "i" (ASI_M_IC_FLCLEAR)
  113. : "memory");
  114. }
  115. static inline void viking_flush_dcache(void)
  116. {
  117. __asm__ __volatile__("sta %%g0, [%%g0] %0\n\t"
  118. : /* no outputs */
  119. : "i" (ASI_M_DC_FLCLEAR)
  120. : "memory");
  121. }
  122. static inline void viking_unlock_icache(void)
  123. {
  124. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  125. : /* no outputs */
  126. : "r" (0x80000000), "i" (ASI_M_IC_FLCLEAR)
  127. : "memory");
  128. }
  129. static inline void viking_unlock_dcache(void)
  130. {
  131. __asm__ __volatile__("sta %%g0, [%0] %1\n\t"
  132. : /* no outputs */
  133. : "r" (0x80000000), "i" (ASI_M_DC_FLCLEAR)
  134. : "memory");
  135. }
  136. static inline void viking_set_bpreg(unsigned long regval)
  137. {
  138. __asm__ __volatile__("sta %0, [%%g0] %1\n\t"
  139. : /* no outputs */
  140. : "r" (regval), "i" (ASI_M_ACTION)
  141. : "memory");
  142. }
  143. static inline unsigned long viking_get_bpreg(void)
  144. {
  145. unsigned long regval;
  146. __asm__ __volatile__("lda [%%g0] %1, %0\n\t"
  147. : "=r" (regval)
  148. : "i" (ASI_M_ACTION));
  149. return regval;
  150. }
  151. static inline void viking_get_dcache_ptag(int set, int block,
  152. unsigned long *data)
  153. {
  154. unsigned long ptag = ((set & 0x7f) << 5) | ((block & 0x3) << 26) |
  155. 0x80000000;
  156. unsigned long info, page;
  157. __asm__ __volatile__ ("ldda [%2] %3, %%g2\n\t"
  158. "or %%g0, %%g2, %0\n\t"
  159. "or %%g0, %%g3, %1\n\t"
  160. : "=r" (info), "=r" (page)
  161. : "r" (ptag), "i" (ASI_M_DATAC_TAG)
  162. : "g2", "g3");
  163. data[0] = info;
  164. data[1] = page;
  165. }
  166. static inline void viking_mxcc_turn_off_parity(unsigned long *mregp,
  167. unsigned long *mxcc_cregp)
  168. {
  169. unsigned long mreg = *mregp;
  170. unsigned long mxcc_creg = *mxcc_cregp;
  171. mreg &= ~(VIKING_PCENABLE);
  172. mxcc_creg &= ~(MXCC_CTL_PARE);
  173. __asm__ __volatile__ ("set 1f, %%g2\n\t"
  174. "andcc %%g2, 4, %%g0\n\t"
  175. "bne 2f\n\t"
  176. " nop\n"
  177. "1:\n\t"
  178. "sta %0, [%%g0] %3\n\t"
  179. "sta %1, [%2] %4\n\t"
  180. "b 1f\n\t"
  181. " nop\n\t"
  182. "nop\n"
  183. "2:\n\t"
  184. "sta %0, [%%g0] %3\n\t"
  185. "sta %1, [%2] %4\n"
  186. "1:\n\t"
  187. : /* no output */
  188. : "r" (mreg), "r" (mxcc_creg),
  189. "r" (MXCC_CREG), "i" (ASI_M_MMUREGS),
  190. "i" (ASI_M_MXCC)
  191. : "g2", "memory", "cc");
  192. *mregp = mreg;
  193. *mxcc_cregp = mxcc_creg;
  194. }
  195. static inline unsigned long viking_hwprobe(unsigned long vaddr)
  196. {
  197. unsigned long val;
  198. vaddr &= PAGE_MASK;
  199. /* Probe all MMU entries. */
  200. __asm__ __volatile__("lda [%1] %2, %0\n\t"
  201. : "=r" (val)
  202. : "r" (vaddr | 0x400), "i" (ASI_M_FLUSH_PROBE));
  203. if (!val)
  204. return 0;
  205. /* Probe region. */
  206. __asm__ __volatile__("lda [%1] %2, %0\n\t"
  207. : "=r" (val)
  208. : "r" (vaddr | 0x200), "i" (ASI_M_FLUSH_PROBE));
  209. if ((val & SRMMU_ET_MASK) == SRMMU_ET_PTE) {
  210. vaddr &= ~PGDIR_MASK;
  211. vaddr >>= PAGE_SHIFT;
  212. return val | (vaddr << 8);
  213. }
  214. /* Probe segment. */
  215. __asm__ __volatile__("lda [%1] %2, %0\n\t"
  216. : "=r" (val)
  217. : "r" (vaddr | 0x100), "i" (ASI_M_FLUSH_PROBE));
  218. if ((val & SRMMU_ET_MASK) == SRMMU_ET_PTE) {
  219. vaddr &= ~PMD_MASK;
  220. vaddr >>= PAGE_SHIFT;
  221. return val | (vaddr << 8);
  222. }
  223. /* Probe page. */
  224. __asm__ __volatile__("lda [%1] %2, %0\n\t"
  225. : "=r" (val)
  226. : "r" (vaddr), "i" (ASI_M_FLUSH_PROBE));
  227. return val;
  228. }
  229. #endif /* !__ASSEMBLY__ */
  230. #endif /* !(_SPARC_VIKING_H) */