pgtsrmmu.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * pgtsrmmu.h: SRMMU page table defines and code.
  4. *
  5. * Copyright (C) 1995 David S. Miller ([email protected])
  6. */
  7. #ifndef _SPARC_PGTSRMMU_H
  8. #define _SPARC_PGTSRMMU_H
  9. #include <asm/page.h>
  10. #ifdef __ASSEMBLY__
  11. #include <asm/thread_info.h> /* TI_UWINMASK for WINDOW_FLUSH */
  12. #endif
  13. /* Number of contexts is implementation-dependent; 64k is the most we support */
  14. #define SRMMU_MAX_CONTEXTS 65536
  15. #define SRMMU_PTE_TABLE_SIZE (PTRS_PER_PTE*4)
  16. #define SRMMU_PMD_TABLE_SIZE (PTRS_PER_PMD*4)
  17. #define SRMMU_PGD_TABLE_SIZE (PTRS_PER_PGD*4)
  18. /* Definition of the values in the ET field of PTD's and PTE's */
  19. #define SRMMU_ET_MASK 0x3
  20. #define SRMMU_ET_INVALID 0x0
  21. #define SRMMU_ET_PTD 0x1
  22. #define SRMMU_ET_PTE 0x2
  23. #define SRMMU_ET_REPTE 0x3 /* AIEEE, SuperSparc II reverse endian page! */
  24. /* Physical page extraction from PTP's and PTE's. */
  25. #define SRMMU_CTX_PMASK 0xfffffff0
  26. #define SRMMU_PTD_PMASK 0xfffffff0
  27. #define SRMMU_PTE_PMASK 0xffffff00
  28. /* The pte non-page bits. Some notes:
  29. * 1) cache, dirty, valid, and ref are frobbable
  30. * for both supervisor and user pages.
  31. * 2) exec and write will only give the desired effect
  32. * on user pages
  33. * 3) use priv and priv_readonly for changing the
  34. * characteristics of supervisor ptes
  35. */
  36. #define SRMMU_CACHE 0x80
  37. #define SRMMU_DIRTY 0x40
  38. #define SRMMU_REF 0x20
  39. #define SRMMU_NOREAD 0x10
  40. #define SRMMU_EXEC 0x08
  41. #define SRMMU_WRITE 0x04
  42. #define SRMMU_VALID 0x02 /* SRMMU_ET_PTE */
  43. #define SRMMU_PRIV 0x1c
  44. #define SRMMU_PRIV_RDONLY 0x18
  45. #define SRMMU_CHG_MASK (0xffffff00 | SRMMU_REF | SRMMU_DIRTY)
  46. /* SRMMU swap entry encoding
  47. *
  48. * We use 5 bits for the type and 19 for the offset. This gives us
  49. * 32 swapfiles of 4GB each. Encoding looks like:
  50. *
  51. * oooooooooooooooooootttttRRRRRRRR
  52. * fedcba9876543210fedcba9876543210
  53. *
  54. * The bottom 7 bits are reserved for protection and status bits, especially
  55. * PRESENT.
  56. */
  57. #define SRMMU_SWP_TYPE_MASK 0x1f
  58. #define SRMMU_SWP_TYPE_SHIFT 7
  59. #define SRMMU_SWP_OFF_MASK 0xfffff
  60. #define SRMMU_SWP_OFF_SHIFT (SRMMU_SWP_TYPE_SHIFT + 5)
  61. /* Some day I will implement true fine grained access bits for
  62. * user pages because the SRMMU gives us the capabilities to
  63. * enforce all the protection levels that vma's can have.
  64. * XXX But for now...
  65. */
  66. #define SRMMU_PAGE_NONE __pgprot(SRMMU_CACHE | \
  67. SRMMU_PRIV | SRMMU_REF)
  68. #define SRMMU_PAGE_SHARED __pgprot(SRMMU_VALID | SRMMU_CACHE | \
  69. SRMMU_EXEC | SRMMU_WRITE | SRMMU_REF)
  70. #define SRMMU_PAGE_COPY __pgprot(SRMMU_VALID | SRMMU_CACHE | \
  71. SRMMU_EXEC | SRMMU_REF)
  72. #define SRMMU_PAGE_RDONLY __pgprot(SRMMU_VALID | SRMMU_CACHE | \
  73. SRMMU_EXEC | SRMMU_REF)
  74. #define SRMMU_PAGE_KERNEL __pgprot(SRMMU_VALID | SRMMU_CACHE | SRMMU_PRIV | \
  75. SRMMU_DIRTY | SRMMU_REF)
  76. /* SRMMU Register addresses in ASI 0x4. These are valid for all
  77. * current SRMMU implementations that exist.
  78. */
  79. #define SRMMU_CTRL_REG 0x00000000
  80. #define SRMMU_CTXTBL_PTR 0x00000100
  81. #define SRMMU_CTX_REG 0x00000200
  82. #define SRMMU_FAULT_STATUS 0x00000300
  83. #define SRMMU_FAULT_ADDR 0x00000400
  84. #define WINDOW_FLUSH(tmp1, tmp2) \
  85. mov 0, tmp1; \
  86. 98: ld [%g6 + TI_UWINMASK], tmp2; \
  87. orcc %g0, tmp2, %g0; \
  88. add tmp1, 1, tmp1; \
  89. bne 98b; \
  90. save %sp, -64, %sp; \
  91. 99: subcc tmp1, 1, tmp1; \
  92. bne 99b; \
  93. restore %g0, %g0, %g0;
  94. #ifndef __ASSEMBLY__
  95. extern unsigned long last_valid_pfn;
  96. /* This makes sense. Honest it does - Anton */
  97. /* XXX Yes but it's ugly as sin. FIXME. -KMW */
  98. extern void *srmmu_nocache_pool;
  99. #define __nocache_pa(VADDR) (((unsigned long)VADDR) - SRMMU_NOCACHE_VADDR + __pa((unsigned long)srmmu_nocache_pool))
  100. #define __nocache_va(PADDR) (__va((unsigned long)PADDR) - (unsigned long)srmmu_nocache_pool + SRMMU_NOCACHE_VADDR)
  101. #define __nocache_fix(VADDR) ((__typeof__(VADDR))__va(__nocache_pa(VADDR)))
  102. /* Accessing the MMU control register. */
  103. unsigned int srmmu_get_mmureg(void);
  104. void srmmu_set_mmureg(unsigned long regval);
  105. void srmmu_set_ctable_ptr(unsigned long paddr);
  106. void srmmu_set_context(int context);
  107. int srmmu_get_context(void);
  108. unsigned int srmmu_get_fstatus(void);
  109. unsigned int srmmu_get_faddr(void);
  110. /* This is guaranteed on all SRMMU's. */
  111. static inline void srmmu_flush_whole_tlb(void)
  112. {
  113. __asm__ __volatile__("sta %%g0, [%0] %1\n\t": :
  114. "r" (0x400), /* Flush entire TLB!! */
  115. "i" (ASI_M_FLUSH_PROBE) : "memory");
  116. }
  117. static inline int
  118. srmmu_get_pte (unsigned long addr)
  119. {
  120. register unsigned long entry;
  121. __asm__ __volatile__("\n\tlda [%1] %2,%0\n\t" :
  122. "=r" (entry):
  123. "r" ((addr & 0xfffff000) | 0x400), "i" (ASI_M_FLUSH_PROBE));
  124. return entry;
  125. }
  126. #endif /* !(__ASSEMBLY__) */
  127. #endif /* !(_SPARC_PGTSRMMU_H) */