pgtable_64.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * pgtable.h: SpitFire page table operations.
  4. *
  5. * Copyright 1996,1997 David S. Miller ([email protected])
  6. * Copyright 1997,1998 Jakub Jelinek ([email protected])
  7. */
  8. #ifndef _SPARC64_PGTABLE_H
  9. #define _SPARC64_PGTABLE_H
  10. /* This file contains the functions and defines necessary to modify and use
  11. * the SpitFire page tables.
  12. */
  13. #include <asm-generic/pgtable-nop4d.h>
  14. #include <linux/compiler.h>
  15. #include <linux/const.h>
  16. #include <asm/types.h>
  17. #include <asm/spitfire.h>
  18. #include <asm/asi.h>
  19. #include <asm/adi.h>
  20. #include <asm/page.h>
  21. #include <asm/processor.h>
  22. /* The kernel image occupies 0x4000000 to 0x6000000 (4MB --> 96MB).
  23. * The page copy blockops can use 0x6000000 to 0x8000000.
  24. * The 8K TSB is mapped in the 0x8000000 to 0x8400000 range.
  25. * The 4M TSB is mapped in the 0x8400000 to 0x8800000 range.
  26. * The PROM resides in an area spanning 0xf0000000 to 0x100000000.
  27. * The vmalloc area spans 0x100000000 to 0x200000000.
  28. * Since modules need to be in the lowest 32-bits of the address space,
  29. * we place them right before the OBP area from 0x10000000 to 0xf0000000.
  30. * There is a single static kernel PMD which maps from 0x0 to address
  31. * 0x400000000.
  32. */
  33. #define TLBTEMP_BASE _AC(0x0000000006000000,UL)
  34. #define TSBMAP_8K_BASE _AC(0x0000000008000000,UL)
  35. #define TSBMAP_4M_BASE _AC(0x0000000008400000,UL)
  36. #define MODULES_VADDR _AC(0x0000000010000000,UL)
  37. #define MODULES_LEN _AC(0x00000000e0000000,UL)
  38. #define MODULES_END _AC(0x00000000f0000000,UL)
  39. #define LOW_OBP_ADDRESS _AC(0x00000000f0000000,UL)
  40. #define HI_OBP_ADDRESS _AC(0x0000000100000000,UL)
  41. #define VMALLOC_START _AC(0x0000000100000000,UL)
  42. #define VMEMMAP_BASE VMALLOC_END
  43. /* PMD_SHIFT determines the size of the area a second-level page
  44. * table can map
  45. */
  46. #define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT-3))
  47. #define PMD_SIZE (_AC(1,UL) << PMD_SHIFT)
  48. #define PMD_MASK (~(PMD_SIZE-1))
  49. #define PMD_BITS (PAGE_SHIFT - 3)
  50. /* PUD_SHIFT determines the size of the area a third-level page
  51. * table can map
  52. */
  53. #define PUD_SHIFT (PMD_SHIFT + PMD_BITS)
  54. #define PUD_SIZE (_AC(1,UL) << PUD_SHIFT)
  55. #define PUD_MASK (~(PUD_SIZE-1))
  56. #define PUD_BITS (PAGE_SHIFT - 3)
  57. /* PGDIR_SHIFT determines what a fourth-level page table entry can map */
  58. #define PGDIR_SHIFT (PUD_SHIFT + PUD_BITS)
  59. #define PGDIR_SIZE (_AC(1,UL) << PGDIR_SHIFT)
  60. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  61. #define PGDIR_BITS (PAGE_SHIFT - 3)
  62. #if (MAX_PHYS_ADDRESS_BITS > PGDIR_SHIFT + PGDIR_BITS)
  63. #error MAX_PHYS_ADDRESS_BITS exceeds what kernel page tables can support
  64. #endif
  65. #if (PGDIR_SHIFT + PGDIR_BITS) != 53
  66. #error Page table parameters do not cover virtual address space properly.
  67. #endif
  68. #if (PMD_SHIFT != HPAGE_SHIFT)
  69. #error PMD_SHIFT must equal HPAGE_SHIFT for transparent huge pages.
  70. #endif
  71. #ifndef __ASSEMBLY__
  72. extern unsigned long VMALLOC_END;
  73. #define vmemmap ((struct page *)VMEMMAP_BASE)
  74. #include <linux/sched.h>
  75. bool kern_addr_valid(unsigned long addr);
  76. /* Entries per page directory level. */
  77. #define PTRS_PER_PTE (1UL << (PAGE_SHIFT-3))
  78. #define PTRS_PER_PMD (1UL << PMD_BITS)
  79. #define PTRS_PER_PUD (1UL << PUD_BITS)
  80. #define PTRS_PER_PGD (1UL << PGDIR_BITS)
  81. #define pmd_ERROR(e) \
  82. pr_err("%s:%d: bad pmd %p(%016lx) seen at (%pS)\n", \
  83. __FILE__, __LINE__, &(e), pmd_val(e), __builtin_return_address(0))
  84. #define pud_ERROR(e) \
  85. pr_err("%s:%d: bad pud %p(%016lx) seen at (%pS)\n", \
  86. __FILE__, __LINE__, &(e), pud_val(e), __builtin_return_address(0))
  87. #define pgd_ERROR(e) \
  88. pr_err("%s:%d: bad pgd %p(%016lx) seen at (%pS)\n", \
  89. __FILE__, __LINE__, &(e), pgd_val(e), __builtin_return_address(0))
  90. #endif /* !(__ASSEMBLY__) */
  91. /* PTE bits which are the same in SUN4U and SUN4V format. */
  92. #define _PAGE_VALID _AC(0x8000000000000000,UL) /* Valid TTE */
  93. #define _PAGE_R _AC(0x8000000000000000,UL) /* Keep ref bit uptodate*/
  94. #define _PAGE_SPECIAL _AC(0x0200000000000000,UL) /* Special page */
  95. #define _PAGE_PMD_HUGE _AC(0x0100000000000000,UL) /* Huge page */
  96. #define _PAGE_PUD_HUGE _PAGE_PMD_HUGE
  97. /* SUN4U pte bits... */
  98. #define _PAGE_SZ4MB_4U _AC(0x6000000000000000,UL) /* 4MB Page */
  99. #define _PAGE_SZ512K_4U _AC(0x4000000000000000,UL) /* 512K Page */
  100. #define _PAGE_SZ64K_4U _AC(0x2000000000000000,UL) /* 64K Page */
  101. #define _PAGE_SZ8K_4U _AC(0x0000000000000000,UL) /* 8K Page */
  102. #define _PAGE_NFO_4U _AC(0x1000000000000000,UL) /* No Fault Only */
  103. #define _PAGE_IE_4U _AC(0x0800000000000000,UL) /* Invert Endianness */
  104. #define _PAGE_SOFT2_4U _AC(0x07FC000000000000,UL) /* Software bits, set 2 */
  105. #define _PAGE_SPECIAL_4U _AC(0x0200000000000000,UL) /* Special page */
  106. #define _PAGE_PMD_HUGE_4U _AC(0x0100000000000000,UL) /* Huge page */
  107. #define _PAGE_RES1_4U _AC(0x0002000000000000,UL) /* Reserved */
  108. #define _PAGE_SZ32MB_4U _AC(0x0001000000000000,UL) /* (Panther) 32MB page */
  109. #define _PAGE_SZ256MB_4U _AC(0x2001000000000000,UL) /* (Panther) 256MB page */
  110. #define _PAGE_SZALL_4U _AC(0x6001000000000000,UL) /* All pgsz bits */
  111. #define _PAGE_SN_4U _AC(0x0000800000000000,UL) /* (Cheetah) Snoop */
  112. #define _PAGE_RES2_4U _AC(0x0000780000000000,UL) /* Reserved */
  113. #define _PAGE_PADDR_4U _AC(0x000007FFFFFFE000,UL) /* (Cheetah) pa[42:13] */
  114. #define _PAGE_SOFT_4U _AC(0x0000000000001F80,UL) /* Software bits: */
  115. #define _PAGE_EXEC_4U _AC(0x0000000000001000,UL) /* Executable SW bit */
  116. #define _PAGE_MODIFIED_4U _AC(0x0000000000000800,UL) /* Modified (dirty) */
  117. #define _PAGE_ACCESSED_4U _AC(0x0000000000000400,UL) /* Accessed (ref'd) */
  118. #define _PAGE_READ_4U _AC(0x0000000000000200,UL) /* Readable SW Bit */
  119. #define _PAGE_WRITE_4U _AC(0x0000000000000100,UL) /* Writable SW Bit */
  120. #define _PAGE_PRESENT_4U _AC(0x0000000000000080,UL) /* Present */
  121. #define _PAGE_L_4U _AC(0x0000000000000040,UL) /* Locked TTE */
  122. #define _PAGE_CP_4U _AC(0x0000000000000020,UL) /* Cacheable in P-Cache */
  123. #define _PAGE_CV_4U _AC(0x0000000000000010,UL) /* Cacheable in V-Cache */
  124. #define _PAGE_E_4U _AC(0x0000000000000008,UL) /* side-Effect */
  125. #define _PAGE_P_4U _AC(0x0000000000000004,UL) /* Privileged Page */
  126. #define _PAGE_W_4U _AC(0x0000000000000002,UL) /* Writable */
  127. /* SUN4V pte bits... */
  128. #define _PAGE_NFO_4V _AC(0x4000000000000000,UL) /* No Fault Only */
  129. #define _PAGE_SOFT2_4V _AC(0x3F00000000000000,UL) /* Software bits, set 2 */
  130. #define _PAGE_MODIFIED_4V _AC(0x2000000000000000,UL) /* Modified (dirty) */
  131. #define _PAGE_ACCESSED_4V _AC(0x1000000000000000,UL) /* Accessed (ref'd) */
  132. #define _PAGE_READ_4V _AC(0x0800000000000000,UL) /* Readable SW Bit */
  133. #define _PAGE_WRITE_4V _AC(0x0400000000000000,UL) /* Writable SW Bit */
  134. #define _PAGE_SPECIAL_4V _AC(0x0200000000000000,UL) /* Special page */
  135. #define _PAGE_PMD_HUGE_4V _AC(0x0100000000000000,UL) /* Huge page */
  136. #define _PAGE_PADDR_4V _AC(0x00FFFFFFFFFFE000,UL) /* paddr[55:13] */
  137. #define _PAGE_IE_4V _AC(0x0000000000001000,UL) /* Invert Endianness */
  138. #define _PAGE_E_4V _AC(0x0000000000000800,UL) /* side-Effect */
  139. #define _PAGE_CP_4V _AC(0x0000000000000400,UL) /* Cacheable in P-Cache */
  140. #define _PAGE_CV_4V _AC(0x0000000000000200,UL) /* Cacheable in V-Cache */
  141. /* Bit 9 is used to enable MCD corruption detection instead on M7 */
  142. #define _PAGE_MCD_4V _AC(0x0000000000000200,UL) /* Memory Corruption */
  143. #define _PAGE_P_4V _AC(0x0000000000000100,UL) /* Privileged Page */
  144. #define _PAGE_EXEC_4V _AC(0x0000000000000080,UL) /* Executable Page */
  145. #define _PAGE_W_4V _AC(0x0000000000000040,UL) /* Writable */
  146. #define _PAGE_SOFT_4V _AC(0x0000000000000030,UL) /* Software bits */
  147. #define _PAGE_PRESENT_4V _AC(0x0000000000000010,UL) /* Present */
  148. #define _PAGE_RESV_4V _AC(0x0000000000000008,UL) /* Reserved */
  149. #define _PAGE_SZ16GB_4V _AC(0x0000000000000007,UL) /* 16GB Page */
  150. #define _PAGE_SZ2GB_4V _AC(0x0000000000000006,UL) /* 2GB Page */
  151. #define _PAGE_SZ256MB_4V _AC(0x0000000000000005,UL) /* 256MB Page */
  152. #define _PAGE_SZ32MB_4V _AC(0x0000000000000004,UL) /* 32MB Page */
  153. #define _PAGE_SZ4MB_4V _AC(0x0000000000000003,UL) /* 4MB Page */
  154. #define _PAGE_SZ512K_4V _AC(0x0000000000000002,UL) /* 512K Page */
  155. #define _PAGE_SZ64K_4V _AC(0x0000000000000001,UL) /* 64K Page */
  156. #define _PAGE_SZ8K_4V _AC(0x0000000000000000,UL) /* 8K Page */
  157. #define _PAGE_SZALL_4V _AC(0x0000000000000007,UL) /* All pgsz bits */
  158. #define _PAGE_SZBITS_4U _PAGE_SZ8K_4U
  159. #define _PAGE_SZBITS_4V _PAGE_SZ8K_4V
  160. #if REAL_HPAGE_SHIFT != 22
  161. #error REAL_HPAGE_SHIFT and _PAGE_SZHUGE_foo must match up
  162. #endif
  163. #define _PAGE_SZHUGE_4U _PAGE_SZ4MB_4U
  164. #define _PAGE_SZHUGE_4V _PAGE_SZ4MB_4V
  165. #ifndef __ASSEMBLY__
  166. pte_t mk_pte_io(unsigned long, pgprot_t, int, unsigned long);
  167. unsigned long pte_sz_bits(unsigned long size);
  168. extern pgprot_t PAGE_KERNEL;
  169. extern pgprot_t PAGE_KERNEL_LOCKED;
  170. extern pgprot_t PAGE_COPY;
  171. extern pgprot_t PAGE_SHARED;
  172. /* XXX This ugliness is for the atyfb driver's sparc mmap() support. XXX */
  173. extern unsigned long _PAGE_IE;
  174. extern unsigned long _PAGE_E;
  175. extern unsigned long _PAGE_CACHE;
  176. extern unsigned long pg_iobits;
  177. extern unsigned long _PAGE_ALL_SZ_BITS;
  178. extern struct page *mem_map_zero;
  179. #define ZERO_PAGE(vaddr) (mem_map_zero)
  180. /* PFNs are real physical page numbers. However, mem_map only begins to record
  181. * per-page information starting at pfn_base. This is to handle systems where
  182. * the first physical page in the machine is at some huge physical address,
  183. * such as 4GB. This is common on a partitioned E10000, for example.
  184. */
  185. static inline pte_t pfn_pte(unsigned long pfn, pgprot_t prot)
  186. {
  187. unsigned long paddr = pfn << PAGE_SHIFT;
  188. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  189. return __pte(paddr | pgprot_val(prot));
  190. }
  191. #define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
  192. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  193. static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
  194. {
  195. pte_t pte = pfn_pte(page_nr, pgprot);
  196. return __pmd(pte_val(pte));
  197. }
  198. #define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
  199. #endif
  200. /* This one can be done with two shifts. */
  201. static inline unsigned long pte_pfn(pte_t pte)
  202. {
  203. unsigned long ret;
  204. __asm__ __volatile__(
  205. "\n661: sllx %1, %2, %0\n"
  206. " srlx %0, %3, %0\n"
  207. " .section .sun4v_2insn_patch, \"ax\"\n"
  208. " .word 661b\n"
  209. " sllx %1, %4, %0\n"
  210. " srlx %0, %5, %0\n"
  211. " .previous\n"
  212. : "=r" (ret)
  213. : "r" (pte_val(pte)),
  214. "i" (21), "i" (21 + PAGE_SHIFT),
  215. "i" (8), "i" (8 + PAGE_SHIFT));
  216. return ret;
  217. }
  218. #define pte_page(x) pfn_to_page(pte_pfn(x))
  219. static inline pte_t pte_modify(pte_t pte, pgprot_t prot)
  220. {
  221. unsigned long mask, tmp;
  222. /* SUN4U: 0x630107ffffffec38 (negated == 0x9cfef800000013c7)
  223. * SUN4V: 0x33ffffffffffee07 (negated == 0xcc000000000011f8)
  224. *
  225. * Even if we use negation tricks the result is still a 6
  226. * instruction sequence, so don't try to play fancy and just
  227. * do the most straightforward implementation.
  228. *
  229. * Note: We encode this into 3 sun4v 2-insn patch sequences.
  230. */
  231. BUILD_BUG_ON(_PAGE_SZBITS_4U != 0UL || _PAGE_SZBITS_4V != 0UL);
  232. __asm__ __volatile__(
  233. "\n661: sethi %%uhi(%2), %1\n"
  234. " sethi %%hi(%2), %0\n"
  235. "\n662: or %1, %%ulo(%2), %1\n"
  236. " or %0, %%lo(%2), %0\n"
  237. "\n663: sllx %1, 32, %1\n"
  238. " or %0, %1, %0\n"
  239. " .section .sun4v_2insn_patch, \"ax\"\n"
  240. " .word 661b\n"
  241. " sethi %%uhi(%3), %1\n"
  242. " sethi %%hi(%3), %0\n"
  243. " .word 662b\n"
  244. " or %1, %%ulo(%3), %1\n"
  245. " or %0, %%lo(%3), %0\n"
  246. " .word 663b\n"
  247. " sllx %1, 32, %1\n"
  248. " or %0, %1, %0\n"
  249. " .previous\n"
  250. " .section .sun_m7_2insn_patch, \"ax\"\n"
  251. " .word 661b\n"
  252. " sethi %%uhi(%4), %1\n"
  253. " sethi %%hi(%4), %0\n"
  254. " .word 662b\n"
  255. " or %1, %%ulo(%4), %1\n"
  256. " or %0, %%lo(%4), %0\n"
  257. " .word 663b\n"
  258. " sllx %1, 32, %1\n"
  259. " or %0, %1, %0\n"
  260. " .previous\n"
  261. : "=r" (mask), "=r" (tmp)
  262. : "i" (_PAGE_PADDR_4U | _PAGE_MODIFIED_4U | _PAGE_ACCESSED_4U |
  263. _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_E_4U |
  264. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4U),
  265. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  266. _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_E_4V |
  267. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V),
  268. "i" (_PAGE_PADDR_4V | _PAGE_MODIFIED_4V | _PAGE_ACCESSED_4V |
  269. _PAGE_CP_4V | _PAGE_E_4V |
  270. _PAGE_SPECIAL | _PAGE_PMD_HUGE | _PAGE_SZALL_4V));
  271. return __pte((pte_val(pte) & mask) | (pgprot_val(prot) & ~mask));
  272. }
  273. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  274. static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
  275. {
  276. pte_t pte = __pte(pmd_val(pmd));
  277. pte = pte_modify(pte, newprot);
  278. return __pmd(pte_val(pte));
  279. }
  280. #endif
  281. static inline pgprot_t pgprot_noncached(pgprot_t prot)
  282. {
  283. unsigned long val = pgprot_val(prot);
  284. __asm__ __volatile__(
  285. "\n661: andn %0, %2, %0\n"
  286. " or %0, %3, %0\n"
  287. " .section .sun4v_2insn_patch, \"ax\"\n"
  288. " .word 661b\n"
  289. " andn %0, %4, %0\n"
  290. " or %0, %5, %0\n"
  291. " .previous\n"
  292. " .section .sun_m7_2insn_patch, \"ax\"\n"
  293. " .word 661b\n"
  294. " andn %0, %6, %0\n"
  295. " or %0, %5, %0\n"
  296. " .previous\n"
  297. : "=r" (val)
  298. : "0" (val), "i" (_PAGE_CP_4U | _PAGE_CV_4U), "i" (_PAGE_E_4U),
  299. "i" (_PAGE_CP_4V | _PAGE_CV_4V), "i" (_PAGE_E_4V),
  300. "i" (_PAGE_CP_4V));
  301. return __pgprot(val);
  302. }
  303. /* Various pieces of code check for platform support by ifdef testing
  304. * on "pgprot_noncached". That's broken and should be fixed, but for
  305. * now...
  306. */
  307. #define pgprot_noncached pgprot_noncached
  308. #if defined(CONFIG_HUGETLB_PAGE) || defined(CONFIG_TRANSPARENT_HUGEPAGE)
  309. pte_t arch_make_huge_pte(pte_t entry, unsigned int shift, vm_flags_t flags);
  310. #define arch_make_huge_pte arch_make_huge_pte
  311. static inline unsigned long __pte_default_huge_mask(void)
  312. {
  313. unsigned long mask;
  314. __asm__ __volatile__(
  315. "\n661: sethi %%uhi(%1), %0\n"
  316. " sllx %0, 32, %0\n"
  317. " .section .sun4v_2insn_patch, \"ax\"\n"
  318. " .word 661b\n"
  319. " mov %2, %0\n"
  320. " nop\n"
  321. " .previous\n"
  322. : "=r" (mask)
  323. : "i" (_PAGE_SZHUGE_4U), "i" (_PAGE_SZHUGE_4V));
  324. return mask;
  325. }
  326. static inline pte_t pte_mkhuge(pte_t pte)
  327. {
  328. return __pte(pte_val(pte) | __pte_default_huge_mask());
  329. }
  330. static inline bool is_default_hugetlb_pte(pte_t pte)
  331. {
  332. unsigned long mask = __pte_default_huge_mask();
  333. return (pte_val(pte) & mask) == mask;
  334. }
  335. static inline bool is_hugetlb_pmd(pmd_t pmd)
  336. {
  337. return !!(pmd_val(pmd) & _PAGE_PMD_HUGE);
  338. }
  339. static inline bool is_hugetlb_pud(pud_t pud)
  340. {
  341. return !!(pud_val(pud) & _PAGE_PUD_HUGE);
  342. }
  343. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  344. static inline pmd_t pmd_mkhuge(pmd_t pmd)
  345. {
  346. pte_t pte = __pte(pmd_val(pmd));
  347. pte = pte_mkhuge(pte);
  348. pte_val(pte) |= _PAGE_PMD_HUGE;
  349. return __pmd(pte_val(pte));
  350. }
  351. #endif
  352. #else
  353. static inline bool is_hugetlb_pte(pte_t pte)
  354. {
  355. return false;
  356. }
  357. #endif
  358. static inline pte_t pte_mkdirty(pte_t pte)
  359. {
  360. unsigned long val = pte_val(pte), tmp;
  361. __asm__ __volatile__(
  362. "\n661: or %0, %3, %0\n"
  363. " nop\n"
  364. "\n662: nop\n"
  365. " nop\n"
  366. " .section .sun4v_2insn_patch, \"ax\"\n"
  367. " .word 661b\n"
  368. " sethi %%uhi(%4), %1\n"
  369. " sllx %1, 32, %1\n"
  370. " .word 662b\n"
  371. " or %1, %%lo(%4), %1\n"
  372. " or %0, %1, %0\n"
  373. " .previous\n"
  374. : "=r" (val), "=r" (tmp)
  375. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  376. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  377. return __pte(val);
  378. }
  379. static inline pte_t pte_mkclean(pte_t pte)
  380. {
  381. unsigned long val = pte_val(pte), tmp;
  382. __asm__ __volatile__(
  383. "\n661: andn %0, %3, %0\n"
  384. " nop\n"
  385. "\n662: nop\n"
  386. " nop\n"
  387. " .section .sun4v_2insn_patch, \"ax\"\n"
  388. " .word 661b\n"
  389. " sethi %%uhi(%4), %1\n"
  390. " sllx %1, 32, %1\n"
  391. " .word 662b\n"
  392. " or %1, %%lo(%4), %1\n"
  393. " andn %0, %1, %0\n"
  394. " .previous\n"
  395. : "=r" (val), "=r" (tmp)
  396. : "0" (val), "i" (_PAGE_MODIFIED_4U | _PAGE_W_4U),
  397. "i" (_PAGE_MODIFIED_4V | _PAGE_W_4V));
  398. return __pte(val);
  399. }
  400. static inline pte_t pte_mkwrite(pte_t pte)
  401. {
  402. unsigned long val = pte_val(pte), mask;
  403. __asm__ __volatile__(
  404. "\n661: mov %1, %0\n"
  405. " nop\n"
  406. " .section .sun4v_2insn_patch, \"ax\"\n"
  407. " .word 661b\n"
  408. " sethi %%uhi(%2), %0\n"
  409. " sllx %0, 32, %0\n"
  410. " .previous\n"
  411. : "=r" (mask)
  412. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  413. return __pte(val | mask);
  414. }
  415. static inline pte_t pte_wrprotect(pte_t pte)
  416. {
  417. unsigned long val = pte_val(pte), tmp;
  418. __asm__ __volatile__(
  419. "\n661: andn %0, %3, %0\n"
  420. " nop\n"
  421. "\n662: nop\n"
  422. " nop\n"
  423. " .section .sun4v_2insn_patch, \"ax\"\n"
  424. " .word 661b\n"
  425. " sethi %%uhi(%4), %1\n"
  426. " sllx %1, 32, %1\n"
  427. " .word 662b\n"
  428. " or %1, %%lo(%4), %1\n"
  429. " andn %0, %1, %0\n"
  430. " .previous\n"
  431. : "=r" (val), "=r" (tmp)
  432. : "0" (val), "i" (_PAGE_WRITE_4U | _PAGE_W_4U),
  433. "i" (_PAGE_WRITE_4V | _PAGE_W_4V));
  434. return __pte(val);
  435. }
  436. static inline pte_t pte_mkold(pte_t pte)
  437. {
  438. unsigned long mask;
  439. __asm__ __volatile__(
  440. "\n661: mov %1, %0\n"
  441. " nop\n"
  442. " .section .sun4v_2insn_patch, \"ax\"\n"
  443. " .word 661b\n"
  444. " sethi %%uhi(%2), %0\n"
  445. " sllx %0, 32, %0\n"
  446. " .previous\n"
  447. : "=r" (mask)
  448. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  449. mask |= _PAGE_R;
  450. return __pte(pte_val(pte) & ~mask);
  451. }
  452. static inline pte_t pte_mkyoung(pte_t pte)
  453. {
  454. unsigned long mask;
  455. __asm__ __volatile__(
  456. "\n661: mov %1, %0\n"
  457. " nop\n"
  458. " .section .sun4v_2insn_patch, \"ax\"\n"
  459. " .word 661b\n"
  460. " sethi %%uhi(%2), %0\n"
  461. " sllx %0, 32, %0\n"
  462. " .previous\n"
  463. : "=r" (mask)
  464. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  465. mask |= _PAGE_R;
  466. return __pte(pte_val(pte) | mask);
  467. }
  468. static inline pte_t pte_mkspecial(pte_t pte)
  469. {
  470. pte_val(pte) |= _PAGE_SPECIAL;
  471. return pte;
  472. }
  473. static inline pte_t pte_mkmcd(pte_t pte)
  474. {
  475. pte_val(pte) |= _PAGE_MCD_4V;
  476. return pte;
  477. }
  478. static inline pte_t pte_mknotmcd(pte_t pte)
  479. {
  480. pte_val(pte) &= ~_PAGE_MCD_4V;
  481. return pte;
  482. }
  483. static inline unsigned long pte_young(pte_t pte)
  484. {
  485. unsigned long mask;
  486. __asm__ __volatile__(
  487. "\n661: mov %1, %0\n"
  488. " nop\n"
  489. " .section .sun4v_2insn_patch, \"ax\"\n"
  490. " .word 661b\n"
  491. " sethi %%uhi(%2), %0\n"
  492. " sllx %0, 32, %0\n"
  493. " .previous\n"
  494. : "=r" (mask)
  495. : "i" (_PAGE_ACCESSED_4U), "i" (_PAGE_ACCESSED_4V));
  496. return (pte_val(pte) & mask);
  497. }
  498. static inline unsigned long pte_dirty(pte_t pte)
  499. {
  500. unsigned long mask;
  501. __asm__ __volatile__(
  502. "\n661: mov %1, %0\n"
  503. " nop\n"
  504. " .section .sun4v_2insn_patch, \"ax\"\n"
  505. " .word 661b\n"
  506. " sethi %%uhi(%2), %0\n"
  507. " sllx %0, 32, %0\n"
  508. " .previous\n"
  509. : "=r" (mask)
  510. : "i" (_PAGE_MODIFIED_4U), "i" (_PAGE_MODIFIED_4V));
  511. return (pte_val(pte) & mask);
  512. }
  513. static inline unsigned long pte_write(pte_t pte)
  514. {
  515. unsigned long mask;
  516. __asm__ __volatile__(
  517. "\n661: mov %1, %0\n"
  518. " nop\n"
  519. " .section .sun4v_2insn_patch, \"ax\"\n"
  520. " .word 661b\n"
  521. " sethi %%uhi(%2), %0\n"
  522. " sllx %0, 32, %0\n"
  523. " .previous\n"
  524. : "=r" (mask)
  525. : "i" (_PAGE_WRITE_4U), "i" (_PAGE_WRITE_4V));
  526. return (pte_val(pte) & mask);
  527. }
  528. static inline unsigned long pte_exec(pte_t pte)
  529. {
  530. unsigned long mask;
  531. __asm__ __volatile__(
  532. "\n661: sethi %%hi(%1), %0\n"
  533. " .section .sun4v_1insn_patch, \"ax\"\n"
  534. " .word 661b\n"
  535. " mov %2, %0\n"
  536. " .previous\n"
  537. : "=r" (mask)
  538. : "i" (_PAGE_EXEC_4U), "i" (_PAGE_EXEC_4V));
  539. return (pte_val(pte) & mask);
  540. }
  541. static inline unsigned long pte_present(pte_t pte)
  542. {
  543. unsigned long val = pte_val(pte);
  544. __asm__ __volatile__(
  545. "\n661: and %0, %2, %0\n"
  546. " .section .sun4v_1insn_patch, \"ax\"\n"
  547. " .word 661b\n"
  548. " and %0, %3, %0\n"
  549. " .previous\n"
  550. : "=r" (val)
  551. : "0" (val), "i" (_PAGE_PRESENT_4U), "i" (_PAGE_PRESENT_4V));
  552. return val;
  553. }
  554. #define pte_accessible pte_accessible
  555. static inline unsigned long pte_accessible(struct mm_struct *mm, pte_t a)
  556. {
  557. return pte_val(a) & _PAGE_VALID;
  558. }
  559. static inline unsigned long pte_special(pte_t pte)
  560. {
  561. return pte_val(pte) & _PAGE_SPECIAL;
  562. }
  563. #define pmd_leaf pmd_large
  564. static inline unsigned long pmd_large(pmd_t pmd)
  565. {
  566. pte_t pte = __pte(pmd_val(pmd));
  567. return pte_val(pte) & _PAGE_PMD_HUGE;
  568. }
  569. static inline unsigned long pmd_pfn(pmd_t pmd)
  570. {
  571. pte_t pte = __pte(pmd_val(pmd));
  572. return pte_pfn(pte);
  573. }
  574. #define pmd_write pmd_write
  575. static inline unsigned long pmd_write(pmd_t pmd)
  576. {
  577. pte_t pte = __pte(pmd_val(pmd));
  578. return pte_write(pte);
  579. }
  580. #define pud_write(pud) pte_write(__pte(pud_val(pud)))
  581. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  582. static inline unsigned long pmd_dirty(pmd_t pmd)
  583. {
  584. pte_t pte = __pte(pmd_val(pmd));
  585. return pte_dirty(pte);
  586. }
  587. #define pmd_young pmd_young
  588. static inline unsigned long pmd_young(pmd_t pmd)
  589. {
  590. pte_t pte = __pte(pmd_val(pmd));
  591. return pte_young(pte);
  592. }
  593. static inline unsigned long pmd_trans_huge(pmd_t pmd)
  594. {
  595. pte_t pte = __pte(pmd_val(pmd));
  596. return pte_val(pte) & _PAGE_PMD_HUGE;
  597. }
  598. static inline pmd_t pmd_mkold(pmd_t pmd)
  599. {
  600. pte_t pte = __pte(pmd_val(pmd));
  601. pte = pte_mkold(pte);
  602. return __pmd(pte_val(pte));
  603. }
  604. static inline pmd_t pmd_wrprotect(pmd_t pmd)
  605. {
  606. pte_t pte = __pte(pmd_val(pmd));
  607. pte = pte_wrprotect(pte);
  608. return __pmd(pte_val(pte));
  609. }
  610. static inline pmd_t pmd_mkdirty(pmd_t pmd)
  611. {
  612. pte_t pte = __pte(pmd_val(pmd));
  613. pte = pte_mkdirty(pte);
  614. return __pmd(pte_val(pte));
  615. }
  616. static inline pmd_t pmd_mkclean(pmd_t pmd)
  617. {
  618. pte_t pte = __pte(pmd_val(pmd));
  619. pte = pte_mkclean(pte);
  620. return __pmd(pte_val(pte));
  621. }
  622. static inline pmd_t pmd_mkyoung(pmd_t pmd)
  623. {
  624. pte_t pte = __pte(pmd_val(pmd));
  625. pte = pte_mkyoung(pte);
  626. return __pmd(pte_val(pte));
  627. }
  628. static inline pmd_t pmd_mkwrite(pmd_t pmd)
  629. {
  630. pte_t pte = __pte(pmd_val(pmd));
  631. pte = pte_mkwrite(pte);
  632. return __pmd(pte_val(pte));
  633. }
  634. static inline pgprot_t pmd_pgprot(pmd_t entry)
  635. {
  636. unsigned long val = pmd_val(entry);
  637. return __pgprot(val);
  638. }
  639. #endif
  640. static inline int pmd_present(pmd_t pmd)
  641. {
  642. return pmd_val(pmd) != 0UL;
  643. }
  644. #define pmd_none(pmd) (!pmd_val(pmd))
  645. /* pmd_bad() is only called on non-trans-huge PMDs. Our encoding is
  646. * very simple, it's just the physical address. PTE tables are of
  647. * size PAGE_SIZE so make sure the sub-PAGE_SIZE bits are clear and
  648. * the top bits outside of the range of any physical address size we
  649. * support are clear as well. We also validate the physical itself.
  650. */
  651. #define pmd_bad(pmd) (pmd_val(pmd) & ~PAGE_MASK)
  652. #define pud_none(pud) (!pud_val(pud))
  653. #define pud_bad(pud) (pud_val(pud) & ~PAGE_MASK)
  654. #define p4d_none(p4d) (!p4d_val(p4d))
  655. #define p4d_bad(p4d) (p4d_val(p4d) & ~PAGE_MASK)
  656. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  657. void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  658. pmd_t *pmdp, pmd_t pmd);
  659. #else
  660. static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
  661. pmd_t *pmdp, pmd_t pmd)
  662. {
  663. *pmdp = pmd;
  664. }
  665. #endif
  666. static inline void pmd_set(struct mm_struct *mm, pmd_t *pmdp, pte_t *ptep)
  667. {
  668. unsigned long val = __pa((unsigned long) (ptep));
  669. pmd_val(*pmdp) = val;
  670. }
  671. #define pud_set(pudp, pmdp) \
  672. (pud_val(*(pudp)) = (__pa((unsigned long) (pmdp))))
  673. static inline unsigned long pmd_page_vaddr(pmd_t pmd)
  674. {
  675. pte_t pte = __pte(pmd_val(pmd));
  676. unsigned long pfn;
  677. pfn = pte_pfn(pte);
  678. return ((unsigned long) __va(pfn << PAGE_SHIFT));
  679. }
  680. static inline pmd_t *pud_pgtable(pud_t pud)
  681. {
  682. pte_t pte = __pte(pud_val(pud));
  683. unsigned long pfn;
  684. pfn = pte_pfn(pte);
  685. return ((pmd_t *) __va(pfn << PAGE_SHIFT));
  686. }
  687. #define pmd_page(pmd) virt_to_page((void *)pmd_page_vaddr(pmd))
  688. #define pud_page(pud) virt_to_page((void *)pud_pgtable(pud))
  689. #define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0UL)
  690. #define pud_present(pud) (pud_val(pud) != 0U)
  691. #define pud_clear(pudp) (pud_val(*(pudp)) = 0UL)
  692. #define p4d_pgtable(p4d) \
  693. ((pud_t *) __va(p4d_val(p4d)))
  694. #define p4d_present(p4d) (p4d_val(p4d) != 0U)
  695. #define p4d_clear(p4dp) (p4d_val(*(p4dp)) = 0UL)
  696. /* only used by the stubbed out hugetlb gup code, should never be called */
  697. #define p4d_page(p4d) NULL
  698. #define pud_leaf pud_large
  699. static inline unsigned long pud_large(pud_t pud)
  700. {
  701. pte_t pte = __pte(pud_val(pud));
  702. return pte_val(pte) & _PAGE_PMD_HUGE;
  703. }
  704. static inline unsigned long pud_pfn(pud_t pud)
  705. {
  706. pte_t pte = __pte(pud_val(pud));
  707. return pte_pfn(pte);
  708. }
  709. /* Same in both SUN4V and SUN4U. */
  710. #define pte_none(pte) (!pte_val(pte))
  711. #define p4d_set(p4dp, pudp) \
  712. (p4d_val(*(p4dp)) = (__pa((unsigned long) (pudp))))
  713. /* We cannot include <linux/mm_types.h> at this point yet: */
  714. extern struct mm_struct init_mm;
  715. /* Actual page table PTE updates. */
  716. void tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  717. pte_t *ptep, pte_t orig, int fullmm,
  718. unsigned int hugepage_shift);
  719. static void maybe_tlb_batch_add(struct mm_struct *mm, unsigned long vaddr,
  720. pte_t *ptep, pte_t orig, int fullmm,
  721. unsigned int hugepage_shift)
  722. {
  723. /* It is more efficient to let flush_tlb_kernel_range()
  724. * handle init_mm tlb flushes.
  725. *
  726. * SUN4V NOTE: _PAGE_VALID is the same value in both the SUN4U
  727. * and SUN4V pte layout, so this inline test is fine.
  728. */
  729. if (likely(mm != &init_mm) && pte_accessible(mm, orig))
  730. tlb_batch_add(mm, vaddr, ptep, orig, fullmm, hugepage_shift);
  731. }
  732. #define __HAVE_ARCH_PMDP_HUGE_GET_AND_CLEAR
  733. static inline pmd_t pmdp_huge_get_and_clear(struct mm_struct *mm,
  734. unsigned long addr,
  735. pmd_t *pmdp)
  736. {
  737. pmd_t pmd = *pmdp;
  738. set_pmd_at(mm, addr, pmdp, __pmd(0UL));
  739. return pmd;
  740. }
  741. static inline void __set_pte_at(struct mm_struct *mm, unsigned long addr,
  742. pte_t *ptep, pte_t pte, int fullmm)
  743. {
  744. pte_t orig = *ptep;
  745. *ptep = pte;
  746. maybe_tlb_batch_add(mm, addr, ptep, orig, fullmm, PAGE_SHIFT);
  747. }
  748. #define set_pte_at(mm,addr,ptep,pte) \
  749. __set_pte_at((mm), (addr), (ptep), (pte), 0)
  750. #define pte_clear(mm,addr,ptep) \
  751. set_pte_at((mm), (addr), (ptep), __pte(0UL))
  752. #define __HAVE_ARCH_PTE_CLEAR_NOT_PRESENT_FULL
  753. #define pte_clear_not_present_full(mm,addr,ptep,fullmm) \
  754. __set_pte_at((mm), (addr), (ptep), __pte(0UL), (fullmm))
  755. #ifdef DCACHE_ALIASING_POSSIBLE
  756. #define __HAVE_ARCH_MOVE_PTE
  757. #define move_pte(pte, prot, old_addr, new_addr) \
  758. ({ \
  759. pte_t newpte = (pte); \
  760. if (tlb_type != hypervisor && pte_present(pte)) { \
  761. unsigned long this_pfn = pte_pfn(pte); \
  762. \
  763. if (pfn_valid(this_pfn) && \
  764. (((old_addr) ^ (new_addr)) & (1 << 13))) \
  765. flush_dcache_page_all(current->mm, \
  766. pfn_to_page(this_pfn)); \
  767. } \
  768. newpte; \
  769. })
  770. #endif
  771. extern pgd_t swapper_pg_dir[PTRS_PER_PGD];
  772. void paging_init(void);
  773. unsigned long find_ecache_flush_span(unsigned long size);
  774. struct seq_file;
  775. void mmu_info(struct seq_file *);
  776. struct vm_area_struct;
  777. void update_mmu_cache(struct vm_area_struct *, unsigned long, pte_t *);
  778. #ifdef CONFIG_TRANSPARENT_HUGEPAGE
  779. void update_mmu_cache_pmd(struct vm_area_struct *vma, unsigned long addr,
  780. pmd_t *pmd);
  781. #define __HAVE_ARCH_PMDP_INVALIDATE
  782. extern pmd_t pmdp_invalidate(struct vm_area_struct *vma, unsigned long address,
  783. pmd_t *pmdp);
  784. #define __HAVE_ARCH_PGTABLE_DEPOSIT
  785. void pgtable_trans_huge_deposit(struct mm_struct *mm, pmd_t *pmdp,
  786. pgtable_t pgtable);
  787. #define __HAVE_ARCH_PGTABLE_WITHDRAW
  788. pgtable_t pgtable_trans_huge_withdraw(struct mm_struct *mm, pmd_t *pmdp);
  789. #endif
  790. /* Encode and de-code a swap entry */
  791. #define __swp_type(entry) (((entry).val >> PAGE_SHIFT) & 0xffUL)
  792. #define __swp_offset(entry) ((entry).val >> (PAGE_SHIFT + 8UL))
  793. #define __swp_entry(type, offset) \
  794. ( (swp_entry_t) \
  795. { \
  796. (((long)(type) << PAGE_SHIFT) | \
  797. ((long)(offset) << (PAGE_SHIFT + 8UL))) \
  798. } )
  799. #define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
  800. #define __swp_entry_to_pte(x) ((pte_t) { (x).val })
  801. int page_in_phys_avail(unsigned long paddr);
  802. /*
  803. * For sparc32&64, the pfn in io_remap_pfn_range() carries <iospace> in
  804. * its high 4 bits. These macros/functions put it there or get it from there.
  805. */
  806. #define MK_IOSPACE_PFN(space, pfn) (pfn | (space << (BITS_PER_LONG - 4)))
  807. #define GET_IOSPACE(pfn) (pfn >> (BITS_PER_LONG - 4))
  808. #define GET_PFN(pfn) (pfn & 0x0fffffffffffffffUL)
  809. int remap_pfn_range(struct vm_area_struct *, unsigned long, unsigned long,
  810. unsigned long, pgprot_t);
  811. void adi_restore_tags(struct mm_struct *mm, struct vm_area_struct *vma,
  812. unsigned long addr, pte_t pte);
  813. int adi_save_tags(struct mm_struct *mm, struct vm_area_struct *vma,
  814. unsigned long addr, pte_t oldpte);
  815. #define __HAVE_ARCH_DO_SWAP_PAGE
  816. static inline void arch_do_swap_page(struct mm_struct *mm,
  817. struct vm_area_struct *vma,
  818. unsigned long addr,
  819. pte_t pte, pte_t oldpte)
  820. {
  821. /* If this is a new page being mapped in, there can be no
  822. * ADI tags stored away for this page. Skip looking for
  823. * stored tags
  824. */
  825. if (pte_none(oldpte))
  826. return;
  827. if (adi_state.enabled && (pte_val(pte) & _PAGE_MCD_4V))
  828. adi_restore_tags(mm, vma, addr, pte);
  829. }
  830. #define __HAVE_ARCH_UNMAP_ONE
  831. static inline int arch_unmap_one(struct mm_struct *mm,
  832. struct vm_area_struct *vma,
  833. unsigned long addr, pte_t oldpte)
  834. {
  835. if (adi_state.enabled && (pte_val(oldpte) & _PAGE_MCD_4V))
  836. return adi_save_tags(mm, vma, addr, oldpte);
  837. return 0;
  838. }
  839. static inline int io_remap_pfn_range(struct vm_area_struct *vma,
  840. unsigned long from, unsigned long pfn,
  841. unsigned long size, pgprot_t prot)
  842. {
  843. unsigned long offset = GET_PFN(pfn) << PAGE_SHIFT;
  844. int space = GET_IOSPACE(pfn);
  845. unsigned long phys_base;
  846. phys_base = offset | (((unsigned long) space) << 32UL);
  847. return remap_pfn_range(vma, from, phys_base >> PAGE_SHIFT, size, prot);
  848. }
  849. #define io_remap_pfn_range io_remap_pfn_range
  850. static inline unsigned long __untagged_addr(unsigned long start)
  851. {
  852. if (adi_capable()) {
  853. long addr = start;
  854. /* If userspace has passed a versioned address, kernel
  855. * will not find it in the VMAs since it does not store
  856. * the version tags in the list of VMAs. Storing version
  857. * tags in list of VMAs is impractical since they can be
  858. * changed any time from userspace without dropping into
  859. * kernel. Any address search in VMAs will be done with
  860. * non-versioned addresses. Ensure the ADI version bits
  861. * are dropped here by sign extending the last bit before
  862. * ADI bits. IOMMU does not implement version tags.
  863. */
  864. return (addr << (long)adi_nbits()) >> (long)adi_nbits();
  865. }
  866. return start;
  867. }
  868. #define untagged_addr(addr) \
  869. ((__typeof__(addr))(__untagged_addr((unsigned long)(addr))))
  870. static inline bool pte_access_permitted(pte_t pte, bool write)
  871. {
  872. u64 prot;
  873. if (tlb_type == hypervisor) {
  874. prot = _PAGE_PRESENT_4V | _PAGE_P_4V;
  875. if (write)
  876. prot |= _PAGE_WRITE_4V;
  877. } else {
  878. prot = _PAGE_PRESENT_4U | _PAGE_P_4U;
  879. if (write)
  880. prot |= _PAGE_WRITE_4U;
  881. }
  882. return (pte_val(pte) & (prot | _PAGE_SPECIAL)) == prot;
  883. }
  884. #define pte_access_permitted pte_access_permitted
  885. #include <asm/tlbflush.h>
  886. /* We provide our own get_unmapped_area to cope with VA holes and
  887. * SHM area cache aliasing for userland.
  888. */
  889. #define HAVE_ARCH_UNMAPPED_AREA
  890. #define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
  891. /* We provide a special get_unmapped_area for framebuffer mmaps to try and use
  892. * the largest alignment possible such that larget PTEs can be used.
  893. */
  894. unsigned long get_fb_unmapped_area(struct file *filp, unsigned long,
  895. unsigned long, unsigned long,
  896. unsigned long);
  897. #define HAVE_ARCH_FB_UNMAPPED_AREA
  898. void sun4v_register_fault_status(void);
  899. void sun4v_ktsb_register(void);
  900. void __init cheetah_ecache_flush_init(void);
  901. void sun4v_patch_tlb_handlers(void);
  902. extern unsigned long cmdline_memory_size;
  903. asmlinkage void do_sparc64_fault(struct pt_regs *regs);
  904. #define pmd_pgtable(PMD) ((pte_t *)pmd_page_vaddr(PMD))
  905. #ifdef CONFIG_HUGETLB_PAGE
  906. #define pud_leaf_size pud_leaf_size
  907. extern unsigned long pud_leaf_size(pud_t pud);
  908. #define pmd_leaf_size pmd_leaf_size
  909. extern unsigned long pmd_leaf_size(pmd_t pmd);
  910. #define pte_leaf_size pte_leaf_size
  911. extern unsigned long pte_leaf_size(pte_t pte);
  912. #endif /* CONFIG_HUGETLB_PAGE */
  913. #endif /* !(__ASSEMBLY__) */
  914. #endif /* !(_SPARC64_PGTABLE_H) */