chafsr.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _SPARC64_CHAFSR_H
  3. #define _SPARC64_CHAFSR_H
  4. /* Cheetah Asynchronous Fault Status register, ASI=0x4C VA<63:0>=0x0 */
  5. /* Comments indicate which processor variants on which the bit definition
  6. * is valid. Codes are:
  7. * ch --> cheetah
  8. * ch+ --> cheetah plus
  9. * jp --> jalapeno
  10. */
  11. /* All bits of this register except M_SYNDROME and E_SYNDROME are
  12. * read, write 1 to clear. M_SYNDROME and E_SYNDROME are read-only.
  13. */
  14. /* Software bit set by linux trap handlers to indicate that the trap was
  15. * signalled at %tl >= 1.
  16. */
  17. #define CHAFSR_TL1 (1UL << 63UL) /* n/a */
  18. /* Unmapped error from system bus for prefetch queue or
  19. * store queue read operation
  20. */
  21. #define CHPAFSR_DTO (1UL << 59UL) /* ch+ */
  22. /* Bus error from system bus for prefetch queue or store queue
  23. * read operation
  24. */
  25. #define CHPAFSR_DBERR (1UL << 58UL) /* ch+ */
  26. /* Hardware corrected E-cache Tag ECC error */
  27. #define CHPAFSR_THCE (1UL << 57UL) /* ch+ */
  28. /* System interface protocol error, hw timeout caused */
  29. #define JPAFSR_JETO (1UL << 57UL) /* jp */
  30. /* SW handled correctable E-cache Tag ECC error */
  31. #define CHPAFSR_TSCE (1UL << 56UL) /* ch+ */
  32. /* Parity error on system snoop results */
  33. #define JPAFSR_SCE (1UL << 56UL) /* jp */
  34. /* Uncorrectable E-cache Tag ECC error */
  35. #define CHPAFSR_TUE (1UL << 55UL) /* ch+ */
  36. /* System interface protocol error, illegal command detected */
  37. #define JPAFSR_JEIC (1UL << 55UL) /* jp */
  38. /* Uncorrectable system bus data ECC error due to prefetch
  39. * or store fill request
  40. */
  41. #define CHPAFSR_DUE (1UL << 54UL) /* ch+ */
  42. /* System interface protocol error, illegal ADTYPE detected */
  43. #define JPAFSR_JEIT (1UL << 54UL) /* jp */
  44. /* Multiple errors of the same type have occurred. This bit is set when
  45. * an uncorrectable error or a SW correctable error occurs and the status
  46. * bit to report that error is already set. When multiple errors of
  47. * different types are indicated by setting multiple status bits.
  48. *
  49. * This bit is not set if multiple HW corrected errors with the same
  50. * status bit occur, only uncorrectable and SW correctable ones have
  51. * this behavior.
  52. *
  53. * This bit is not set when multiple ECC errors happen within a single
  54. * 64-byte system bus transaction. Only the first ECC error in a 16-byte
  55. * subunit will be logged. All errors in subsequent 16-byte subunits
  56. * from the same 64-byte transaction are ignored.
  57. */
  58. #define CHAFSR_ME (1UL << 53UL) /* ch,ch+,jp */
  59. /* Privileged state error has occurred. This is a capture of PSTATE.PRIV
  60. * at the time the error is detected.
  61. */
  62. #define CHAFSR_PRIV (1UL << 52UL) /* ch,ch+,jp */
  63. /* The following bits 51 (CHAFSR_PERR) to 33 (CHAFSR_CE) are sticky error
  64. * bits and record the most recently detected errors. Bits accumulate
  65. * errors that have been detected since the last write to clear the bit.
  66. */
  67. /* System interface protocol error. The processor asserts its' ERROR
  68. * pin when this event occurs and it also logs a specific cause code
  69. * into a JTAG scannable flop.
  70. */
  71. #define CHAFSR_PERR (1UL << 51UL) /* ch,ch+,jp */
  72. /* Internal processor error. The processor asserts its' ERROR
  73. * pin when this event occurs and it also logs a specific cause code
  74. * into a JTAG scannable flop.
  75. */
  76. #define CHAFSR_IERR (1UL << 50UL) /* ch,ch+,jp */
  77. /* System request parity error on incoming address */
  78. #define CHAFSR_ISAP (1UL << 49UL) /* ch,ch+,jp */
  79. /* HW Corrected system bus MTAG ECC error */
  80. #define CHAFSR_EMC (1UL << 48UL) /* ch,ch+ */
  81. /* Parity error on L2 cache tag SRAM */
  82. #define JPAFSR_ETP (1UL << 48UL) /* jp */
  83. /* Uncorrectable system bus MTAG ECC error */
  84. #define CHAFSR_EMU (1UL << 47UL) /* ch,ch+ */
  85. /* Out of range memory error has occurred */
  86. #define JPAFSR_OM (1UL << 47UL) /* jp */
  87. /* HW Corrected system bus data ECC error for read of interrupt vector */
  88. #define CHAFSR_IVC (1UL << 46UL) /* ch,ch+ */
  89. /* Error due to unsupported store */
  90. #define JPAFSR_UMS (1UL << 46UL) /* jp */
  91. /* Uncorrectable system bus data ECC error for read of interrupt vector */
  92. #define CHAFSR_IVU (1UL << 45UL) /* ch,ch+,jp */
  93. /* Unmapped error from system bus */
  94. #define CHAFSR_TO (1UL << 44UL) /* ch,ch+,jp */
  95. /* Bus error response from system bus */
  96. #define CHAFSR_BERR (1UL << 43UL) /* ch,ch+,jp */
  97. /* SW Correctable E-cache ECC error for instruction fetch or data access
  98. * other than block load.
  99. */
  100. #define CHAFSR_UCC (1UL << 42UL) /* ch,ch+,jp */
  101. /* Uncorrectable E-cache ECC error for instruction fetch or data access
  102. * other than block load.
  103. */
  104. #define CHAFSR_UCU (1UL << 41UL) /* ch,ch+,jp */
  105. /* Copyout HW Corrected ECC error */
  106. #define CHAFSR_CPC (1UL << 40UL) /* ch,ch+,jp */
  107. /* Copyout Uncorrectable ECC error */
  108. #define CHAFSR_CPU (1UL << 39UL) /* ch,ch+,jp */
  109. /* HW Corrected ECC error from E-cache for writeback */
  110. #define CHAFSR_WDC (1UL << 38UL) /* ch,ch+,jp */
  111. /* Uncorrectable ECC error from E-cache for writeback */
  112. #define CHAFSR_WDU (1UL << 37UL) /* ch,ch+,jp */
  113. /* HW Corrected ECC error from E-cache for store merge or block load */
  114. #define CHAFSR_EDC (1UL << 36UL) /* ch,ch+,jp */
  115. /* Uncorrectable ECC error from E-cache for store merge or block load */
  116. #define CHAFSR_EDU (1UL << 35UL) /* ch,ch+,jp */
  117. /* Uncorrectable system bus data ECC error for read of memory or I/O */
  118. #define CHAFSR_UE (1UL << 34UL) /* ch,ch+,jp */
  119. /* HW Corrected system bus data ECC error for read of memory or I/O */
  120. #define CHAFSR_CE (1UL << 33UL) /* ch,ch+,jp */
  121. /* Uncorrectable ECC error from remote cache/memory */
  122. #define JPAFSR_RUE (1UL << 32UL) /* jp */
  123. /* Correctable ECC error from remote cache/memory */
  124. #define JPAFSR_RCE (1UL << 31UL) /* jp */
  125. /* JBUS parity error on returned read data */
  126. #define JPAFSR_BP (1UL << 30UL) /* jp */
  127. /* JBUS parity error on data for writeback or block store */
  128. #define JPAFSR_WBP (1UL << 29UL) /* jp */
  129. /* Foreign read to DRAM incurring correctable ECC error */
  130. #define JPAFSR_FRC (1UL << 28UL) /* jp */
  131. /* Foreign read to DRAM incurring uncorrectable ECC error */
  132. #define JPAFSR_FRU (1UL << 27UL) /* jp */
  133. #define CHAFSR_ERRORS (CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \
  134. CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \
  135. CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \
  136. CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \
  137. CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)
  138. #define CHPAFSR_ERRORS (CHPAFSR_DTO | CHPAFSR_DBERR | CHPAFSR_THCE | \
  139. CHPAFSR_TSCE | CHPAFSR_TUE | CHPAFSR_DUE | \
  140. CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \
  141. CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \
  142. CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \
  143. CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \
  144. CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)
  145. #define JPAFSR_ERRORS (JPAFSR_JETO | JPAFSR_SCE | JPAFSR_JEIC | \
  146. JPAFSR_JEIT | CHAFSR_PERR | CHAFSR_IERR | \
  147. CHAFSR_ISAP | JPAFSR_ETP | JPAFSR_OM | \
  148. JPAFSR_UMS | CHAFSR_IVU | CHAFSR_TO | \
  149. CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | \
  150. CHAFSR_CPC | CHAFSR_CPU | CHAFSR_WDC | \
  151. CHAFSR_WDU | CHAFSR_EDC | CHAFSR_EDU | \
  152. CHAFSR_UE | CHAFSR_CE | JPAFSR_RUE | \
  153. JPAFSR_RCE | JPAFSR_BP | JPAFSR_WBP | \
  154. JPAFSR_FRC | JPAFSR_FRU)
  155. /* Active JBUS request signal when error occurred */
  156. #define JPAFSR_JBREQ (0x7UL << 24UL) /* jp */
  157. #define JPAFSR_JBREQ_SHIFT 24UL
  158. /* L2 cache way information */
  159. #define JPAFSR_ETW (0x3UL << 22UL) /* jp */
  160. #define JPAFSR_ETW_SHIFT 22UL
  161. /* System bus MTAG ECC syndrome. This field captures the status of the
  162. * first occurrence of the highest-priority error according to the M_SYND
  163. * overwrite policy. After the AFSR sticky bit, corresponding to the error
  164. * for which the M_SYND is reported, is cleared, the contents of the M_SYND
  165. * field will be unchanged by will be unfrozen for further error capture.
  166. */
  167. #define CHAFSR_M_SYNDROME (0xfUL << 16UL) /* ch,ch+,jp */
  168. #define CHAFSR_M_SYNDROME_SHIFT 16UL
  169. /* Agenid Id of the foreign device causing the UE/CE errors */
  170. #define JPAFSR_AID (0x1fUL << 9UL) /* jp */
  171. #define JPAFSR_AID_SHIFT 9UL
  172. /* System bus or E-cache data ECC syndrome. This field captures the status
  173. * of the first occurrence of the highest-priority error according to the
  174. * E_SYND overwrite policy. After the AFSR sticky bit, corresponding to the
  175. * error for which the E_SYND is reported, is cleare, the contents of the E_SYND
  176. * field will be unchanged but will be unfrozen for further error capture.
  177. */
  178. #define CHAFSR_E_SYNDROME (0x1ffUL << 0UL) /* ch,ch+,jp */
  179. #define CHAFSR_E_SYNDROME_SHIFT 0UL
  180. /* The AFSR must be explicitly cleared by software, it is not cleared automatically
  181. * by a read. Writes to bits <51:33> with bits set will clear the corresponding
  182. * bits in the AFSR. Bits associated with disrupting traps must be cleared before
  183. * interrupts are re-enabled to prevent multiple traps for the same error. I.e.
  184. * PSTATE.IE and AFSR bits control delivery of disrupting traps.
  185. *
  186. * Since there is only one AFAR, when multiple events have been logged by the
  187. * bits in the AFSR, at most one of these events will have its status captured
  188. * in the AFAR. The highest priority of those event bits will get AFAR logging.
  189. * The AFAR will be unlocked and available to capture the address of another event
  190. * as soon as the one bit in AFSR that corresponds to the event logged in AFAR is
  191. * cleared. For example, if AFSR.CE is detected, then AFSR.UE (which overwrites
  192. * the AFAR), and AFSR.UE is cleared by not AFSR.CE, then the AFAR will be unlocked
  193. * and ready for another event, even though AFSR.CE is still set. The same rules
  194. * also apply to the M_SYNDROME and E_SYNDROME fields of the AFSR.
  195. */
  196. #endif /* _SPARC64_CHAFSR_H */