ppc-opc.c 329 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* ppc-opc.c -- PowerPC opcode list
  3. Copyright (C) 1994-2016 Free Software Foundation, Inc.
  4. Written by Ian Lance Taylor, Cygnus Support
  5. This file is part of GDB, GAS, and the GNU binutils.
  6. */
  7. #include <linux/stddef.h>
  8. #include <linux/kernel.h>
  9. #include <linux/bug.h>
  10. #include "nonstdio.h"
  11. #include "ppc.h"
  12. #define ATTRIBUTE_UNUSED
  13. #define _(x) x
  14. /* This file holds the PowerPC opcode table. The opcode table
  15. includes almost all of the extended instruction mnemonics. This
  16. permits the disassembler to use them, and simplifies the assembler
  17. logic, at the cost of increasing the table size. The table is
  18. strictly constant data, so the compiler should be able to put it in
  19. the .text section.
  20. This file also holds the operand table. All knowledge about
  21. inserting operands into instructions and vice-versa is kept in this
  22. file. */
  23. /* Local insertion and extraction functions. */
  24. static unsigned long insert_arx (unsigned long, long, ppc_cpu_t, const char **);
  25. static long extract_arx (unsigned long, ppc_cpu_t, int *);
  26. static unsigned long insert_ary (unsigned long, long, ppc_cpu_t, const char **);
  27. static long extract_ary (unsigned long, ppc_cpu_t, int *);
  28. static unsigned long insert_bat (unsigned long, long, ppc_cpu_t, const char **);
  29. static long extract_bat (unsigned long, ppc_cpu_t, int *);
  30. static unsigned long insert_bba (unsigned long, long, ppc_cpu_t, const char **);
  31. static long extract_bba (unsigned long, ppc_cpu_t, int *);
  32. static unsigned long insert_bdm (unsigned long, long, ppc_cpu_t, const char **);
  33. static long extract_bdm (unsigned long, ppc_cpu_t, int *);
  34. static unsigned long insert_bdp (unsigned long, long, ppc_cpu_t, const char **);
  35. static long extract_bdp (unsigned long, ppc_cpu_t, int *);
  36. static unsigned long insert_bo (unsigned long, long, ppc_cpu_t, const char **);
  37. static long extract_bo (unsigned long, ppc_cpu_t, int *);
  38. static unsigned long insert_boe (unsigned long, long, ppc_cpu_t, const char **);
  39. static long extract_boe (unsigned long, ppc_cpu_t, int *);
  40. static unsigned long insert_esync (unsigned long, long, ppc_cpu_t, const char **);
  41. static unsigned long insert_dcmxs (unsigned long, long, ppc_cpu_t, const char **);
  42. static long extract_dcmxs (unsigned long, ppc_cpu_t, int *);
  43. static unsigned long insert_dxd (unsigned long, long, ppc_cpu_t, const char **);
  44. static long extract_dxd (unsigned long, ppc_cpu_t, int *);
  45. static unsigned long insert_dxdn (unsigned long, long, ppc_cpu_t, const char **);
  46. static long extract_dxdn (unsigned long, ppc_cpu_t, int *);
  47. static unsigned long insert_fxm (unsigned long, long, ppc_cpu_t, const char **);
  48. static long extract_fxm (unsigned long, ppc_cpu_t, int *);
  49. static unsigned long insert_li20 (unsigned long, long, ppc_cpu_t, const char **);
  50. static long extract_li20 (unsigned long, ppc_cpu_t, int *);
  51. static unsigned long insert_ls (unsigned long, long, ppc_cpu_t, const char **);
  52. static unsigned long insert_mbe (unsigned long, long, ppc_cpu_t, const char **);
  53. static long extract_mbe (unsigned long, ppc_cpu_t, int *);
  54. static unsigned long insert_mb6 (unsigned long, long, ppc_cpu_t, const char **);
  55. static long extract_mb6 (unsigned long, ppc_cpu_t, int *);
  56. static long extract_nb (unsigned long, ppc_cpu_t, int *);
  57. static unsigned long insert_nbi (unsigned long, long, ppc_cpu_t, const char **);
  58. static unsigned long insert_nsi (unsigned long, long, ppc_cpu_t, const char **);
  59. static long extract_nsi (unsigned long, ppc_cpu_t, int *);
  60. static unsigned long insert_oimm (unsigned long, long, ppc_cpu_t, const char **);
  61. static long extract_oimm (unsigned long, ppc_cpu_t, int *);
  62. static unsigned long insert_ral (unsigned long, long, ppc_cpu_t, const char **);
  63. static unsigned long insert_ram (unsigned long, long, ppc_cpu_t, const char **);
  64. static unsigned long insert_raq (unsigned long, long, ppc_cpu_t, const char **);
  65. static unsigned long insert_ras (unsigned long, long, ppc_cpu_t, const char **);
  66. static unsigned long insert_rbs (unsigned long, long, ppc_cpu_t, const char **);
  67. static long extract_rbs (unsigned long, ppc_cpu_t, int *);
  68. static unsigned long insert_rbx (unsigned long, long, ppc_cpu_t, const char **);
  69. static unsigned long insert_rx (unsigned long, long, ppc_cpu_t, const char **);
  70. static long extract_rx (unsigned long, ppc_cpu_t, int *);
  71. static unsigned long insert_ry (unsigned long, long, ppc_cpu_t, const char **);
  72. static long extract_ry (unsigned long, ppc_cpu_t, int *);
  73. static unsigned long insert_sh6 (unsigned long, long, ppc_cpu_t, const char **);
  74. static long extract_sh6 (unsigned long, ppc_cpu_t, int *);
  75. static unsigned long insert_sci8 (unsigned long, long, ppc_cpu_t, const char **);
  76. static long extract_sci8 (unsigned long, ppc_cpu_t, int *);
  77. static unsigned long insert_sci8n (unsigned long, long, ppc_cpu_t, const char **);
  78. static long extract_sci8n (unsigned long, ppc_cpu_t, int *);
  79. static unsigned long insert_sd4h (unsigned long, long, ppc_cpu_t, const char **);
  80. static long extract_sd4h (unsigned long, ppc_cpu_t, int *);
  81. static unsigned long insert_sd4w (unsigned long, long, ppc_cpu_t, const char **);
  82. static long extract_sd4w (unsigned long, ppc_cpu_t, int *);
  83. static unsigned long insert_spr (unsigned long, long, ppc_cpu_t, const char **);
  84. static long extract_spr (unsigned long, ppc_cpu_t, int *);
  85. static unsigned long insert_sprg (unsigned long, long, ppc_cpu_t, const char **);
  86. static long extract_sprg (unsigned long, ppc_cpu_t, int *);
  87. static unsigned long insert_tbr (unsigned long, long, ppc_cpu_t, const char **);
  88. static long extract_tbr (unsigned long, ppc_cpu_t, int *);
  89. static unsigned long insert_xt6 (unsigned long, long, ppc_cpu_t, const char **);
  90. static long extract_xt6 (unsigned long, ppc_cpu_t, int *);
  91. static unsigned long insert_xtq6 (unsigned long, long, ppc_cpu_t, const char **);
  92. static long extract_xtq6 (unsigned long, ppc_cpu_t, int *);
  93. static unsigned long insert_xa6 (unsigned long, long, ppc_cpu_t, const char **);
  94. static long extract_xa6 (unsigned long, ppc_cpu_t, int *);
  95. static unsigned long insert_xb6 (unsigned long, long, ppc_cpu_t, const char **);
  96. static long extract_xb6 (unsigned long, ppc_cpu_t, int *);
  97. static unsigned long insert_xb6s (unsigned long, long, ppc_cpu_t, const char **);
  98. static long extract_xb6s (unsigned long, ppc_cpu_t, int *);
  99. static unsigned long insert_xc6 (unsigned long, long, ppc_cpu_t, const char **);
  100. static long extract_xc6 (unsigned long, ppc_cpu_t, int *);
  101. static unsigned long insert_dm (unsigned long, long, ppc_cpu_t, const char **);
  102. static long extract_dm (unsigned long, ppc_cpu_t, int *);
  103. static unsigned long insert_vlesi (unsigned long, long, ppc_cpu_t, const char **);
  104. static long extract_vlesi (unsigned long, ppc_cpu_t, int *);
  105. static unsigned long insert_vlensi (unsigned long, long, ppc_cpu_t, const char **);
  106. static long extract_vlensi (unsigned long, ppc_cpu_t, int *);
  107. static unsigned long insert_vleui (unsigned long, long, ppc_cpu_t, const char **);
  108. static long extract_vleui (unsigned long, ppc_cpu_t, int *);
  109. static unsigned long insert_vleil (unsigned long, long, ppc_cpu_t, const char **);
  110. static long extract_vleil (unsigned long, ppc_cpu_t, int *);
  111. /* The operands table.
  112. The fields are bitm, shift, insert, extract, flags.
  113. We used to put parens around the various additions, like the one
  114. for BA just below. However, that caused trouble with feeble
  115. compilers with a limit on depth of a parenthesized expression, like
  116. (reportedly) the compiler in Microsoft Developer Studio 5. So we
  117. omit the parens, since the macros are never used in a context where
  118. the addition will be ambiguous. */
  119. const struct powerpc_operand powerpc_operands[] =
  120. {
  121. /* The zero index is used to indicate the end of the list of
  122. operands. */
  123. #define UNUSED 0
  124. { 0, 0, NULL, NULL, 0 },
  125. /* The BA field in an XL form instruction. */
  126. #define BA UNUSED + 1
  127. /* The BI field in a B form or XL form instruction. */
  128. #define BI BA
  129. #define BI_MASK (0x1f << 16)
  130. { 0x1f, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
  131. /* The BA field in an XL form instruction when it must be the same
  132. as the BT field in the same instruction. */
  133. #define BAT BA + 1
  134. { 0x1f, 16, insert_bat, extract_bat, PPC_OPERAND_FAKE },
  135. /* The BB field in an XL form instruction. */
  136. #define BB BAT + 1
  137. #define BB_MASK (0x1f << 11)
  138. { 0x1f, 11, NULL, NULL, PPC_OPERAND_CR_BIT },
  139. /* The BB field in an XL form instruction when it must be the same
  140. as the BA field in the same instruction. */
  141. #define BBA BB + 1
  142. /* The VB field in a VX form instruction when it must be the same
  143. as the VA field in the same instruction. */
  144. #define VBA BBA
  145. { 0x1f, 11, insert_bba, extract_bba, PPC_OPERAND_FAKE },
  146. /* The BD field in a B form instruction. The lower two bits are
  147. forced to zero. */
  148. #define BD BBA + 1
  149. { 0xfffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  150. /* The BD field in a B form instruction when absolute addressing is
  151. used. */
  152. #define BDA BD + 1
  153. { 0xfffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  154. /* The BD field in a B form instruction when the - modifier is used.
  155. This sets the y bit of the BO field appropriately. */
  156. #define BDM BDA + 1
  157. { 0xfffc, 0, insert_bdm, extract_bdm,
  158. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  159. /* The BD field in a B form instruction when the - modifier is used
  160. and absolute address is used. */
  161. #define BDMA BDM + 1
  162. { 0xfffc, 0, insert_bdm, extract_bdm,
  163. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  164. /* The BD field in a B form instruction when the + modifier is used.
  165. This sets the y bit of the BO field appropriately. */
  166. #define BDP BDMA + 1
  167. { 0xfffc, 0, insert_bdp, extract_bdp,
  168. PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  169. /* The BD field in a B form instruction when the + modifier is used
  170. and absolute addressing is used. */
  171. #define BDPA BDP + 1
  172. { 0xfffc, 0, insert_bdp, extract_bdp,
  173. PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  174. /* The BF field in an X or XL form instruction. */
  175. #define BF BDPA + 1
  176. /* The CRFD field in an X form instruction. */
  177. #define CRFD BF
  178. /* The CRD field in an XL form instruction. */
  179. #define CRD BF
  180. { 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG },
  181. /* The BF field in an X or XL form instruction. */
  182. #define BFF BF + 1
  183. { 0x7, 23, NULL, NULL, 0 },
  184. /* An optional BF field. This is used for comparison instructions,
  185. in which an omitted BF field is taken as zero. */
  186. #define OBF BFF + 1
  187. { 0x7, 23, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
  188. /* The BFA field in an X or XL form instruction. */
  189. #define BFA OBF + 1
  190. { 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG },
  191. /* The BO field in a B form instruction. Certain values are
  192. illegal. */
  193. #define BO BFA + 1
  194. #define BO_MASK (0x1f << 21)
  195. { 0x1f, 21, insert_bo, extract_bo, 0 },
  196. /* The BO field in a B form instruction when the + or - modifier is
  197. used. This is like the BO field, but it must be even. */
  198. #define BOE BO + 1
  199. { 0x1e, 21, insert_boe, extract_boe, 0 },
  200. /* The RM field in an X form instruction. */
  201. #define RM BOE + 1
  202. { 0x3, 11, NULL, NULL, 0 },
  203. #define BH RM + 1
  204. { 0x3, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
  205. /* The BT field in an X or XL form instruction. */
  206. #define BT BH + 1
  207. { 0x1f, 21, NULL, NULL, PPC_OPERAND_CR_BIT },
  208. /* The BI16 field in a BD8 form instruction. */
  209. #define BI16 BT + 1
  210. { 0x3, 8, NULL, NULL, PPC_OPERAND_CR_BIT },
  211. /* The BI32 field in a BD15 form instruction. */
  212. #define BI32 BI16 + 1
  213. { 0xf, 16, NULL, NULL, PPC_OPERAND_CR_BIT },
  214. /* The BO32 field in a BD15 form instruction. */
  215. #define BO32 BI32 + 1
  216. { 0x3, 20, NULL, NULL, 0 },
  217. /* The B8 field in a BD8 form instruction. */
  218. #define B8 BO32 + 1
  219. { 0x1fe, -1, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  220. /* The B15 field in a BD15 form instruction. The lowest bit is
  221. forced to zero. */
  222. #define B15 B8 + 1
  223. { 0xfffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  224. /* The B24 field in a BD24 form instruction. The lowest bit is
  225. forced to zero. */
  226. #define B24 B15 + 1
  227. { 0x1fffffe, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  228. /* The condition register number portion of the BI field in a B form
  229. or XL form instruction. This is used for the extended
  230. conditional branch mnemonics, which set the lower two bits of the
  231. BI field. This field is optional. */
  232. #define CR B24 + 1
  233. { 0x7, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
  234. /* The CRB field in an X form instruction. */
  235. #define CRB CR + 1
  236. /* The MB field in an M form instruction. */
  237. #define MB CRB
  238. #define MB_MASK (0x1f << 6)
  239. { 0x1f, 6, NULL, NULL, 0 },
  240. /* The CRD32 field in an XL form instruction. */
  241. #define CRD32 CRB + 1
  242. { 0x3, 21, NULL, NULL, PPC_OPERAND_CR_REG },
  243. /* The CRFS field in an X form instruction. */
  244. #define CRFS CRD32 + 1
  245. { 0x7, 0, NULL, NULL, PPC_OPERAND_CR_REG },
  246. #define CRS CRFS + 1
  247. { 0x3, 18, NULL, NULL, PPC_OPERAND_CR_REG | PPC_OPERAND_OPTIONAL },
  248. /* The CT field in an X form instruction. */
  249. #define CT CRS + 1
  250. /* The MO field in an mbar instruction. */
  251. #define MO CT
  252. { 0x1f, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  253. /* The D field in a D form instruction. This is a displacement off
  254. a register, and implies that the next operand is a register in
  255. parentheses. */
  256. #define D CT + 1
  257. { 0xffff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  258. /* The D8 field in a D form instruction. This is a displacement off
  259. a register, and implies that the next operand is a register in
  260. parentheses. */
  261. #define D8 D + 1
  262. { 0xff, 0, NULL, NULL, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  263. /* The DCMX field in an X form instruction. */
  264. #define DCMX D8 + 1
  265. { 0x7f, 16, NULL, NULL, 0 },
  266. /* The split DCMX field in an X form instruction. */
  267. #define DCMXS DCMX + 1
  268. { 0x7f, PPC_OPSHIFT_INV, insert_dcmxs, extract_dcmxs, 0 },
  269. /* The DQ field in a DQ form instruction. This is like D, but the
  270. lower four bits are forced to zero. */
  271. #define DQ DCMXS + 1
  272. { 0xfff0, 0, NULL, NULL,
  273. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DQ },
  274. /* The DS field in a DS form instruction. This is like D, but the
  275. lower two bits are forced to zero. */
  276. #define DS DQ + 1
  277. { 0xfffc, 0, NULL, NULL,
  278. PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED | PPC_OPERAND_DS },
  279. /* The DUIS or BHRBE fields in a XFX form instruction, 10 bits
  280. unsigned imediate */
  281. #define DUIS DS + 1
  282. #define BHRBE DUIS
  283. { 0x3ff, 11, NULL, NULL, 0 },
  284. /* The split D field in a DX form instruction. */
  285. #define DXD DUIS + 1
  286. { 0xffff, PPC_OPSHIFT_INV, insert_dxd, extract_dxd,
  287. PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
  288. /* The split ND field in a DX form instruction.
  289. This is the same as the DX field, only negated. */
  290. #define NDXD DXD + 1
  291. { 0xffff, PPC_OPSHIFT_INV, insert_dxdn, extract_dxdn,
  292. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT},
  293. /* The E field in a wrteei instruction. */
  294. /* And the W bit in the pair singles instructions. */
  295. /* And the ST field in a VX form instruction. */
  296. #define E NDXD + 1
  297. #define PSW E
  298. #define ST E
  299. { 0x1, 15, NULL, NULL, 0 },
  300. /* The FL1 field in a POWER SC form instruction. */
  301. #define FL1 E + 1
  302. /* The U field in an X form instruction. */
  303. #define U FL1
  304. { 0xf, 12, NULL, NULL, 0 },
  305. /* The FL2 field in a POWER SC form instruction. */
  306. #define FL2 FL1 + 1
  307. { 0x7, 2, NULL, NULL, 0 },
  308. /* The FLM field in an XFL form instruction. */
  309. #define FLM FL2 + 1
  310. { 0xff, 17, NULL, NULL, 0 },
  311. /* The FRA field in an X or A form instruction. */
  312. #define FRA FLM + 1
  313. #define FRA_MASK (0x1f << 16)
  314. { 0x1f, 16, NULL, NULL, PPC_OPERAND_FPR },
  315. /* The FRAp field of DFP instructions. */
  316. #define FRAp FRA + 1
  317. { 0x1e, 16, NULL, NULL, PPC_OPERAND_FPR },
  318. /* The FRB field in an X or A form instruction. */
  319. #define FRB FRAp + 1
  320. #define FRB_MASK (0x1f << 11)
  321. { 0x1f, 11, NULL, NULL, PPC_OPERAND_FPR },
  322. /* The FRBp field of DFP instructions. */
  323. #define FRBp FRB + 1
  324. { 0x1e, 11, NULL, NULL, PPC_OPERAND_FPR },
  325. /* The FRC field in an A form instruction. */
  326. #define FRC FRBp + 1
  327. #define FRC_MASK (0x1f << 6)
  328. { 0x1f, 6, NULL, NULL, PPC_OPERAND_FPR },
  329. /* The FRS field in an X form instruction or the FRT field in a D, X
  330. or A form instruction. */
  331. #define FRS FRC + 1
  332. #define FRT FRS
  333. { 0x1f, 21, NULL, NULL, PPC_OPERAND_FPR },
  334. /* The FRSp field of stfdp or the FRTp field of lfdp and DFP
  335. instructions. */
  336. #define FRSp FRS + 1
  337. #define FRTp FRSp
  338. { 0x1e, 21, NULL, NULL, PPC_OPERAND_FPR },
  339. /* The FXM field in an XFX instruction. */
  340. #define FXM FRSp + 1
  341. { 0xff, 12, insert_fxm, extract_fxm, 0 },
  342. /* Power4 version for mfcr. */
  343. #define FXM4 FXM + 1
  344. { 0xff, 12, insert_fxm, extract_fxm,
  345. PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
  346. /* If the FXM4 operand is omitted, use the sentinel value -1. */
  347. { -1, -1, NULL, NULL, 0},
  348. /* The IMM20 field in an LI instruction. */
  349. #define IMM20 FXM4 + 2
  350. { 0xfffff, PPC_OPSHIFT_INV, insert_li20, extract_li20, PPC_OPERAND_SIGNED},
  351. /* The L field in a D or X form instruction. */
  352. #define L IMM20 + 1
  353. { 0x1, 21, NULL, NULL, 0 },
  354. /* The optional L field in tlbie and tlbiel instructions. */
  355. #define LOPT L + 1
  356. /* The R field in a HTM X form instruction. */
  357. #define HTM_R LOPT
  358. { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  359. /* The optional (for 32-bit) L field in cmp[l][i] instructions. */
  360. #define L32OPT LOPT + 1
  361. { 0x1, 21, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL32 },
  362. /* The L field in dcbf instruction. */
  363. #define L2OPT L32OPT + 1
  364. { 0x3, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  365. /* The LEV field in a POWER SVC form instruction. */
  366. #define SVC_LEV L2OPT + 1
  367. { 0x7f, 5, NULL, NULL, 0 },
  368. /* The LEV field in an SC form instruction. */
  369. #define LEV SVC_LEV + 1
  370. { 0x7f, 5, NULL, NULL, PPC_OPERAND_OPTIONAL },
  371. /* The LI field in an I form instruction. The lower two bits are
  372. forced to zero. */
  373. #define LI LEV + 1
  374. { 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_RELATIVE | PPC_OPERAND_SIGNED },
  375. /* The LI field in an I form instruction when used as an absolute
  376. address. */
  377. #define LIA LI + 1
  378. { 0x3fffffc, 0, NULL, NULL, PPC_OPERAND_ABSOLUTE | PPC_OPERAND_SIGNED },
  379. /* The LS or WC field in an X (sync or wait) form instruction. */
  380. #define LS LIA + 1
  381. #define WC LS
  382. { 0x3, 21, insert_ls, NULL, PPC_OPERAND_OPTIONAL },
  383. /* The ME field in an M form instruction. */
  384. #define ME LS + 1
  385. #define ME_MASK (0x1f << 1)
  386. { 0x1f, 1, NULL, NULL, 0 },
  387. /* The MB and ME fields in an M form instruction expressed a single
  388. operand which is a bitmask indicating which bits to select. This
  389. is a two operand form using PPC_OPERAND_NEXT. See the
  390. description in opcode/ppc.h for what this means. */
  391. #define MBE ME + 1
  392. { 0x1f, 6, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_NEXT },
  393. { -1, 0, insert_mbe, extract_mbe, 0 },
  394. /* The MB or ME field in an MD or MDS form instruction. The high
  395. bit is wrapped to the low end. */
  396. #define MB6 MBE + 2
  397. #define ME6 MB6
  398. #define MB6_MASK (0x3f << 5)
  399. { 0x3f, 5, insert_mb6, extract_mb6, 0 },
  400. /* The NB field in an X form instruction. The value 32 is stored as
  401. 0. */
  402. #define NB MB6 + 1
  403. { 0x1f, 11, NULL, extract_nb, PPC_OPERAND_PLUS1 },
  404. /* The NBI field in an lswi instruction, which has special value
  405. restrictions. The value 32 is stored as 0. */
  406. #define NBI NB + 1
  407. { 0x1f, 11, insert_nbi, extract_nb, PPC_OPERAND_PLUS1 },
  408. /* The NSI field in a D form instruction. This is the same as the
  409. SI field, only negated. */
  410. #define NSI NBI + 1
  411. { 0xffff, 0, insert_nsi, extract_nsi,
  412. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
  413. /* The NSI field in a D form instruction when we accept a wide range
  414. of positive values. */
  415. #define NSISIGNOPT NSI + 1
  416. { 0xffff, 0, insert_nsi, extract_nsi,
  417. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  418. /* The RA field in an D, DS, DQ, X, XO, M, or MDS form instruction. */
  419. #define RA NSISIGNOPT + 1
  420. #define RA_MASK (0x1f << 16)
  421. { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR },
  422. /* As above, but 0 in the RA field means zero, not r0. */
  423. #define RA0 RA + 1
  424. { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR_0 },
  425. /* The RA field in the DQ form lq or an lswx instruction, which have special
  426. value restrictions. */
  427. #define RAQ RA0 + 1
  428. #define RAX RAQ
  429. { 0x1f, 16, insert_raq, NULL, PPC_OPERAND_GPR_0 },
  430. /* The RA field in a D or X form instruction which is an updating
  431. load, which means that the RA field may not be zero and may not
  432. equal the RT field. */
  433. #define RAL RAQ + 1
  434. { 0x1f, 16, insert_ral, NULL, PPC_OPERAND_GPR_0 },
  435. /* The RA field in an lmw instruction, which has special value
  436. restrictions. */
  437. #define RAM RAL + 1
  438. { 0x1f, 16, insert_ram, NULL, PPC_OPERAND_GPR_0 },
  439. /* The RA field in a D or X form instruction which is an updating
  440. store or an updating floating point load, which means that the RA
  441. field may not be zero. */
  442. #define RAS RAM + 1
  443. { 0x1f, 16, insert_ras, NULL, PPC_OPERAND_GPR_0 },
  444. /* The RA field of the tlbwe, dccci and iccci instructions,
  445. which are optional. */
  446. #define RAOPT RAS + 1
  447. { 0x1f, 16, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
  448. /* The RB field in an X, XO, M, or MDS form instruction. */
  449. #define RB RAOPT + 1
  450. #define RB_MASK (0x1f << 11)
  451. { 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR },
  452. /* The RB field in an X form instruction when it must be the same as
  453. the RS field in the instruction. This is used for extended
  454. mnemonics like mr. */
  455. #define RBS RB + 1
  456. { 0x1f, 11, insert_rbs, extract_rbs, PPC_OPERAND_FAKE },
  457. /* The RB field in an lswx instruction, which has special value
  458. restrictions. */
  459. #define RBX RBS + 1
  460. { 0x1f, 11, insert_rbx, NULL, PPC_OPERAND_GPR },
  461. /* The RB field of the dccci and iccci instructions, which are optional. */
  462. #define RBOPT RBX + 1
  463. { 0x1f, 11, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
  464. /* The RC register field in an maddld, maddhd or maddhdu instruction. */
  465. #define RC RBOPT + 1
  466. { 0x1f, 6, NULL, NULL, PPC_OPERAND_GPR },
  467. /* The RS field in a D, DS, X, XFX, XS, M, MD or MDS form
  468. instruction or the RT field in a D, DS, X, XFX or XO form
  469. instruction. */
  470. #define RS RC + 1
  471. #define RT RS
  472. #define RT_MASK (0x1f << 21)
  473. #define RD RS
  474. { 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR },
  475. /* The RS and RT fields of the DS form stq and DQ form lq instructions,
  476. which have special value restrictions. */
  477. #define RSQ RS + 1
  478. #define RTQ RSQ
  479. { 0x1e, 21, NULL, NULL, PPC_OPERAND_GPR },
  480. /* The RS field of the tlbwe instruction, which is optional. */
  481. #define RSO RSQ + 1
  482. #define RTO RSO
  483. { 0x1f, 21, NULL, NULL, PPC_OPERAND_GPR | PPC_OPERAND_OPTIONAL },
  484. /* The RX field of the SE_RR form instruction. */
  485. #define RX RSO + 1
  486. { 0x1f, PPC_OPSHIFT_INV, insert_rx, extract_rx, PPC_OPERAND_GPR },
  487. /* The ARX field of the SE_RR form instruction. */
  488. #define ARX RX + 1
  489. { 0x1f, PPC_OPSHIFT_INV, insert_arx, extract_arx, PPC_OPERAND_GPR },
  490. /* The RY field of the SE_RR form instruction. */
  491. #define RY ARX + 1
  492. #define RZ RY
  493. { 0x1f, PPC_OPSHIFT_INV, insert_ry, extract_ry, PPC_OPERAND_GPR },
  494. /* The ARY field of the SE_RR form instruction. */
  495. #define ARY RY + 1
  496. { 0x1f, PPC_OPSHIFT_INV, insert_ary, extract_ary, PPC_OPERAND_GPR },
  497. /* The SCLSCI8 field in a D form instruction. */
  498. #define SCLSCI8 ARY + 1
  499. { 0xffffffff, PPC_OPSHIFT_INV, insert_sci8, extract_sci8, 0 },
  500. /* The SCLSCI8N field in a D form instruction. This is the same as the
  501. SCLSCI8 field, only negated. */
  502. #define SCLSCI8N SCLSCI8 + 1
  503. { 0xffffffff, PPC_OPSHIFT_INV, insert_sci8n, extract_sci8n,
  504. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED },
  505. /* The SD field of the SD4 form instruction. */
  506. #define SE_SD SCLSCI8N + 1
  507. { 0xf, 8, NULL, NULL, PPC_OPERAND_PARENS },
  508. /* The SD field of the SD4 form instruction, for halfword. */
  509. #define SE_SDH SE_SD + 1
  510. { 0x1e, PPC_OPSHIFT_INV, insert_sd4h, extract_sd4h, PPC_OPERAND_PARENS },
  511. /* The SD field of the SD4 form instruction, for word. */
  512. #define SE_SDW SE_SDH + 1
  513. { 0x3c, PPC_OPSHIFT_INV, insert_sd4w, extract_sd4w, PPC_OPERAND_PARENS },
  514. /* The SH field in an X or M form instruction. */
  515. #define SH SE_SDW + 1
  516. #define SH_MASK (0x1f << 11)
  517. /* The other UIMM field in a EVX form instruction. */
  518. #define EVUIMM SH
  519. /* The FC field in an atomic X form instruction. */
  520. #define FC SH
  521. { 0x1f, 11, NULL, NULL, 0 },
  522. /* The SI field in a HTM X form instruction. */
  523. #define HTM_SI SH + 1
  524. { 0x1f, 11, NULL, NULL, PPC_OPERAND_SIGNED },
  525. /* The SH field in an MD form instruction. This is split. */
  526. #define SH6 HTM_SI + 1
  527. #define SH6_MASK ((0x1f << 11) | (1 << 1))
  528. { 0x3f, PPC_OPSHIFT_INV, insert_sh6, extract_sh6, 0 },
  529. /* The SH field of the tlbwe instruction, which is optional. */
  530. #define SHO SH6 + 1
  531. { 0x1f, 11, NULL, NULL, PPC_OPERAND_OPTIONAL },
  532. /* The SI field in a D form instruction. */
  533. #define SI SHO + 1
  534. { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
  535. /* The SI field in a D form instruction when we accept a wide range
  536. of positive values. */
  537. #define SISIGNOPT SI + 1
  538. { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  539. /* The SI8 field in a D form instruction. */
  540. #define SI8 SISIGNOPT + 1
  541. { 0xff, 0, NULL, NULL, PPC_OPERAND_SIGNED },
  542. /* The SPR field in an XFX form instruction. This is flipped--the
  543. lower 5 bits are stored in the upper 5 and vice- versa. */
  544. #define SPR SI8 + 1
  545. #define PMR SPR
  546. #define TMR SPR
  547. #define SPR_MASK (0x3ff << 11)
  548. { 0x3ff, 11, insert_spr, extract_spr, 0 },
  549. /* The BAT index number in an XFX form m[ft]ibat[lu] instruction. */
  550. #define SPRBAT SPR + 1
  551. #define SPRBAT_MASK (0x3 << 17)
  552. { 0x3, 17, NULL, NULL, 0 },
  553. /* The SPRG register number in an XFX form m[ft]sprg instruction. */
  554. #define SPRG SPRBAT + 1
  555. { 0x1f, 16, insert_sprg, extract_sprg, 0 },
  556. /* The SR field in an X form instruction. */
  557. #define SR SPRG + 1
  558. /* The 4-bit UIMM field in a VX form instruction. */
  559. #define UIMM4 SR
  560. { 0xf, 16, NULL, NULL, 0 },
  561. /* The STRM field in an X AltiVec form instruction. */
  562. #define STRM SR + 1
  563. /* The T field in a tlbilx form instruction. */
  564. #define T STRM
  565. /* The L field in wclr instructions. */
  566. #define L2 STRM
  567. { 0x3, 21, NULL, NULL, 0 },
  568. /* The ESYNC field in an X (sync) form instruction. */
  569. #define ESYNC STRM + 1
  570. { 0xf, 16, insert_esync, NULL, PPC_OPERAND_OPTIONAL },
  571. /* The SV field in a POWER SC form instruction. */
  572. #define SV ESYNC + 1
  573. { 0x3fff, 2, NULL, NULL, 0 },
  574. /* The TBR field in an XFX form instruction. This is like the SPR
  575. field, but it is optional. */
  576. #define TBR SV + 1
  577. { 0x3ff, 11, insert_tbr, extract_tbr,
  578. PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
  579. /* If the TBR operand is ommitted, use the value 268. */
  580. { -1, 268, NULL, NULL, 0},
  581. /* The TO field in a D or X form instruction. */
  582. #define TO TBR + 2
  583. #define DUI TO
  584. #define TO_MASK (0x1f << 21)
  585. { 0x1f, 21, NULL, NULL, 0 },
  586. /* The UI field in a D form instruction. */
  587. #define UI TO + 1
  588. { 0xffff, 0, NULL, NULL, 0 },
  589. #define UISIGNOPT UI + 1
  590. { 0xffff, 0, NULL, NULL, PPC_OPERAND_SIGNOPT },
  591. /* The IMM field in an SE_IM5 instruction. */
  592. #define UI5 UISIGNOPT + 1
  593. { 0x1f, 4, NULL, NULL, 0 },
  594. /* The OIMM field in an SE_OIM5 instruction. */
  595. #define OIMM5 UI5 + 1
  596. { 0x1f, PPC_OPSHIFT_INV, insert_oimm, extract_oimm, PPC_OPERAND_PLUS1 },
  597. /* The UI7 field in an SE_LI instruction. */
  598. #define UI7 OIMM5 + 1
  599. { 0x7f, 4, NULL, NULL, 0 },
  600. /* The VA field in a VA, VX or VXR form instruction. */
  601. #define VA UI7 + 1
  602. { 0x1f, 16, NULL, NULL, PPC_OPERAND_VR },
  603. /* The VB field in a VA, VX or VXR form instruction. */
  604. #define VB VA + 1
  605. { 0x1f, 11, NULL, NULL, PPC_OPERAND_VR },
  606. /* The VC field in a VA form instruction. */
  607. #define VC VB + 1
  608. { 0x1f, 6, NULL, NULL, PPC_OPERAND_VR },
  609. /* The VD or VS field in a VA, VX, VXR or X form instruction. */
  610. #define VD VC + 1
  611. #define VS VD
  612. { 0x1f, 21, NULL, NULL, PPC_OPERAND_VR },
  613. /* The SIMM field in a VX form instruction, and TE in Z form. */
  614. #define SIMM VD + 1
  615. #define TE SIMM
  616. { 0x1f, 16, NULL, NULL, PPC_OPERAND_SIGNED},
  617. /* The UIMM field in a VX form instruction. */
  618. #define UIMM SIMM + 1
  619. #define DCTL UIMM
  620. { 0x1f, 16, NULL, NULL, 0 },
  621. /* The 3-bit UIMM field in a VX form instruction. */
  622. #define UIMM3 UIMM + 1
  623. { 0x7, 16, NULL, NULL, 0 },
  624. /* The 6-bit UIM field in a X form instruction. */
  625. #define UIM6 UIMM3 + 1
  626. { 0x3f, 16, NULL, NULL, 0 },
  627. /* The SIX field in a VX form instruction. */
  628. #define SIX UIM6 + 1
  629. { 0xf, 11, NULL, NULL, 0 },
  630. /* The PS field in a VX form instruction. */
  631. #define PS SIX + 1
  632. { 0x1, 9, NULL, NULL, 0 },
  633. /* The SHB field in a VA form instruction. */
  634. #define SHB PS + 1
  635. { 0xf, 6, NULL, NULL, 0 },
  636. /* The other UIMM field in a half word EVX form instruction. */
  637. #define EVUIMM_2 SHB + 1
  638. { 0x3e, 10, NULL, NULL, PPC_OPERAND_PARENS },
  639. /* The other UIMM field in a word EVX form instruction. */
  640. #define EVUIMM_4 EVUIMM_2 + 1
  641. { 0x7c, 9, NULL, NULL, PPC_OPERAND_PARENS },
  642. /* The other UIMM field in a double EVX form instruction. */
  643. #define EVUIMM_8 EVUIMM_4 + 1
  644. { 0xf8, 8, NULL, NULL, PPC_OPERAND_PARENS },
  645. /* The WS or DRM field in an X form instruction. */
  646. #define WS EVUIMM_8 + 1
  647. #define DRM WS
  648. { 0x7, 11, NULL, NULL, 0 },
  649. /* PowerPC paired singles extensions. */
  650. /* W bit in the pair singles instructions for x type instructions. */
  651. #define PSWM WS + 1
  652. /* The BO16 field in a BD8 form instruction. */
  653. #define BO16 PSWM
  654. { 0x1, 10, 0, 0, 0 },
  655. /* IDX bits for quantization in the pair singles instructions. */
  656. #define PSQ PSWM + 1
  657. { 0x7, 12, 0, 0, 0 },
  658. /* IDX bits for quantization in the pair singles x-type instructions. */
  659. #define PSQM PSQ + 1
  660. { 0x7, 7, 0, 0, 0 },
  661. /* Smaller D field for quantization in the pair singles instructions. */
  662. #define PSD PSQM + 1
  663. { 0xfff, 0, 0, 0, PPC_OPERAND_PARENS | PPC_OPERAND_SIGNED },
  664. /* The L field in an mtmsrd or A form instruction or R or W in an X form. */
  665. #define A_L PSD + 1
  666. #define W A_L
  667. #define X_R A_L
  668. { 0x1, 16, NULL, NULL, PPC_OPERAND_OPTIONAL },
  669. /* The RMC or CY field in a Z23 form instruction. */
  670. #define RMC A_L + 1
  671. #define CY RMC
  672. { 0x3, 9, NULL, NULL, 0 },
  673. #define R RMC + 1
  674. { 0x1, 16, NULL, NULL, 0 },
  675. #define RIC R + 1
  676. { 0x3, 18, NULL, NULL, PPC_OPERAND_OPTIONAL },
  677. #define PRS RIC + 1
  678. { 0x1, 17, NULL, NULL, PPC_OPERAND_OPTIONAL },
  679. #define SP PRS + 1
  680. { 0x3, 19, NULL, NULL, 0 },
  681. #define S SP + 1
  682. { 0x1, 20, NULL, NULL, 0 },
  683. /* The S field in a XL form instruction. */
  684. #define SXL S + 1
  685. { 0x1, 11, NULL, NULL, PPC_OPERAND_OPTIONAL | PPC_OPERAND_OPTIONAL_VALUE},
  686. /* If the SXL operand is ommitted, use the value 1. */
  687. { -1, 1, NULL, NULL, 0},
  688. /* SH field starting at bit position 16. */
  689. #define SH16 SXL + 2
  690. /* The DCM and DGM fields in a Z form instruction. */
  691. #define DCM SH16
  692. #define DGM DCM
  693. { 0x3f, 10, NULL, NULL, 0 },
  694. /* The EH field in larx instruction. */
  695. #define EH SH16 + 1
  696. { 0x1, 0, NULL, NULL, PPC_OPERAND_OPTIONAL },
  697. /* The L field in an mtfsf or XFL form instruction. */
  698. /* The A field in a HTM X form instruction. */
  699. #define XFL_L EH + 1
  700. #define HTM_A XFL_L
  701. { 0x1, 25, NULL, NULL, PPC_OPERAND_OPTIONAL},
  702. /* Xilinx APU related masks and macros */
  703. #define FCRT XFL_L + 1
  704. #define FCRT_MASK (0x1f << 21)
  705. { 0x1f, 21, 0, 0, PPC_OPERAND_FCR },
  706. /* Xilinx FSL related masks and macros */
  707. #define FSL FCRT + 1
  708. #define FSL_MASK (0x1f << 11)
  709. { 0x1f, 11, 0, 0, PPC_OPERAND_FSL },
  710. /* Xilinx UDI related masks and macros */
  711. #define URT FSL + 1
  712. { 0x1f, 21, 0, 0, PPC_OPERAND_UDI },
  713. #define URA URT + 1
  714. { 0x1f, 16, 0, 0, PPC_OPERAND_UDI },
  715. #define URB URA + 1
  716. { 0x1f, 11, 0, 0, PPC_OPERAND_UDI },
  717. #define URC URB + 1
  718. { 0x1f, 6, 0, 0, PPC_OPERAND_UDI },
  719. /* The VLESIMM field in a D form instruction. */
  720. #define VLESIMM URC + 1
  721. { 0xffff, PPC_OPSHIFT_INV, insert_vlesi, extract_vlesi,
  722. PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  723. /* The VLENSIMM field in a D form instruction. */
  724. #define VLENSIMM VLESIMM + 1
  725. { 0xffff, PPC_OPSHIFT_INV, insert_vlensi, extract_vlensi,
  726. PPC_OPERAND_NEGATIVE | PPC_OPERAND_SIGNED | PPC_OPERAND_SIGNOPT },
  727. /* The VLEUIMM field in a D form instruction. */
  728. #define VLEUIMM VLENSIMM + 1
  729. { 0xffff, PPC_OPSHIFT_INV, insert_vleui, extract_vleui, 0 },
  730. /* The VLEUIMML field in a D form instruction. */
  731. #define VLEUIMML VLEUIMM + 1
  732. { 0xffff, PPC_OPSHIFT_INV, insert_vleil, extract_vleil, 0 },
  733. /* The XT and XS fields in an XX1 or XX3 form instruction. This is split. */
  734. #define XS6 VLEUIMML + 1
  735. #define XT6 XS6
  736. { 0x3f, PPC_OPSHIFT_INV, insert_xt6, extract_xt6, PPC_OPERAND_VSR },
  737. /* The XT and XS fields in an DQ form VSX instruction. This is split. */
  738. #define XSQ6 XT6 + 1
  739. #define XTQ6 XSQ6
  740. { 0x3f, PPC_OPSHIFT_INV, insert_xtq6, extract_xtq6, PPC_OPERAND_VSR },
  741. /* The XA field in an XX3 form instruction. This is split. */
  742. #define XA6 XTQ6 + 1
  743. { 0x3f, PPC_OPSHIFT_INV, insert_xa6, extract_xa6, PPC_OPERAND_VSR },
  744. /* The XB field in an XX2 or XX3 form instruction. This is split. */
  745. #define XB6 XA6 + 1
  746. { 0x3f, PPC_OPSHIFT_INV, insert_xb6, extract_xb6, PPC_OPERAND_VSR },
  747. /* The XB field in an XX3 form instruction when it must be the same as
  748. the XA field in the instruction. This is used in extended mnemonics
  749. like xvmovdp. This is split. */
  750. #define XB6S XB6 + 1
  751. { 0x3f, PPC_OPSHIFT_INV, insert_xb6s, extract_xb6s, PPC_OPERAND_FAKE },
  752. /* The XC field in an XX4 form instruction. This is split. */
  753. #define XC6 XB6S + 1
  754. { 0x3f, PPC_OPSHIFT_INV, insert_xc6, extract_xc6, PPC_OPERAND_VSR },
  755. /* The DM or SHW field in an XX3 form instruction. */
  756. #define DM XC6 + 1
  757. #define SHW DM
  758. { 0x3, 8, NULL, NULL, 0 },
  759. /* The DM field in an extended mnemonic XX3 form instruction. */
  760. #define DMEX DM + 1
  761. { 0x3, 8, insert_dm, extract_dm, 0 },
  762. /* The UIM field in an XX2 form instruction. */
  763. #define UIM DMEX + 1
  764. /* The 2-bit UIMM field in a VX form instruction. */
  765. #define UIMM2 UIM
  766. /* The 2-bit L field in a darn instruction. */
  767. #define LRAND UIM
  768. { 0x3, 16, NULL, NULL, 0 },
  769. #define ERAT_T UIM + 1
  770. { 0x7, 21, NULL, NULL, 0 },
  771. #define IH ERAT_T + 1
  772. { 0x7, 21, NULL, NULL, PPC_OPERAND_OPTIONAL },
  773. /* The 8-bit IMM8 field in a XX1 form instruction. */
  774. #define IMM8 IH + 1
  775. { 0xff, 11, NULL, NULL, PPC_OPERAND_SIGNOPT },
  776. };
  777. const unsigned int num_powerpc_operands = (sizeof (powerpc_operands)
  778. / sizeof (powerpc_operands[0]));
  779. /* The functions used to insert and extract complicated operands. */
  780. /* The ARX, ARY, RX and RY operands are alternate encodings of GPRs. */
  781. static unsigned long
  782. insert_arx (unsigned long insn,
  783. long value,
  784. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  785. const char **errmsg ATTRIBUTE_UNUSED)
  786. {
  787. if (value >= 8 && value < 24)
  788. return insn | ((value - 8) & 0xf);
  789. else
  790. {
  791. *errmsg = _("invalid register");
  792. return 0;
  793. }
  794. }
  795. static long
  796. extract_arx (unsigned long insn,
  797. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  798. int *invalid ATTRIBUTE_UNUSED)
  799. {
  800. return (insn & 0xf) + 8;
  801. }
  802. static unsigned long
  803. insert_ary (unsigned long insn,
  804. long value,
  805. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  806. const char **errmsg ATTRIBUTE_UNUSED)
  807. {
  808. if (value >= 8 && value < 24)
  809. return insn | (((value - 8) & 0xf) << 4);
  810. else
  811. {
  812. *errmsg = _("invalid register");
  813. return 0;
  814. }
  815. }
  816. static long
  817. extract_ary (unsigned long insn,
  818. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  819. int *invalid ATTRIBUTE_UNUSED)
  820. {
  821. return ((insn >> 4) & 0xf) + 8;
  822. }
  823. static unsigned long
  824. insert_rx (unsigned long insn,
  825. long value,
  826. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  827. const char **errmsg)
  828. {
  829. if (value >= 0 && value < 8)
  830. return insn | value;
  831. else if (value >= 24 && value <= 31)
  832. return insn | (value - 16);
  833. else
  834. {
  835. *errmsg = _("invalid register");
  836. return 0;
  837. }
  838. }
  839. static long
  840. extract_rx (unsigned long insn,
  841. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  842. int *invalid ATTRIBUTE_UNUSED)
  843. {
  844. int value = insn & 0xf;
  845. if (value >= 0 && value < 8)
  846. return value;
  847. else
  848. return value + 16;
  849. }
  850. static unsigned long
  851. insert_ry (unsigned long insn,
  852. long value,
  853. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  854. const char **errmsg)
  855. {
  856. if (value >= 0 && value < 8)
  857. return insn | (value << 4);
  858. else if (value >= 24 && value <= 31)
  859. return insn | ((value - 16) << 4);
  860. else
  861. {
  862. *errmsg = _("invalid register");
  863. return 0;
  864. }
  865. }
  866. static long
  867. extract_ry (unsigned long insn,
  868. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  869. int *invalid ATTRIBUTE_UNUSED)
  870. {
  871. int value = (insn >> 4) & 0xf;
  872. if (value >= 0 && value < 8)
  873. return value;
  874. else
  875. return value + 16;
  876. }
  877. /* The BA field in an XL form instruction when it must be the same as
  878. the BT field in the same instruction. This operand is marked FAKE.
  879. The insertion function just copies the BT field into the BA field,
  880. and the extraction function just checks that the fields are the
  881. same. */
  882. static unsigned long
  883. insert_bat (unsigned long insn,
  884. long value ATTRIBUTE_UNUSED,
  885. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  886. const char **errmsg ATTRIBUTE_UNUSED)
  887. {
  888. return insn | (((insn >> 21) & 0x1f) << 16);
  889. }
  890. static long
  891. extract_bat (unsigned long insn,
  892. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  893. int *invalid)
  894. {
  895. if (((insn >> 21) & 0x1f) != ((insn >> 16) & 0x1f))
  896. *invalid = 1;
  897. return 0;
  898. }
  899. /* The BB field in an XL form instruction when it must be the same as
  900. the BA field in the same instruction. This operand is marked FAKE.
  901. The insertion function just copies the BA field into the BB field,
  902. and the extraction function just checks that the fields are the
  903. same. */
  904. static unsigned long
  905. insert_bba (unsigned long insn,
  906. long value ATTRIBUTE_UNUSED,
  907. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  908. const char **errmsg ATTRIBUTE_UNUSED)
  909. {
  910. return insn | (((insn >> 16) & 0x1f) << 11);
  911. }
  912. static long
  913. extract_bba (unsigned long insn,
  914. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  915. int *invalid)
  916. {
  917. if (((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
  918. *invalid = 1;
  919. return 0;
  920. }
  921. /* The BD field in a B form instruction when the - modifier is used.
  922. This modifier means that the branch is not expected to be taken.
  923. For chips built to versions of the architecture prior to version 2
  924. (ie. not Power4 compatible), we set the y bit of the BO field to 1
  925. if the offset is negative. When extracting, we require that the y
  926. bit be 1 and that the offset be positive, since if the y bit is 0
  927. we just want to print the normal form of the instruction.
  928. Power4 compatible targets use two bits, "a", and "t", instead of
  929. the "y" bit. "at" == 00 => no hint, "at" == 01 => unpredictable,
  930. "at" == 10 => not taken, "at" == 11 => taken. The "t" bit is 00001
  931. in BO field, the "a" bit is 00010 for branch on CR(BI) and 01000
  932. for branch on CTR. We only handle the taken/not-taken hint here.
  933. Note that we don't relax the conditions tested here when
  934. disassembling with -Many because insns using extract_bdm and
  935. extract_bdp always occur in pairs. One or the other will always
  936. be valid. */
  937. #define ISA_V2 (PPC_OPCODE_POWER4 | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
  938. static unsigned long
  939. insert_bdm (unsigned long insn,
  940. long value,
  941. ppc_cpu_t dialect,
  942. const char **errmsg ATTRIBUTE_UNUSED)
  943. {
  944. if ((dialect & ISA_V2) == 0)
  945. {
  946. if ((value & 0x8000) != 0)
  947. insn |= 1 << 21;
  948. }
  949. else
  950. {
  951. if ((insn & (0x14 << 21)) == (0x04 << 21))
  952. insn |= 0x02 << 21;
  953. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  954. insn |= 0x08 << 21;
  955. }
  956. return insn | (value & 0xfffc);
  957. }
  958. static long
  959. extract_bdm (unsigned long insn,
  960. ppc_cpu_t dialect,
  961. int *invalid)
  962. {
  963. if ((dialect & ISA_V2) == 0)
  964. {
  965. if (((insn & (1 << 21)) == 0) != ((insn & (1 << 15)) == 0))
  966. *invalid = 1;
  967. }
  968. else
  969. {
  970. if ((insn & (0x17 << 21)) != (0x06 << 21)
  971. && (insn & (0x1d << 21)) != (0x18 << 21))
  972. *invalid = 1;
  973. }
  974. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  975. }
  976. /* The BD field in a B form instruction when the + modifier is used.
  977. This is like BDM, above, except that the branch is expected to be
  978. taken. */
  979. static unsigned long
  980. insert_bdp (unsigned long insn,
  981. long value,
  982. ppc_cpu_t dialect,
  983. const char **errmsg ATTRIBUTE_UNUSED)
  984. {
  985. if ((dialect & ISA_V2) == 0)
  986. {
  987. if ((value & 0x8000) == 0)
  988. insn |= 1 << 21;
  989. }
  990. else
  991. {
  992. if ((insn & (0x14 << 21)) == (0x04 << 21))
  993. insn |= 0x03 << 21;
  994. else if ((insn & (0x14 << 21)) == (0x10 << 21))
  995. insn |= 0x09 << 21;
  996. }
  997. return insn | (value & 0xfffc);
  998. }
  999. static long
  1000. extract_bdp (unsigned long insn,
  1001. ppc_cpu_t dialect,
  1002. int *invalid)
  1003. {
  1004. if ((dialect & ISA_V2) == 0)
  1005. {
  1006. if (((insn & (1 << 21)) == 0) == ((insn & (1 << 15)) == 0))
  1007. *invalid = 1;
  1008. }
  1009. else
  1010. {
  1011. if ((insn & (0x17 << 21)) != (0x07 << 21)
  1012. && (insn & (0x1d << 21)) != (0x19 << 21))
  1013. *invalid = 1;
  1014. }
  1015. return ((insn & 0xfffc) ^ 0x8000) - 0x8000;
  1016. }
  1017. static inline int
  1018. valid_bo_pre_v2 (long value)
  1019. {
  1020. /* Certain encodings have bits that are required to be zero.
  1021. These are (z must be zero, y may be anything):
  1022. 0000y
  1023. 0001y
  1024. 001zy
  1025. 0100y
  1026. 0101y
  1027. 011zy
  1028. 1z00y
  1029. 1z01y
  1030. 1z1zz
  1031. */
  1032. if ((value & 0x14) == 0)
  1033. return 1;
  1034. else if ((value & 0x14) == 0x4)
  1035. return (value & 0x2) == 0;
  1036. else if ((value & 0x14) == 0x10)
  1037. return (value & 0x8) == 0;
  1038. else
  1039. return value == 0x14;
  1040. }
  1041. static inline int
  1042. valid_bo_post_v2 (long value)
  1043. {
  1044. /* Certain encodings have bits that are required to be zero.
  1045. These are (z must be zero, a & t may be anything):
  1046. 0000z
  1047. 0001z
  1048. 001at
  1049. 0100z
  1050. 0101z
  1051. 011at
  1052. 1a00t
  1053. 1a01t
  1054. 1z1zz
  1055. */
  1056. if ((value & 0x14) == 0)
  1057. return (value & 0x1) == 0;
  1058. else if ((value & 0x14) == 0x14)
  1059. return value == 0x14;
  1060. else
  1061. return 1;
  1062. }
  1063. /* Check for legal values of a BO field. */
  1064. static int
  1065. valid_bo (long value, ppc_cpu_t dialect, int extract)
  1066. {
  1067. int valid_y = valid_bo_pre_v2 (value);
  1068. int valid_at = valid_bo_post_v2 (value);
  1069. /* When disassembling with -Many, accept either encoding on the
  1070. second pass through opcodes. */
  1071. if (extract && dialect == ~(ppc_cpu_t) PPC_OPCODE_ANY)
  1072. return valid_y || valid_at;
  1073. if ((dialect & ISA_V2) == 0)
  1074. return valid_y;
  1075. else
  1076. return valid_at;
  1077. }
  1078. /* The BO field in a B form instruction. Warn about attempts to set
  1079. the field to an illegal value. */
  1080. static unsigned long
  1081. insert_bo (unsigned long insn,
  1082. long value,
  1083. ppc_cpu_t dialect,
  1084. const char **errmsg)
  1085. {
  1086. if (!valid_bo (value, dialect, 0))
  1087. *errmsg = _("invalid conditional option");
  1088. else if (PPC_OP (insn) == 19 && (insn & 0x400) && ! (value & 4))
  1089. *errmsg = _("invalid counter access");
  1090. return insn | ((value & 0x1f) << 21);
  1091. }
  1092. static long
  1093. extract_bo (unsigned long insn,
  1094. ppc_cpu_t dialect,
  1095. int *invalid)
  1096. {
  1097. long value;
  1098. value = (insn >> 21) & 0x1f;
  1099. if (!valid_bo (value, dialect, 1))
  1100. *invalid = 1;
  1101. return value;
  1102. }
  1103. /* The BO field in a B form instruction when the + or - modifier is
  1104. used. This is like the BO field, but it must be even. When
  1105. extracting it, we force it to be even. */
  1106. static unsigned long
  1107. insert_boe (unsigned long insn,
  1108. long value,
  1109. ppc_cpu_t dialect,
  1110. const char **errmsg)
  1111. {
  1112. if (!valid_bo (value, dialect, 0))
  1113. *errmsg = _("invalid conditional option");
  1114. else if (PPC_OP (insn) == 19 && (insn & 0x400) && ! (value & 4))
  1115. *errmsg = _("invalid counter access");
  1116. else if ((value & 1) != 0)
  1117. *errmsg = _("attempt to set y bit when using + or - modifier");
  1118. return insn | ((value & 0x1f) << 21);
  1119. }
  1120. static long
  1121. extract_boe (unsigned long insn,
  1122. ppc_cpu_t dialect,
  1123. int *invalid)
  1124. {
  1125. long value;
  1126. value = (insn >> 21) & 0x1f;
  1127. if (!valid_bo (value, dialect, 1))
  1128. *invalid = 1;
  1129. return value & 0x1e;
  1130. }
  1131. /* The DCMX field in a X form instruction when the field is split
  1132. into separate DC, DM and DX fields. */
  1133. static unsigned long
  1134. insert_dcmxs (unsigned long insn,
  1135. long value,
  1136. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1137. const char **errmsg ATTRIBUTE_UNUSED)
  1138. {
  1139. return insn | ((value & 0x1f) << 16) | ((value & 0x20) >> 3) | (value & 0x40);
  1140. }
  1141. static long
  1142. extract_dcmxs (unsigned long insn,
  1143. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1144. int *invalid ATTRIBUTE_UNUSED)
  1145. {
  1146. return (insn & 0x40) | ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
  1147. }
  1148. /* The D field in a DX form instruction when the field is split
  1149. into separate D0, D1 and D2 fields. */
  1150. static unsigned long
  1151. insert_dxd (unsigned long insn,
  1152. long value,
  1153. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1154. const char **errmsg ATTRIBUTE_UNUSED)
  1155. {
  1156. return insn | (value & 0xffc1) | ((value & 0x3e) << 15);
  1157. }
  1158. static long
  1159. extract_dxd (unsigned long insn,
  1160. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1161. int *invalid ATTRIBUTE_UNUSED)
  1162. {
  1163. unsigned long dxd = (insn & 0xffc1) | ((insn >> 15) & 0x3e);
  1164. return (dxd ^ 0x8000) - 0x8000;
  1165. }
  1166. static unsigned long
  1167. insert_dxdn (unsigned long insn,
  1168. long value,
  1169. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1170. const char **errmsg ATTRIBUTE_UNUSED)
  1171. {
  1172. return insert_dxd (insn, -value, dialect, errmsg);
  1173. }
  1174. static long
  1175. extract_dxdn (unsigned long insn,
  1176. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1177. int *invalid ATTRIBUTE_UNUSED)
  1178. {
  1179. return -extract_dxd (insn, dialect, invalid);
  1180. }
  1181. /* FXM mask in mfcr and mtcrf instructions. */
  1182. static unsigned long
  1183. insert_fxm (unsigned long insn,
  1184. long value,
  1185. ppc_cpu_t dialect,
  1186. const char **errmsg)
  1187. {
  1188. /* If we're handling the mfocrf and mtocrf insns ensure that exactly
  1189. one bit of the mask field is set. */
  1190. if ((insn & (1 << 20)) != 0)
  1191. {
  1192. if (value == 0 || (value & -value) != value)
  1193. {
  1194. *errmsg = _("invalid mask field");
  1195. value = 0;
  1196. }
  1197. }
  1198. /* If only one bit of the FXM field is set, we can use the new form
  1199. of the instruction, which is faster. Unlike the Power4 branch hint
  1200. encoding, this is not backward compatible. Do not generate the
  1201. new form unless -mpower4 has been given, or -many and the two
  1202. operand form of mfcr was used. */
  1203. else if (value > 0
  1204. && (value & -value) == value
  1205. && ((dialect & PPC_OPCODE_POWER4) != 0
  1206. || ((dialect & PPC_OPCODE_ANY) != 0
  1207. && (insn & (0x3ff << 1)) == 19 << 1)))
  1208. insn |= 1 << 20;
  1209. /* Any other value on mfcr is an error. */
  1210. else if ((insn & (0x3ff << 1)) == 19 << 1)
  1211. {
  1212. /* A value of -1 means we used the one operand form of
  1213. mfcr which is valid. */
  1214. if (value != -1)
  1215. *errmsg = _("invalid mfcr mask");
  1216. value = 0;
  1217. }
  1218. return insn | ((value & 0xff) << 12);
  1219. }
  1220. static long
  1221. extract_fxm (unsigned long insn,
  1222. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1223. int *invalid)
  1224. {
  1225. long mask = (insn >> 12) & 0xff;
  1226. /* Is this a Power4 insn? */
  1227. if ((insn & (1 << 20)) != 0)
  1228. {
  1229. /* Exactly one bit of MASK should be set. */
  1230. if (mask == 0 || (mask & -mask) != mask)
  1231. *invalid = 1;
  1232. }
  1233. /* Check that non-power4 form of mfcr has a zero MASK. */
  1234. else if ((insn & (0x3ff << 1)) == 19 << 1)
  1235. {
  1236. if (mask != 0)
  1237. *invalid = 1;
  1238. else
  1239. mask = -1;
  1240. }
  1241. return mask;
  1242. }
  1243. static unsigned long
  1244. insert_li20 (unsigned long insn,
  1245. long value,
  1246. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1247. const char **errmsg ATTRIBUTE_UNUSED)
  1248. {
  1249. return insn | ((value & 0xf0000) >> 5) | ((value & 0x0f800) << 5) | (value & 0x7ff);
  1250. }
  1251. static long
  1252. extract_li20 (unsigned long insn,
  1253. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1254. int *invalid ATTRIBUTE_UNUSED)
  1255. {
  1256. long ext = ((insn & 0x4000) == 0x4000) ? 0xfff00000 : 0x00000000;
  1257. return ext
  1258. | (((insn >> 11) & 0xf) << 16)
  1259. | (((insn >> 17) & 0xf) << 12)
  1260. | (((insn >> 16) & 0x1) << 11)
  1261. | (insn & 0x7ff);
  1262. }
  1263. /* The 2-bit L field in a SYNC or WC field in a WAIT instruction.
  1264. For SYNC, some L values are reserved:
  1265. * Value 3 is reserved on newer server cpus.
  1266. * Values 2 and 3 are reserved on all other cpus. */
  1267. static unsigned long
  1268. insert_ls (unsigned long insn,
  1269. long value,
  1270. ppc_cpu_t dialect,
  1271. const char **errmsg)
  1272. {
  1273. /* For SYNC, some L values are illegal. */
  1274. if (((insn >> 1) & 0x3ff) == 598)
  1275. {
  1276. long max_lvalue = (dialect & PPC_OPCODE_POWER4) ? 2 : 1;
  1277. if (value > max_lvalue)
  1278. {
  1279. *errmsg = _("illegal L operand value");
  1280. return insn;
  1281. }
  1282. }
  1283. return insn | ((value & 0x3) << 21);
  1284. }
  1285. /* The 4-bit E field in a sync instruction that accepts 2 operands.
  1286. If ESYNC is non-zero, then the L field must be either 0 or 1 and
  1287. the complement of ESYNC-bit2. */
  1288. static unsigned long
  1289. insert_esync (unsigned long insn,
  1290. long value,
  1291. ppc_cpu_t dialect,
  1292. const char **errmsg)
  1293. {
  1294. unsigned long ls = (insn >> 21) & 0x03;
  1295. if (value == 0)
  1296. {
  1297. if (((dialect & PPC_OPCODE_E6500) != 0 && ls > 1)
  1298. || ((dialect & PPC_OPCODE_POWER9) != 0 && ls > 2))
  1299. *errmsg = _("illegal L operand value");
  1300. return insn;
  1301. }
  1302. if ((ls & ~0x1)
  1303. || (((value >> 1) & 0x1) ^ ls) == 0)
  1304. *errmsg = _("incompatible L operand value");
  1305. return insn | ((value & 0xf) << 16);
  1306. }
  1307. /* The MB and ME fields in an M form instruction expressed as a single
  1308. operand which is itself a bitmask. The extraction function always
  1309. marks it as invalid, since we never want to recognize an
  1310. instruction which uses a field of this type. */
  1311. static unsigned long
  1312. insert_mbe (unsigned long insn,
  1313. long value,
  1314. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1315. const char **errmsg)
  1316. {
  1317. unsigned long uval, mask;
  1318. int mb, me, mx, count, last;
  1319. uval = value;
  1320. if (uval == 0)
  1321. {
  1322. *errmsg = _("illegal bitmask");
  1323. return insn;
  1324. }
  1325. mb = 0;
  1326. me = 32;
  1327. if ((uval & 1) != 0)
  1328. last = 1;
  1329. else
  1330. last = 0;
  1331. count = 0;
  1332. /* mb: location of last 0->1 transition */
  1333. /* me: location of last 1->0 transition */
  1334. /* count: # transitions */
  1335. for (mx = 0, mask = 1L << 31; mx < 32; ++mx, mask >>= 1)
  1336. {
  1337. if ((uval & mask) && !last)
  1338. {
  1339. ++count;
  1340. mb = mx;
  1341. last = 1;
  1342. }
  1343. else if (!(uval & mask) && last)
  1344. {
  1345. ++count;
  1346. me = mx;
  1347. last = 0;
  1348. }
  1349. }
  1350. if (me == 0)
  1351. me = 32;
  1352. if (count != 2 && (count != 0 || ! last))
  1353. *errmsg = _("illegal bitmask");
  1354. return insn | (mb << 6) | ((me - 1) << 1);
  1355. }
  1356. static long
  1357. extract_mbe (unsigned long insn,
  1358. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1359. int *invalid)
  1360. {
  1361. long ret;
  1362. int mb, me;
  1363. int i;
  1364. *invalid = 1;
  1365. mb = (insn >> 6) & 0x1f;
  1366. me = (insn >> 1) & 0x1f;
  1367. if (mb < me + 1)
  1368. {
  1369. ret = 0;
  1370. for (i = mb; i <= me; i++)
  1371. ret |= 1L << (31 - i);
  1372. }
  1373. else if (mb == me + 1)
  1374. ret = ~0;
  1375. else /* (mb > me + 1) */
  1376. {
  1377. ret = ~0;
  1378. for (i = me + 1; i < mb; i++)
  1379. ret &= ~(1L << (31 - i));
  1380. }
  1381. return ret;
  1382. }
  1383. /* The MB or ME field in an MD or MDS form instruction. The high bit
  1384. is wrapped to the low end. */
  1385. static unsigned long
  1386. insert_mb6 (unsigned long insn,
  1387. long value,
  1388. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1389. const char **errmsg ATTRIBUTE_UNUSED)
  1390. {
  1391. return insn | ((value & 0x1f) << 6) | (value & 0x20);
  1392. }
  1393. static long
  1394. extract_mb6 (unsigned long insn,
  1395. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1396. int *invalid ATTRIBUTE_UNUSED)
  1397. {
  1398. return ((insn >> 6) & 0x1f) | (insn & 0x20);
  1399. }
  1400. /* The NB field in an X form instruction. The value 32 is stored as
  1401. 0. */
  1402. static long
  1403. extract_nb (unsigned long insn,
  1404. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1405. int *invalid ATTRIBUTE_UNUSED)
  1406. {
  1407. long ret;
  1408. ret = (insn >> 11) & 0x1f;
  1409. if (ret == 0)
  1410. ret = 32;
  1411. return ret;
  1412. }
  1413. /* The NB field in an lswi instruction, which has special value
  1414. restrictions. The value 32 is stored as 0. */
  1415. static unsigned long
  1416. insert_nbi (unsigned long insn,
  1417. long value,
  1418. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1419. const char **errmsg ATTRIBUTE_UNUSED)
  1420. {
  1421. long rtvalue = (insn & RT_MASK) >> 21;
  1422. long ravalue = (insn & RA_MASK) >> 16;
  1423. if (value == 0)
  1424. value = 32;
  1425. if (rtvalue + (value + 3) / 4 > (rtvalue > ravalue ? ravalue + 32
  1426. : ravalue))
  1427. *errmsg = _("address register in load range");
  1428. return insn | ((value & 0x1f) << 11);
  1429. }
  1430. /* The NSI field in a D form instruction. This is the same as the SI
  1431. field, only negated. The extraction function always marks it as
  1432. invalid, since we never want to recognize an instruction which uses
  1433. a field of this type. */
  1434. static unsigned long
  1435. insert_nsi (unsigned long insn,
  1436. long value,
  1437. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1438. const char **errmsg ATTRIBUTE_UNUSED)
  1439. {
  1440. return insn | (-value & 0xffff);
  1441. }
  1442. static long
  1443. extract_nsi (unsigned long insn,
  1444. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1445. int *invalid)
  1446. {
  1447. *invalid = 1;
  1448. return -(((insn & 0xffff) ^ 0x8000) - 0x8000);
  1449. }
  1450. /* The RA field in a D or X form instruction which is an updating
  1451. load, which means that the RA field may not be zero and may not
  1452. equal the RT field. */
  1453. static unsigned long
  1454. insert_ral (unsigned long insn,
  1455. long value,
  1456. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1457. const char **errmsg)
  1458. {
  1459. if (value == 0
  1460. || (unsigned long) value == ((insn >> 21) & 0x1f))
  1461. *errmsg = "invalid register operand when updating";
  1462. return insn | ((value & 0x1f) << 16);
  1463. }
  1464. /* The RA field in an lmw instruction, which has special value
  1465. restrictions. */
  1466. static unsigned long
  1467. insert_ram (unsigned long insn,
  1468. long value,
  1469. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1470. const char **errmsg)
  1471. {
  1472. if ((unsigned long) value >= ((insn >> 21) & 0x1f))
  1473. *errmsg = _("index register in load range");
  1474. return insn | ((value & 0x1f) << 16);
  1475. }
  1476. /* The RA field in the DQ form lq or an lswx instruction, which have special
  1477. value restrictions. */
  1478. static unsigned long
  1479. insert_raq (unsigned long insn,
  1480. long value,
  1481. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1482. const char **errmsg)
  1483. {
  1484. long rtvalue = (insn & RT_MASK) >> 21;
  1485. if (value == rtvalue)
  1486. *errmsg = _("source and target register operands must be different");
  1487. return insn | ((value & 0x1f) << 16);
  1488. }
  1489. /* The RA field in a D or X form instruction which is an updating
  1490. store or an updating floating point load, which means that the RA
  1491. field may not be zero. */
  1492. static unsigned long
  1493. insert_ras (unsigned long insn,
  1494. long value,
  1495. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1496. const char **errmsg)
  1497. {
  1498. if (value == 0)
  1499. *errmsg = _("invalid register operand when updating");
  1500. return insn | ((value & 0x1f) << 16);
  1501. }
  1502. /* The RB field in an X form instruction when it must be the same as
  1503. the RS field in the instruction. This is used for extended
  1504. mnemonics like mr. This operand is marked FAKE. The insertion
  1505. function just copies the BT field into the BA field, and the
  1506. extraction function just checks that the fields are the same. */
  1507. static unsigned long
  1508. insert_rbs (unsigned long insn,
  1509. long value ATTRIBUTE_UNUSED,
  1510. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1511. const char **errmsg ATTRIBUTE_UNUSED)
  1512. {
  1513. return insn | (((insn >> 21) & 0x1f) << 11);
  1514. }
  1515. static long
  1516. extract_rbs (unsigned long insn,
  1517. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1518. int *invalid)
  1519. {
  1520. if (((insn >> 21) & 0x1f) != ((insn >> 11) & 0x1f))
  1521. *invalid = 1;
  1522. return 0;
  1523. }
  1524. /* The RB field in an lswx instruction, which has special value
  1525. restrictions. */
  1526. static unsigned long
  1527. insert_rbx (unsigned long insn,
  1528. long value,
  1529. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1530. const char **errmsg)
  1531. {
  1532. long rtvalue = (insn & RT_MASK) >> 21;
  1533. if (value == rtvalue)
  1534. *errmsg = _("source and target register operands must be different");
  1535. return insn | ((value & 0x1f) << 11);
  1536. }
  1537. /* The SCI8 field is made up of SCL and {U,N}I8 fields. */
  1538. static unsigned long
  1539. insert_sci8 (unsigned long insn,
  1540. long value,
  1541. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1542. const char **errmsg)
  1543. {
  1544. unsigned int fill_scale = 0;
  1545. unsigned long ui8 = value;
  1546. if ((ui8 & 0xffffff00) == 0)
  1547. ;
  1548. else if ((ui8 & 0xffffff00) == 0xffffff00)
  1549. fill_scale = 0x400;
  1550. else if ((ui8 & 0xffff00ff) == 0)
  1551. {
  1552. fill_scale = 1 << 8;
  1553. ui8 >>= 8;
  1554. }
  1555. else if ((ui8 & 0xffff00ff) == 0xffff00ff)
  1556. {
  1557. fill_scale = 0x400 | (1 << 8);
  1558. ui8 >>= 8;
  1559. }
  1560. else if ((ui8 & 0xff00ffff) == 0)
  1561. {
  1562. fill_scale = 2 << 8;
  1563. ui8 >>= 16;
  1564. }
  1565. else if ((ui8 & 0xff00ffff) == 0xff00ffff)
  1566. {
  1567. fill_scale = 0x400 | (2 << 8);
  1568. ui8 >>= 16;
  1569. }
  1570. else if ((ui8 & 0x00ffffff) == 0)
  1571. {
  1572. fill_scale = 3 << 8;
  1573. ui8 >>= 24;
  1574. }
  1575. else if ((ui8 & 0x00ffffff) == 0x00ffffff)
  1576. {
  1577. fill_scale = 0x400 | (3 << 8);
  1578. ui8 >>= 24;
  1579. }
  1580. else
  1581. {
  1582. *errmsg = _("illegal immediate value");
  1583. ui8 = 0;
  1584. }
  1585. return insn | fill_scale | (ui8 & 0xff);
  1586. }
  1587. static long
  1588. extract_sci8 (unsigned long insn,
  1589. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1590. int *invalid ATTRIBUTE_UNUSED)
  1591. {
  1592. int fill = insn & 0x400;
  1593. int scale_factor = (insn & 0x300) >> 5;
  1594. long value = (insn & 0xff) << scale_factor;
  1595. if (fill != 0)
  1596. value |= ~((long) 0xff << scale_factor);
  1597. return value;
  1598. }
  1599. static unsigned long
  1600. insert_sci8n (unsigned long insn,
  1601. long value,
  1602. ppc_cpu_t dialect,
  1603. const char **errmsg)
  1604. {
  1605. return insert_sci8 (insn, -value, dialect, errmsg);
  1606. }
  1607. static long
  1608. extract_sci8n (unsigned long insn,
  1609. ppc_cpu_t dialect,
  1610. int *invalid)
  1611. {
  1612. return -extract_sci8 (insn, dialect, invalid);
  1613. }
  1614. static unsigned long
  1615. insert_sd4h (unsigned long insn,
  1616. long value,
  1617. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1618. const char **errmsg ATTRIBUTE_UNUSED)
  1619. {
  1620. return insn | ((value & 0x1e) << 7);
  1621. }
  1622. static long
  1623. extract_sd4h (unsigned long insn,
  1624. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1625. int *invalid ATTRIBUTE_UNUSED)
  1626. {
  1627. return ((insn >> 8) & 0xf) << 1;
  1628. }
  1629. static unsigned long
  1630. insert_sd4w (unsigned long insn,
  1631. long value,
  1632. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1633. const char **errmsg ATTRIBUTE_UNUSED)
  1634. {
  1635. return insn | ((value & 0x3c) << 6);
  1636. }
  1637. static long
  1638. extract_sd4w (unsigned long insn,
  1639. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1640. int *invalid ATTRIBUTE_UNUSED)
  1641. {
  1642. return ((insn >> 8) & 0xf) << 2;
  1643. }
  1644. static unsigned long
  1645. insert_oimm (unsigned long insn,
  1646. long value,
  1647. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1648. const char **errmsg ATTRIBUTE_UNUSED)
  1649. {
  1650. return insn | (((value - 1) & 0x1f) << 4);
  1651. }
  1652. static long
  1653. extract_oimm (unsigned long insn,
  1654. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1655. int *invalid ATTRIBUTE_UNUSED)
  1656. {
  1657. return ((insn >> 4) & 0x1f) + 1;
  1658. }
  1659. /* The SH field in an MD form instruction. This is split. */
  1660. static unsigned long
  1661. insert_sh6 (unsigned long insn,
  1662. long value,
  1663. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1664. const char **errmsg ATTRIBUTE_UNUSED)
  1665. {
  1666. /* SH6 operand in the rldixor instructions. */
  1667. if (PPC_OP (insn) == 4)
  1668. return insn | ((value & 0x1f) << 6) | ((value & 0x20) >> 5);
  1669. else
  1670. return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
  1671. }
  1672. static long
  1673. extract_sh6 (unsigned long insn,
  1674. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1675. int *invalid ATTRIBUTE_UNUSED)
  1676. {
  1677. /* SH6 operand in the rldixor instructions. */
  1678. if (PPC_OP (insn) == 4)
  1679. return ((insn >> 6) & 0x1f) | ((insn << 5) & 0x20);
  1680. else
  1681. return ((insn >> 11) & 0x1f) | ((insn << 4) & 0x20);
  1682. }
  1683. /* The SPR field in an XFX form instruction. This is flipped--the
  1684. lower 5 bits are stored in the upper 5 and vice- versa. */
  1685. static unsigned long
  1686. insert_spr (unsigned long insn,
  1687. long value,
  1688. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1689. const char **errmsg ATTRIBUTE_UNUSED)
  1690. {
  1691. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1692. }
  1693. static long
  1694. extract_spr (unsigned long insn,
  1695. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1696. int *invalid ATTRIBUTE_UNUSED)
  1697. {
  1698. return ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1699. }
  1700. /* Some dialects have 8 SPRG registers instead of the standard 4. */
  1701. #define ALLOW8_SPRG (PPC_OPCODE_BOOKE | PPC_OPCODE_405)
  1702. static unsigned long
  1703. insert_sprg (unsigned long insn,
  1704. long value,
  1705. ppc_cpu_t dialect,
  1706. const char **errmsg)
  1707. {
  1708. if (value > 7
  1709. || (value > 3 && (dialect & ALLOW8_SPRG) == 0))
  1710. *errmsg = _("invalid sprg number");
  1711. /* If this is mfsprg4..7 then use spr 260..263 which can be read in
  1712. user mode. Anything else must use spr 272..279. */
  1713. if (value <= 3 || (insn & 0x100) != 0)
  1714. value |= 0x10;
  1715. return insn | ((value & 0x17) << 16);
  1716. }
  1717. static long
  1718. extract_sprg (unsigned long insn,
  1719. ppc_cpu_t dialect,
  1720. int *invalid)
  1721. {
  1722. unsigned long val = (insn >> 16) & 0x1f;
  1723. /* mfsprg can use 260..263 and 272..279. mtsprg only uses spr 272..279
  1724. If not BOOKE, 405 or VLE, then both use only 272..275. */
  1725. if ((val - 0x10 > 3 && (dialect & ALLOW8_SPRG) == 0)
  1726. || (val - 0x10 > 7 && (insn & 0x100) != 0)
  1727. || val <= 3
  1728. || (val & 8) != 0)
  1729. *invalid = 1;
  1730. return val & 7;
  1731. }
  1732. /* The TBR field in an XFX instruction. This is just like SPR, but it
  1733. is optional. */
  1734. static unsigned long
  1735. insert_tbr (unsigned long insn,
  1736. long value,
  1737. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1738. const char **errmsg)
  1739. {
  1740. if (value != 268 && value != 269)
  1741. *errmsg = _("invalid tbr number");
  1742. return insn | ((value & 0x1f) << 16) | ((value & 0x3e0) << 6);
  1743. }
  1744. static long
  1745. extract_tbr (unsigned long insn,
  1746. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1747. int *invalid)
  1748. {
  1749. long ret;
  1750. ret = ((insn >> 16) & 0x1f) | ((insn >> 6) & 0x3e0);
  1751. if (ret != 268 && ret != 269)
  1752. *invalid = 1;
  1753. return ret;
  1754. }
  1755. /* The XT and XS fields in an XX1 or XX3 form instruction. This is split. */
  1756. static unsigned long
  1757. insert_xt6 (unsigned long insn,
  1758. long value,
  1759. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1760. const char **errmsg ATTRIBUTE_UNUSED)
  1761. {
  1762. return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 5);
  1763. }
  1764. static long
  1765. extract_xt6 (unsigned long insn,
  1766. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1767. int *invalid ATTRIBUTE_UNUSED)
  1768. {
  1769. return ((insn << 5) & 0x20) | ((insn >> 21) & 0x1f);
  1770. }
  1771. /* The XT and XS fields in an DQ form VSX instruction. This is split. */
  1772. static unsigned long
  1773. insert_xtq6 (unsigned long insn,
  1774. long value,
  1775. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1776. const char **errmsg ATTRIBUTE_UNUSED)
  1777. {
  1778. return insn | ((value & 0x1f) << 21) | ((value & 0x20) >> 2);
  1779. }
  1780. static long
  1781. extract_xtq6 (unsigned long insn,
  1782. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1783. int *invalid ATTRIBUTE_UNUSED)
  1784. {
  1785. return ((insn << 2) & 0x20) | ((insn >> 21) & 0x1f);
  1786. }
  1787. /* The XA field in an XX3 form instruction. This is split. */
  1788. static unsigned long
  1789. insert_xa6 (unsigned long insn,
  1790. long value,
  1791. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1792. const char **errmsg ATTRIBUTE_UNUSED)
  1793. {
  1794. return insn | ((value & 0x1f) << 16) | ((value & 0x20) >> 3);
  1795. }
  1796. static long
  1797. extract_xa6 (unsigned long insn,
  1798. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1799. int *invalid ATTRIBUTE_UNUSED)
  1800. {
  1801. return ((insn << 3) & 0x20) | ((insn >> 16) & 0x1f);
  1802. }
  1803. /* The XB field in an XX3 form instruction. This is split. */
  1804. static unsigned long
  1805. insert_xb6 (unsigned long insn,
  1806. long value,
  1807. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1808. const char **errmsg ATTRIBUTE_UNUSED)
  1809. {
  1810. return insn | ((value & 0x1f) << 11) | ((value & 0x20) >> 4);
  1811. }
  1812. static long
  1813. extract_xb6 (unsigned long insn,
  1814. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1815. int *invalid ATTRIBUTE_UNUSED)
  1816. {
  1817. return ((insn << 4) & 0x20) | ((insn >> 11) & 0x1f);
  1818. }
  1819. /* The XB field in an XX3 form instruction when it must be the same as
  1820. the XA field in the instruction. This is used for extended
  1821. mnemonics like xvmovdp. This operand is marked FAKE. The insertion
  1822. function just copies the XA field into the XB field, and the
  1823. extraction function just checks that the fields are the same. */
  1824. static unsigned long
  1825. insert_xb6s (unsigned long insn,
  1826. long value ATTRIBUTE_UNUSED,
  1827. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1828. const char **errmsg ATTRIBUTE_UNUSED)
  1829. {
  1830. return insn | (((insn >> 16) & 0x1f) << 11) | (((insn >> 2) & 0x1) << 1);
  1831. }
  1832. static long
  1833. extract_xb6s (unsigned long insn,
  1834. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1835. int *invalid)
  1836. {
  1837. if ((((insn >> 16) & 0x1f) != ((insn >> 11) & 0x1f))
  1838. || (((insn >> 2) & 0x1) != ((insn >> 1) & 0x1)))
  1839. *invalid = 1;
  1840. return 0;
  1841. }
  1842. /* The XC field in an XX4 form instruction. This is split. */
  1843. static unsigned long
  1844. insert_xc6 (unsigned long insn,
  1845. long value,
  1846. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1847. const char **errmsg ATTRIBUTE_UNUSED)
  1848. {
  1849. return insn | ((value & 0x1f) << 6) | ((value & 0x20) >> 2);
  1850. }
  1851. static long
  1852. extract_xc6 (unsigned long insn,
  1853. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1854. int *invalid ATTRIBUTE_UNUSED)
  1855. {
  1856. return ((insn << 2) & 0x20) | ((insn >> 6) & 0x1f);
  1857. }
  1858. static unsigned long
  1859. insert_dm (unsigned long insn,
  1860. long value,
  1861. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1862. const char **errmsg)
  1863. {
  1864. if (value != 0 && value != 1)
  1865. *errmsg = _("invalid constant");
  1866. return insn | (((value) ? 3 : 0) << 8);
  1867. }
  1868. static long
  1869. extract_dm (unsigned long insn,
  1870. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1871. int *invalid)
  1872. {
  1873. long value;
  1874. value = (insn >> 8) & 3;
  1875. if (value != 0 && value != 3)
  1876. *invalid = 1;
  1877. return (value) ? 1 : 0;
  1878. }
  1879. /* The VLESIMM field in an I16A form instruction. This is split. */
  1880. static unsigned long
  1881. insert_vlesi (unsigned long insn,
  1882. long value,
  1883. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1884. const char **errmsg ATTRIBUTE_UNUSED)
  1885. {
  1886. return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
  1887. }
  1888. static long
  1889. extract_vlesi (unsigned long insn,
  1890. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1891. int *invalid ATTRIBUTE_UNUSED)
  1892. {
  1893. long value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
  1894. value = (value ^ 0x8000) - 0x8000;
  1895. return value;
  1896. }
  1897. static unsigned long
  1898. insert_vlensi (unsigned long insn,
  1899. long value,
  1900. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1901. const char **errmsg ATTRIBUTE_UNUSED)
  1902. {
  1903. value = -value;
  1904. return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
  1905. }
  1906. static long
  1907. extract_vlensi (unsigned long insn,
  1908. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1909. int *invalid ATTRIBUTE_UNUSED)
  1910. {
  1911. long value = ((insn >> 10) & 0xf800) | (insn & 0x7ff);
  1912. value = (value ^ 0x8000) - 0x8000;
  1913. /* Don't use for disassembly. */
  1914. *invalid = 1;
  1915. return -value;
  1916. }
  1917. /* The VLEUIMM field in an I16A form instruction. This is split. */
  1918. static unsigned long
  1919. insert_vleui (unsigned long insn,
  1920. long value,
  1921. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1922. const char **errmsg ATTRIBUTE_UNUSED)
  1923. {
  1924. return insn | ((value & 0xf800) << 10) | (value & 0x7ff);
  1925. }
  1926. static long
  1927. extract_vleui (unsigned long insn,
  1928. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1929. int *invalid ATTRIBUTE_UNUSED)
  1930. {
  1931. return ((insn >> 10) & 0xf800) | (insn & 0x7ff);
  1932. }
  1933. /* The VLEUIMML field in an I16L form instruction. This is split. */
  1934. static unsigned long
  1935. insert_vleil (unsigned long insn,
  1936. long value,
  1937. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1938. const char **errmsg ATTRIBUTE_UNUSED)
  1939. {
  1940. return insn | ((value & 0xf800) << 5) | (value & 0x7ff);
  1941. }
  1942. static long
  1943. extract_vleil (unsigned long insn,
  1944. ppc_cpu_t dialect ATTRIBUTE_UNUSED,
  1945. int *invalid ATTRIBUTE_UNUSED)
  1946. {
  1947. return ((insn >> 5) & 0xf800) | (insn & 0x7ff);
  1948. }
  1949. /* Macros used to form opcodes. */
  1950. /* The main opcode. */
  1951. #define OP(x) ((((unsigned long)(x)) & 0x3f) << 26)
  1952. #define OP_MASK OP (0x3f)
  1953. /* The main opcode combined with a trap code in the TO field of a D
  1954. form instruction. Used for extended mnemonics for the trap
  1955. instructions. */
  1956. #define OPTO(x,to) (OP (x) | ((((unsigned long)(to)) & 0x1f) << 21))
  1957. #define OPTO_MASK (OP_MASK | TO_MASK)
  1958. /* The main opcode combined with a comparison size bit in the L field
  1959. of a D form or X form instruction. Used for extended mnemonics for
  1960. the comparison instructions. */
  1961. #define OPL(x,l) (OP (x) | ((((unsigned long)(l)) & 1) << 21))
  1962. #define OPL_MASK OPL (0x3f,1)
  1963. /* The main opcode combined with an update code in D form instruction.
  1964. Used for extended mnemonics for VLE memory instructions. */
  1965. #define OPVUP(x,vup) (OP (x) | ((((unsigned long)(vup)) & 0xff) << 8))
  1966. #define OPVUP_MASK OPVUP (0x3f, 0xff)
  1967. /* The main opcode combined with an update code and the RT fields specified in
  1968. D form instruction. Used for VLE volatile context save/restore
  1969. instructions. */
  1970. #define OPVUPRT(x,vup,rt) (OPVUP (x, vup) | ((((unsigned long)(rt)) & 0x1f) << 21))
  1971. #define OPVUPRT_MASK OPVUPRT (0x3f, 0xff, 0x1f)
  1972. /* An A form instruction. */
  1973. #define A(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1) | (((unsigned long)(rc)) & 1))
  1974. #define A_MASK A (0x3f, 0x1f, 1)
  1975. /* An A_MASK with the FRB field fixed. */
  1976. #define AFRB_MASK (A_MASK | FRB_MASK)
  1977. /* An A_MASK with the FRC field fixed. */
  1978. #define AFRC_MASK (A_MASK | FRC_MASK)
  1979. /* An A_MASK with the FRA and FRC fields fixed. */
  1980. #define AFRAFRC_MASK (A_MASK | FRA_MASK | FRC_MASK)
  1981. /* An AFRAFRC_MASK, but with L bit clear. */
  1982. #define AFRALFRC_MASK (AFRAFRC_MASK & ~((unsigned long) 1 << 16))
  1983. /* A B form instruction. */
  1984. #define B(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 1) | ((lk) & 1))
  1985. #define B_MASK B (0x3f, 1, 1)
  1986. /* A BD8 form instruction. This is a 16-bit instruction. */
  1987. #define BD8(op, aa, lk) (((((unsigned long)(op)) & 0x3f) << 10) | (((aa) & 1) << 9) | (((lk) & 1) << 8))
  1988. #define BD8_MASK BD8 (0x3f, 1, 1)
  1989. /* Another BD8 form instruction. This is a 16-bit instruction. */
  1990. #define BD8IO(op) ((((unsigned long)(op)) & 0x1f) << 11)
  1991. #define BD8IO_MASK BD8IO (0x1f)
  1992. /* A BD8 form instruction for simplified mnemonics. */
  1993. #define EBD8IO(op, bo, bi) (BD8IO ((op)) | ((bo) << 10) | ((bi) << 8))
  1994. /* A mask that excludes BO32 and BI32. */
  1995. #define EBD8IO1_MASK 0xf800
  1996. /* A mask that includes BO32 and excludes BI32. */
  1997. #define EBD8IO2_MASK 0xfc00
  1998. /* A mask that include BO32 AND BI32. */
  1999. #define EBD8IO3_MASK 0xff00
  2000. /* A BD15 form instruction. */
  2001. #define BD15(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 0xf) << 22) | ((lk) & 1))
  2002. #define BD15_MASK BD15 (0x3f, 0xf, 1)
  2003. /* A BD15 form instruction for extended conditional branch mnemonics. */
  2004. #define EBD15(op, aa, bo, lk) (((op) & 0x3f) << 26) | (((aa) & 0xf) << 22) | (((bo) & 0x3) << 20) | ((lk) & 1)
  2005. #define EBD15_MASK 0xfff00001
  2006. /* A BD15 form instruction for extended conditional branch mnemonics with BI. */
  2007. #define EBD15BI(op, aa, bo, bi, lk) (((op) & 0x3f) << 26) \
  2008. | (((aa) & 0xf) << 22) \
  2009. | (((bo) & 0x3) << 20) \
  2010. | (((bi) & 0x3) << 16) \
  2011. | ((lk) & 1)
  2012. #define EBD15BI_MASK 0xfff30001
  2013. /* A BD24 form instruction. */
  2014. #define BD24(op, aa, lk) (OP (op) | ((((unsigned long)(aa)) & 1) << 25) | ((lk) & 1))
  2015. #define BD24_MASK BD24 (0x3f, 1, 1)
  2016. /* A B form instruction setting the BO field. */
  2017. #define BBO(op, bo, aa, lk) (B ((op), (aa), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  2018. #define BBO_MASK BBO (0x3f, 0x1f, 1, 1)
  2019. /* A BBO_MASK with the y bit of the BO field removed. This permits
  2020. matching a conditional branch regardless of the setting of the y
  2021. bit. Similarly for the 'at' bits used for power4 branch hints. */
  2022. #define Y_MASK (((unsigned long) 1) << 21)
  2023. #define AT1_MASK (((unsigned long) 3) << 21)
  2024. #define AT2_MASK (((unsigned long) 9) << 21)
  2025. #define BBOY_MASK (BBO_MASK &~ Y_MASK)
  2026. #define BBOAT_MASK (BBO_MASK &~ AT1_MASK)
  2027. /* A B form instruction setting the BO field and the condition bits of
  2028. the BI field. */
  2029. #define BBOCB(op, bo, cb, aa, lk) \
  2030. (BBO ((op), (bo), (aa), (lk)) | ((((unsigned long)(cb)) & 0x3) << 16))
  2031. #define BBOCB_MASK BBOCB (0x3f, 0x1f, 0x3, 1, 1)
  2032. /* A BBOCB_MASK with the y bit of the BO field removed. */
  2033. #define BBOYCB_MASK (BBOCB_MASK &~ Y_MASK)
  2034. #define BBOATCB_MASK (BBOCB_MASK &~ AT1_MASK)
  2035. #define BBOAT2CB_MASK (BBOCB_MASK &~ AT2_MASK)
  2036. /* A BBOYCB_MASK in which the BI field is fixed. */
  2037. #define BBOYBI_MASK (BBOYCB_MASK | BI_MASK)
  2038. #define BBOATBI_MASK (BBOAT2CB_MASK | BI_MASK)
  2039. /* A VLE C form instruction. */
  2040. #define C_LK(x, lk) (((((unsigned long)(x)) & 0x7fff) << 1) | ((lk) & 1))
  2041. #define C_LK_MASK C_LK(0x7fff, 1)
  2042. #define C(x) ((((unsigned long)(x)) & 0xffff))
  2043. #define C_MASK C(0xffff)
  2044. /* An Context form instruction. */
  2045. #define CTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7))
  2046. #define CTX_MASK CTX(0x3f, 0x7)
  2047. /* A User Context form instruction. */
  2048. #define UCTX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  2049. #define UCTX_MASK UCTX(0x3f, 0x1f)
  2050. /* The main opcode mask with the RA field clear. */
  2051. #define DRA_MASK (OP_MASK | RA_MASK)
  2052. /* A DQ form VSX instruction. */
  2053. #define DQX(op, xop) (OP (op) | ((xop) & 0x7))
  2054. #define DQX_MASK DQX (0x3f, 7)
  2055. /* A DS form instruction. */
  2056. #define DSO(op, xop) (OP (op) | ((xop) & 0x3))
  2057. #define DS_MASK DSO (0x3f, 3)
  2058. /* An DX form instruction. */
  2059. #define DX(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
  2060. #define DX_MASK DX (0x3f, 0x1f)
  2061. /* An EVSEL form instruction. */
  2062. #define EVSEL(op, xop) (OP (op) | (((unsigned long)(xop)) & 0xff) << 3)
  2063. #define EVSEL_MASK EVSEL(0x3f, 0xff)
  2064. /* An IA16 form instruction. */
  2065. #define IA16(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
  2066. #define IA16_MASK IA16(0x3f, 0x1f)
  2067. /* An I16A form instruction. */
  2068. #define I16A(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
  2069. #define I16A_MASK I16A(0x3f, 0x1f)
  2070. /* An I16L form instruction. */
  2071. #define I16L(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f) << 11)
  2072. #define I16L_MASK I16L(0x3f, 0x1f)
  2073. /* An IM7 form instruction. */
  2074. #define IM7(op) ((((unsigned long)(op)) & 0x1f) << 11)
  2075. #define IM7_MASK IM7(0x1f)
  2076. /* An M form instruction. */
  2077. #define M(op, rc) (OP (op) | ((rc) & 1))
  2078. #define M_MASK M (0x3f, 1)
  2079. /* An LI20 form instruction. */
  2080. #define LI20(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1) << 15)
  2081. #define LI20_MASK LI20(0x3f, 0x1)
  2082. /* An M form instruction with the ME field specified. */
  2083. #define MME(op, me, rc) (M ((op), (rc)) | ((((unsigned long)(me)) & 0x1f) << 1))
  2084. /* An M_MASK with the MB and ME fields fixed. */
  2085. #define MMBME_MASK (M_MASK | MB_MASK | ME_MASK)
  2086. /* An M_MASK with the SH and ME fields fixed. */
  2087. #define MSHME_MASK (M_MASK | SH_MASK | ME_MASK)
  2088. /* An MD form instruction. */
  2089. #define MD(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x7) << 2) | ((rc) & 1))
  2090. #define MD_MASK MD (0x3f, 0x7, 1)
  2091. /* An MD_MASK with the MB field fixed. */
  2092. #define MDMB_MASK (MD_MASK | MB6_MASK)
  2093. /* An MD_MASK with the SH field fixed. */
  2094. #define MDSH_MASK (MD_MASK | SH6_MASK)
  2095. /* An MDS form instruction. */
  2096. #define MDS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0xf) << 1) | ((rc) & 1))
  2097. #define MDS_MASK MDS (0x3f, 0xf, 1)
  2098. /* An MDS_MASK with the MB field fixed. */
  2099. #define MDSMB_MASK (MDS_MASK | MB6_MASK)
  2100. /* An SC form instruction. */
  2101. #define SC(op, sa, lk) (OP (op) | ((((unsigned long)(sa)) & 1) << 1) | ((lk) & 1))
  2102. #define SC_MASK (OP_MASK | (((unsigned long)0x3ff) << 16) | (((unsigned long)1) << 1) | 1)
  2103. /* An SCI8 form instruction. */
  2104. #define SCI8(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 11))
  2105. #define SCI8_MASK SCI8(0x3f, 0x1f)
  2106. /* An SCI8 form instruction. */
  2107. #define SCI8BF(op, fop, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 11) | (((fop) & 7) << 23))
  2108. #define SCI8BF_MASK SCI8BF(0x3f, 7, 0x1f)
  2109. /* An SD4 form instruction. This is a 16-bit instruction. */
  2110. #define SD4(op) ((((unsigned long)(op)) & 0xf) << 12)
  2111. #define SD4_MASK SD4(0xf)
  2112. /* An SE_IM5 form instruction. This is a 16-bit instruction. */
  2113. #define SE_IM5(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x1) << 9))
  2114. #define SE_IM5_MASK SE_IM5(0x3f, 1)
  2115. /* An SE_R form instruction. This is a 16-bit instruction. */
  2116. #define SE_R(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x3f) << 4))
  2117. #define SE_R_MASK SE_R(0x3f, 0x3f)
  2118. /* An SE_RR form instruction. This is a 16-bit instruction. */
  2119. #define SE_RR(op, xop) (((((unsigned long)(op)) & 0x3f) << 10) | (((xop) & 0x3) << 8))
  2120. #define SE_RR_MASK SE_RR(0x3f, 3)
  2121. /* A VX form instruction. */
  2122. #define VX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
  2123. /* The mask for an VX form instruction. */
  2124. #define VX_MASK VX(0x3f, 0x7ff)
  2125. /* A VX_MASK with the VA field fixed. */
  2126. #define VXVA_MASK (VX_MASK | (0x1f << 16))
  2127. /* A VX_MASK with the VB field fixed. */
  2128. #define VXVB_MASK (VX_MASK | (0x1f << 11))
  2129. /* A VX_MASK with the VA and VB fields fixed. */
  2130. #define VXVAVB_MASK (VX_MASK | (0x1f << 16) | (0x1f << 11))
  2131. /* A VX_MASK with the VD and VA fields fixed. */
  2132. #define VXVDVA_MASK (VX_MASK | (0x1f << 21) | (0x1f << 16))
  2133. /* A VX_MASK with a UIMM4 field. */
  2134. #define VXUIMM4_MASK (VX_MASK | (0x1 << 20))
  2135. /* A VX_MASK with a UIMM3 field. */
  2136. #define VXUIMM3_MASK (VX_MASK | (0x3 << 19))
  2137. /* A VX_MASK with a UIMM2 field. */
  2138. #define VXUIMM2_MASK (VX_MASK | (0x7 << 18))
  2139. /* A VX_MASK with a PS field. */
  2140. #define VXPS_MASK (VX_MASK & ~(0x1 << 9))
  2141. /* A VX_MASK with the VA field fixed with a PS field. */
  2142. #define VXVAPS_MASK ((VX_MASK | (0x1f << 16)) & ~(0x1 << 9))
  2143. /* A VA form instruction. */
  2144. #define VXA(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x03f))
  2145. /* The mask for an VA form instruction. */
  2146. #define VXA_MASK VXA(0x3f, 0x3f)
  2147. /* A VXA_MASK with a SHB field. */
  2148. #define VXASHB_MASK (VXA_MASK | (1 << 10))
  2149. /* A VXR form instruction. */
  2150. #define VXR(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | (((unsigned long)(xop)) & 0x3ff))
  2151. /* The mask for a VXR form instruction. */
  2152. #define VXR_MASK VXR(0x3f, 0x3ff, 1)
  2153. /* A VX form instruction with a VA tertiary opcode. */
  2154. #define VXVA(op, xop, vaop) (VX(op,xop) | (((vaop) & 0x1f) << 16))
  2155. #define VXASH(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
  2156. #define VXASH_MASK VXASH (0x3f, 0x1f)
  2157. /* An X form instruction. */
  2158. #define X(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  2159. /* A X form instruction for Quad-Precision FP Instructions. */
  2160. #define XVA(op, xop, vaop) (X(op,xop) | (((vaop) & 0x1f) << 16))
  2161. /* An EX form instruction. */
  2162. #define EX(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x7ff))
  2163. /* The mask for an EX form instruction. */
  2164. #define EX_MASK EX (0x3f, 0x7ff)
  2165. /* An XX2 form instruction. */
  2166. #define XX2(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2))
  2167. /* A XX2 form instruction with the VA bits specified. */
  2168. #define XX2VA(op, xop, vaop) (XX2(op,xop) | (((vaop) & 0x1f) << 16))
  2169. /* An XX3 form instruction. */
  2170. #define XX3(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0xff) << 3))
  2171. /* An XX3 form instruction with the RC bit specified. */
  2172. #define XX3RC(op, xop, rc) (OP (op) | (((rc) & 1) << 10) | ((((unsigned long)(xop)) & 0x7f) << 3))
  2173. /* An XX4 form instruction. */
  2174. #define XX4(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3) << 4))
  2175. /* A Z form instruction. */
  2176. #define Z(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1))
  2177. /* An X form instruction with the RC bit specified. */
  2178. #define XRC(op, xop, rc) (X ((op), (xop)) | ((rc) & 1))
  2179. /* A X form instruction for Quad-Precision FP Instructions with RC bit. */
  2180. #define XVARC(op, xop, vaop, rc) (XVA ((op), (xop), (vaop)) | ((rc) & 1))
  2181. /* An X form instruction with the RA bits specified as two ops. */
  2182. #define XMMF(op, xop, mop0, mop1) (X ((op), (xop)) | ((mop0) & 3) << 19 | ((mop1) & 7) << 16)
  2183. /* A Z form instruction with the RC bit specified. */
  2184. #define ZRC(op, xop, rc) (Z ((op), (xop)) | ((rc) & 1))
  2185. /* The mask for an X form instruction. */
  2186. #define X_MASK XRC (0x3f, 0x3ff, 1)
  2187. /* The mask for an X form instruction with the BF bits specified. */
  2188. #define XBF_MASK (X_MASK | (3 << 21))
  2189. /* An X form wait instruction with everything filled in except the WC field. */
  2190. #define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
  2191. /* The mask for an XX1 form instruction. */
  2192. #define XX1_MASK X (0x3f, 0x3ff)
  2193. /* An XX1_MASK with the RB field fixed. */
  2194. #define XX1RB_MASK (XX1_MASK | RB_MASK)
  2195. /* The mask for an XX2 form instruction. */
  2196. #define XX2_MASK (XX2 (0x3f, 0x1ff) | (0x1f << 16))
  2197. /* The mask for an XX2 form instruction with the UIM bits specified. */
  2198. #define XX2UIM_MASK (XX2 (0x3f, 0x1ff) | (7 << 18))
  2199. /* The mask for an XX2 form instruction with the 4 UIM bits specified. */
  2200. #define XX2UIM4_MASK (XX2 (0x3f, 0x1ff) | (1 << 20))
  2201. /* The mask for an XX2 form instruction with the BF bits specified. */
  2202. #define XX2BF_MASK (XX2_MASK | (3 << 21) | (1))
  2203. /* The mask for an XX2 form instruction with the BF and DCMX bits specified. */
  2204. #define XX2BFD_MASK (XX2 (0x3f, 0x1ff) | 1)
  2205. /* The mask for an XX2 form instruction with a split DCMX bits specified. */
  2206. #define XX2DCMXS_MASK XX2 (0x3f, 0x1ee)
  2207. /* The mask for an XX3 form instruction. */
  2208. #define XX3_MASK XX3 (0x3f, 0xff)
  2209. /* The mask for an XX3 form instruction with the BF bits specified. */
  2210. #define XX3BF_MASK (XX3 (0x3f, 0xff) | (3 << 21) | (1))
  2211. /* The mask for an XX3 form instruction with the DM or SHW bits specified. */
  2212. #define XX3DM_MASK (XX3 (0x3f, 0x1f) | (1 << 10))
  2213. #define XX3SHW_MASK XX3DM_MASK
  2214. /* The mask for an XX4 form instruction. */
  2215. #define XX4_MASK XX4 (0x3f, 0x3)
  2216. /* An X form wait instruction with everything filled in except the WC field. */
  2217. #define XWC_MASK (XRC (0x3f, 0x3ff, 1) | (7 << 23) | RA_MASK | RB_MASK)
  2218. /* The mask for an XMMF form instruction. */
  2219. #define XMMF_MASK (XMMF (0x3f, 0x3ff, 3, 7) | (1))
  2220. /* The mask for a Z form instruction. */
  2221. #define Z_MASK ZRC (0x3f, 0x1ff, 1)
  2222. #define Z2_MASK ZRC (0x3f, 0xff, 1)
  2223. /* An X_MASK with the RA/VA field fixed. */
  2224. #define XRA_MASK (X_MASK | RA_MASK)
  2225. #define XVA_MASK XRA_MASK
  2226. /* An XRA_MASK with the A_L/W field clear. */
  2227. #define XWRA_MASK (XRA_MASK & ~((unsigned long) 1 << 16))
  2228. #define XRLA_MASK XWRA_MASK
  2229. /* An X_MASK with the RB field fixed. */
  2230. #define XRB_MASK (X_MASK | RB_MASK)
  2231. /* An X_MASK with the RT field fixed. */
  2232. #define XRT_MASK (X_MASK | RT_MASK)
  2233. /* An XRT_MASK mask with the L bits clear. */
  2234. #define XLRT_MASK (XRT_MASK & ~((unsigned long) 0x3 << 21))
  2235. /* An X_MASK with the RA and RB fields fixed. */
  2236. #define XRARB_MASK (X_MASK | RA_MASK | RB_MASK)
  2237. /* An XBF_MASK with the RA and RB fields fixed. */
  2238. #define XBFRARB_MASK (XBF_MASK | RA_MASK | RB_MASK)
  2239. /* An XRARB_MASK, but with the L bit clear. */
  2240. #define XRLARB_MASK (XRARB_MASK & ~((unsigned long) 1 << 16))
  2241. /* An XRARB_MASK, but with the L bits in a darn instruction clear. */
  2242. #define XLRAND_MASK (XRARB_MASK & ~((unsigned long) 3 << 16))
  2243. /* An X_MASK with the RT and RA fields fixed. */
  2244. #define XRTRA_MASK (X_MASK | RT_MASK | RA_MASK)
  2245. /* An X_MASK with the RT and RB fields fixed. */
  2246. #define XRTRB_MASK (X_MASK | RT_MASK | RB_MASK)
  2247. /* An XRTRA_MASK, but with L bit clear. */
  2248. #define XRTLRA_MASK (XRTRA_MASK & ~((unsigned long) 1 << 21))
  2249. /* An X_MASK with the RT, RA and RB fields fixed. */
  2250. #define XRTRARB_MASK (X_MASK | RT_MASK | RA_MASK | RB_MASK)
  2251. /* An XRTRARB_MASK, but with L bit clear. */
  2252. #define XRTLRARB_MASK (XRTRARB_MASK & ~((unsigned long) 1 << 21))
  2253. /* An XRTRARB_MASK, but with A bit clear. */
  2254. #define XRTARARB_MASK (XRTRARB_MASK & ~((unsigned long) 1 << 25))
  2255. /* An XRTRARB_MASK, but with BF bits clear. */
  2256. #define XRTBFRARB_MASK (XRTRARB_MASK & ~((unsigned long) 7 << 23))
  2257. /* An X form instruction with the L bit specified. */
  2258. #define XOPL(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 1) << 21))
  2259. /* An X form instruction with the L bits specified. */
  2260. #define XOPL2(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
  2261. /* An X form instruction with the L bit and RC bit specified. */
  2262. #define XRCL(op, xop, l, rc) (XRC ((op), (xop), (rc)) | ((((unsigned long)(l)) & 1) << 21))
  2263. /* An X form instruction with RT fields specified */
  2264. #define XRT(op, xop, rt) (X ((op), (xop)) \
  2265. | ((((unsigned long)(rt)) & 0x1f) << 21))
  2266. /* An X form instruction with RT and RA fields specified */
  2267. #define XRTRA(op, xop, rt, ra) (X ((op), (xop)) \
  2268. | ((((unsigned long)(rt)) & 0x1f) << 21) \
  2269. | ((((unsigned long)(ra)) & 0x1f) << 16))
  2270. /* The mask for an X form comparison instruction. */
  2271. #define XCMP_MASK (X_MASK | (((unsigned long)1) << 22))
  2272. /* The mask for an X form comparison instruction with the L field
  2273. fixed. */
  2274. #define XCMPL_MASK (XCMP_MASK | (((unsigned long)1) << 21))
  2275. /* An X form trap instruction with the TO field specified. */
  2276. #define XTO(op, xop, to) (X ((op), (xop)) | ((((unsigned long)(to)) & 0x1f) << 21))
  2277. #define XTO_MASK (X_MASK | TO_MASK)
  2278. /* An X form tlb instruction with the SH field specified. */
  2279. #define XTLB(op, xop, sh) (X ((op), (xop)) | ((((unsigned long)(sh)) & 0x1f) << 11))
  2280. #define XTLB_MASK (X_MASK | SH_MASK)
  2281. /* An X form sync instruction. */
  2282. #define XSYNC(op, xop, l) (X ((op), (xop)) | ((((unsigned long)(l)) & 3) << 21))
  2283. /* An X form sync instruction with everything filled in except the LS field. */
  2284. #define XSYNC_MASK (0xff9fffff)
  2285. /* An X form sync instruction with everything filled in except the L and E fields. */
  2286. #define XSYNCLE_MASK (0xff90ffff)
  2287. /* An X_MASK, but with the EH bit clear. */
  2288. #define XEH_MASK (X_MASK & ~((unsigned long )1))
  2289. /* An X form AltiVec dss instruction. */
  2290. #define XDSS(op, xop, a) (X ((op), (xop)) | ((((unsigned long)(a)) & 1) << 25))
  2291. #define XDSS_MASK XDSS(0x3f, 0x3ff, 1)
  2292. /* An XFL form instruction. */
  2293. #define XFL(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
  2294. #define XFL_MASK XFL (0x3f, 0x3ff, 1)
  2295. /* An X form isel instruction. */
  2296. #define XISEL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x1f) << 1))
  2297. #define XISEL_MASK XISEL(0x3f, 0x1f)
  2298. /* An XL form instruction with the LK field set to 0. */
  2299. #define XL(op, xop) (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1))
  2300. /* An XL form instruction which uses the LK field. */
  2301. #define XLLK(op, xop, lk) (XL ((op), (xop)) | ((lk) & 1))
  2302. /* The mask for an XL form instruction. */
  2303. #define XL_MASK XLLK (0x3f, 0x3ff, 1)
  2304. /* An XL_MASK with the RT, RA and RB fields fixed, but S bit clear. */
  2305. #define XLS_MASK ((XL_MASK | RT_MASK | RA_MASK | RB_MASK) & ~(1 << 11))
  2306. /* An XL form instruction which explicitly sets the BO field. */
  2307. #define XLO(op, bo, xop, lk) \
  2308. (XLLK ((op), (xop), (lk)) | ((((unsigned long)(bo)) & 0x1f) << 21))
  2309. #define XLO_MASK (XL_MASK | BO_MASK)
  2310. /* An XL form instruction which explicitly sets the y bit of the BO
  2311. field. */
  2312. #define XLYLK(op, xop, y, lk) (XLLK ((op), (xop), (lk)) | ((((unsigned long)(y)) & 1) << 21))
  2313. #define XLYLK_MASK (XL_MASK | Y_MASK)
  2314. /* An XL form instruction which sets the BO field and the condition
  2315. bits of the BI field. */
  2316. #define XLOCB(op, bo, cb, xop, lk) \
  2317. (XLO ((op), (bo), (xop), (lk)) | ((((unsigned long)(cb)) & 3) << 16))
  2318. #define XLOCB_MASK XLOCB (0x3f, 0x1f, 0x3, 0x3ff, 1)
  2319. /* An XL_MASK or XLYLK_MASK or XLOCB_MASK with the BB field fixed. */
  2320. #define XLBB_MASK (XL_MASK | BB_MASK)
  2321. #define XLYBB_MASK (XLYLK_MASK | BB_MASK)
  2322. #define XLBOCBBB_MASK (XLOCB_MASK | BB_MASK)
  2323. /* A mask for branch instructions using the BH field. */
  2324. #define XLBH_MASK (XL_MASK | (0x1c << 11))
  2325. /* An XL_MASK with the BO and BB fields fixed. */
  2326. #define XLBOBB_MASK (XL_MASK | BO_MASK | BB_MASK)
  2327. /* An XL_MASK with the BO, BI and BB fields fixed. */
  2328. #define XLBOBIBB_MASK (XL_MASK | BO_MASK | BI_MASK | BB_MASK)
  2329. /* An X form mbar instruction with MO field. */
  2330. #define XMBAR(op, xop, mo) (X ((op), (xop)) | ((((unsigned long)(mo)) & 1) << 21))
  2331. /* An XO form instruction. */
  2332. #define XO(op, xop, oe, rc) \
  2333. (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 1) | ((((unsigned long)(oe)) & 1) << 10) | (((unsigned long)(rc)) & 1))
  2334. #define XO_MASK XO (0x3f, 0x1ff, 1, 1)
  2335. /* An XO_MASK with the RB field fixed. */
  2336. #define XORB_MASK (XO_MASK | RB_MASK)
  2337. /* An XOPS form instruction for paired singles. */
  2338. #define XOPS(op, xop, rc) \
  2339. (OP (op) | ((((unsigned long)(xop)) & 0x3ff) << 1) | (((unsigned long)(rc)) & 1))
  2340. #define XOPS_MASK XOPS (0x3f, 0x3ff, 1)
  2341. /* An XS form instruction. */
  2342. #define XS(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x1ff) << 2) | (((unsigned long)(rc)) & 1))
  2343. #define XS_MASK XS (0x3f, 0x1ff, 1)
  2344. /* A mask for the FXM version of an XFX form instruction. */
  2345. #define XFXFXM_MASK (X_MASK | (1 << 11) | (1 << 20))
  2346. /* An XFX form instruction with the FXM field filled in. */
  2347. #define XFXM(op, xop, fxm, p4) \
  2348. (X ((op), (xop)) | ((((unsigned long)(fxm)) & 0xff) << 12) \
  2349. | ((unsigned long)(p4) << 20))
  2350. /* An XFX form instruction with the SPR field filled in. */
  2351. #define XSPR(op, xop, spr) \
  2352. (X ((op), (xop)) | ((((unsigned long)(spr)) & 0x1f) << 16) | ((((unsigned long)(spr)) & 0x3e0) << 6))
  2353. #define XSPR_MASK (X_MASK | SPR_MASK)
  2354. /* An XFX form instruction with the SPR field filled in except for the
  2355. SPRBAT field. */
  2356. #define XSPRBAT_MASK (XSPR_MASK &~ SPRBAT_MASK)
  2357. /* An XFX form instruction with the SPR field filled in except for the
  2358. SPRG field. */
  2359. #define XSPRG_MASK (XSPR_MASK & ~(0x1f << 16))
  2360. /* An X form instruction with everything filled in except the E field. */
  2361. #define XE_MASK (0xffff7fff)
  2362. /* An X form user context instruction. */
  2363. #define XUC(op, xop) (OP (op) | (((unsigned long)(xop)) & 0x1f))
  2364. #define XUC_MASK XUC(0x3f, 0x1f)
  2365. /* An XW form instruction. */
  2366. #define XW(op, xop, rc) (OP (op) | ((((unsigned long)(xop)) & 0x3f) << 1) | ((rc) & 1))
  2367. /* The mask for a G form instruction. rc not supported at present. */
  2368. #define XW_MASK XW (0x3f, 0x3f, 0)
  2369. /* An APU form instruction. */
  2370. #define APU(op, xop, rc) (OP (op) | (((unsigned long)(xop)) & 0x3ff) << 1 | ((rc) & 1))
  2371. /* The mask for an APU form instruction. */
  2372. #define APU_MASK APU (0x3f, 0x3ff, 1)
  2373. #define APU_RT_MASK (APU_MASK | RT_MASK)
  2374. #define APU_RA_MASK (APU_MASK | RA_MASK)
  2375. /* The BO encodings used in extended conditional branch mnemonics. */
  2376. #define BODNZF (0x0)
  2377. #define BODNZFP (0x1)
  2378. #define BODZF (0x2)
  2379. #define BODZFP (0x3)
  2380. #define BODNZT (0x8)
  2381. #define BODNZTP (0x9)
  2382. #define BODZT (0xa)
  2383. #define BODZTP (0xb)
  2384. #define BOF (0x4)
  2385. #define BOFP (0x5)
  2386. #define BOFM4 (0x6)
  2387. #define BOFP4 (0x7)
  2388. #define BOT (0xc)
  2389. #define BOTP (0xd)
  2390. #define BOTM4 (0xe)
  2391. #define BOTP4 (0xf)
  2392. #define BODNZ (0x10)
  2393. #define BODNZP (0x11)
  2394. #define BODZ (0x12)
  2395. #define BODZP (0x13)
  2396. #define BODNZM4 (0x18)
  2397. #define BODNZP4 (0x19)
  2398. #define BODZM4 (0x1a)
  2399. #define BODZP4 (0x1b)
  2400. #define BOU (0x14)
  2401. /* The BO16 encodings used in extended VLE conditional branch mnemonics. */
  2402. #define BO16F (0x0)
  2403. #define BO16T (0x1)
  2404. /* The BO32 encodings used in extended VLE conditional branch mnemonics. */
  2405. #define BO32F (0x0)
  2406. #define BO32T (0x1)
  2407. #define BO32DNZ (0x2)
  2408. #define BO32DZ (0x3)
  2409. /* The BI condition bit encodings used in extended conditional branch
  2410. mnemonics. */
  2411. #define CBLT (0)
  2412. #define CBGT (1)
  2413. #define CBEQ (2)
  2414. #define CBSO (3)
  2415. /* The TO encodings used in extended trap mnemonics. */
  2416. #define TOLGT (0x1)
  2417. #define TOLLT (0x2)
  2418. #define TOEQ (0x4)
  2419. #define TOLGE (0x5)
  2420. #define TOLNL (0x5)
  2421. #define TOLLE (0x6)
  2422. #define TOLNG (0x6)
  2423. #define TOGT (0x8)
  2424. #define TOGE (0xc)
  2425. #define TONL (0xc)
  2426. #define TOLT (0x10)
  2427. #define TOLE (0x14)
  2428. #define TONG (0x14)
  2429. #define TONE (0x18)
  2430. #define TOU (0x1f)
  2431. /* Smaller names for the flags so each entry in the opcodes table will
  2432. fit on a single line. */
  2433. #undef PPC
  2434. #define PPC PPC_OPCODE_PPC
  2435. #define PPCCOM PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  2436. #define POWER4 PPC_OPCODE_POWER4
  2437. #define POWER5 PPC_OPCODE_POWER5
  2438. #define POWER6 PPC_OPCODE_POWER6
  2439. #define POWER7 PPC_OPCODE_POWER7
  2440. #define POWER8 PPC_OPCODE_POWER8
  2441. #define POWER9 PPC_OPCODE_POWER9
  2442. #define CELL PPC_OPCODE_CELL
  2443. #define PPC64 PPC_OPCODE_64 | PPC_OPCODE_64_BRIDGE
  2444. #define NON32 (PPC_OPCODE_64 | PPC_OPCODE_POWER4 \
  2445. | PPC_OPCODE_EFS | PPC_OPCODE_E500MC | PPC_OPCODE_TITAN)
  2446. #define PPC403 PPC_OPCODE_403
  2447. #define PPC405 PPC_OPCODE_405
  2448. #define PPC440 PPC_OPCODE_440
  2449. #define PPC464 PPC440
  2450. #define PPC476 PPC_OPCODE_476
  2451. #define PPC750 PPC_OPCODE_750
  2452. #define PPC7450 PPC_OPCODE_7450
  2453. #define PPC860 PPC_OPCODE_860
  2454. #define PPCPS PPC_OPCODE_PPCPS
  2455. #define PPCVEC PPC_OPCODE_ALTIVEC
  2456. #define PPCVEC2 PPC_OPCODE_ALTIVEC2
  2457. #define PPCVEC3 PPC_OPCODE_ALTIVEC2
  2458. #define PPCVSX PPC_OPCODE_VSX
  2459. #define PPCVSX2 PPC_OPCODE_VSX
  2460. #define PPCVSX3 PPC_OPCODE_VSX3
  2461. #define POWER PPC_OPCODE_POWER
  2462. #define POWER2 PPC_OPCODE_POWER | PPC_OPCODE_POWER2
  2463. #define PWR2COM PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_COMMON
  2464. #define PPCPWR2 PPC_OPCODE_PPC | PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_COMMON
  2465. #define COM PPC_OPCODE_POWER | PPC_OPCODE_PPC | PPC_OPCODE_COMMON
  2466. #define M601 PPC_OPCODE_POWER | PPC_OPCODE_601
  2467. #define PWRCOM PPC_OPCODE_POWER | PPC_OPCODE_601 | PPC_OPCODE_COMMON
  2468. #define MFDEC1 PPC_OPCODE_POWER
  2469. #define MFDEC2 PPC_OPCODE_PPC | PPC_OPCODE_601 | PPC_OPCODE_BOOKE | PPC_OPCODE_TITAN
  2470. #define BOOKE PPC_OPCODE_BOOKE
  2471. #define NO371 PPC_OPCODE_BOOKE | PPC_OPCODE_PPCPS | PPC_OPCODE_EFS
  2472. #define PPCE300 PPC_OPCODE_E300
  2473. #define PPCSPE PPC_OPCODE_SPE
  2474. #define PPCISEL PPC_OPCODE_ISEL
  2475. #define PPCEFS PPC_OPCODE_EFS
  2476. #define PPCBRLK PPC_OPCODE_BRLOCK
  2477. #define PPCPMR PPC_OPCODE_PMR
  2478. #define PPCTMR PPC_OPCODE_TMR
  2479. #define PPCCHLK PPC_OPCODE_CACHELCK
  2480. #define PPCRFMCI PPC_OPCODE_RFMCI
  2481. #define E500MC PPC_OPCODE_E500MC
  2482. #define PPCA2 PPC_OPCODE_A2
  2483. #define TITAN PPC_OPCODE_TITAN
  2484. #define MULHW PPC_OPCODE_405 | PPC_OPCODE_440 | TITAN
  2485. #define E500 PPC_OPCODE_E500
  2486. #define E6500 PPC_OPCODE_E6500
  2487. #define PPCVLE PPC_OPCODE_VLE
  2488. #define PPCHTM PPC_OPCODE_HTM
  2489. #define E200Z4 PPC_OPCODE_E200Z4
  2490. /* The list of embedded processors that use the embedded operand ordering
  2491. for the 3 operand dcbt and dcbtst instructions. */
  2492. #define DCBT_EO (PPC_OPCODE_E500 | PPC_OPCODE_E500MC | PPC_OPCODE_476 \
  2493. | PPC_OPCODE_A2)
  2494. /* The opcode table.
  2495. The format of the opcode table is:
  2496. NAME OPCODE MASK FLAGS ANTI {OPERANDS}
  2497. NAME is the name of the instruction.
  2498. OPCODE is the instruction opcode.
  2499. MASK is the opcode mask; this is used to tell the disassembler
  2500. which bits in the actual opcode must match OPCODE.
  2501. FLAGS are flags indicating which processors support the instruction.
  2502. ANTI indicates which processors don't support the instruction.
  2503. OPERANDS is the list of operands.
  2504. The disassembler reads the table in order and prints the first
  2505. instruction which matches, so this table is sorted to put more
  2506. specific instructions before more general instructions.
  2507. This table must be sorted by major opcode. Please try to keep it
  2508. vaguely sorted within major opcode too, except of course where
  2509. constrained otherwise by disassembler operation. */
  2510. const struct powerpc_opcode powerpc_opcodes[] = {
  2511. {"attn", X(0,256), X_MASK, POWER4|PPCA2, PPC476|PPCVLE, {0}},
  2512. {"tdlgti", OPTO(2,TOLGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2513. {"tdllti", OPTO(2,TOLLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2514. {"tdeqi", OPTO(2,TOEQ), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2515. {"tdlgei", OPTO(2,TOLGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2516. {"tdlnli", OPTO(2,TOLNL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2517. {"tdllei", OPTO(2,TOLLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2518. {"tdlngi", OPTO(2,TOLNG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2519. {"tdgti", OPTO(2,TOGT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2520. {"tdgei", OPTO(2,TOGE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2521. {"tdnli", OPTO(2,TONL), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2522. {"tdlti", OPTO(2,TOLT), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2523. {"tdlei", OPTO(2,TOLE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2524. {"tdngi", OPTO(2,TONG), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2525. {"tdnei", OPTO(2,TONE), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2526. {"tdui", OPTO(2,TOU), OPTO_MASK, PPC64, PPCVLE, {RA, SI}},
  2527. {"tdi", OP(2), OP_MASK, PPC64, PPCVLE, {TO, RA, SI}},
  2528. {"twlgti", OPTO(3,TOLGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2529. {"tlgti", OPTO(3,TOLGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2530. {"twllti", OPTO(3,TOLLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2531. {"tllti", OPTO(3,TOLLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2532. {"tweqi", OPTO(3,TOEQ), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2533. {"teqi", OPTO(3,TOEQ), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2534. {"twlgei", OPTO(3,TOLGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2535. {"tlgei", OPTO(3,TOLGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2536. {"twlnli", OPTO(3,TOLNL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2537. {"tlnli", OPTO(3,TOLNL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2538. {"twllei", OPTO(3,TOLLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2539. {"tllei", OPTO(3,TOLLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2540. {"twlngi", OPTO(3,TOLNG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2541. {"tlngi", OPTO(3,TOLNG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2542. {"twgti", OPTO(3,TOGT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2543. {"tgti", OPTO(3,TOGT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2544. {"twgei", OPTO(3,TOGE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2545. {"tgei", OPTO(3,TOGE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2546. {"twnli", OPTO(3,TONL), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2547. {"tnli", OPTO(3,TONL), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2548. {"twlti", OPTO(3,TOLT), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2549. {"tlti", OPTO(3,TOLT), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2550. {"twlei", OPTO(3,TOLE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2551. {"tlei", OPTO(3,TOLE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2552. {"twngi", OPTO(3,TONG), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2553. {"tngi", OPTO(3,TONG), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2554. {"twnei", OPTO(3,TONE), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2555. {"tnei", OPTO(3,TONE), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2556. {"twui", OPTO(3,TOU), OPTO_MASK, PPCCOM, PPCVLE, {RA, SI}},
  2557. {"tui", OPTO(3,TOU), OPTO_MASK, PWRCOM, PPCVLE, {RA, SI}},
  2558. {"twi", OP(3), OP_MASK, PPCCOM, PPCVLE, {TO, RA, SI}},
  2559. {"ti", OP(3), OP_MASK, PWRCOM, PPCVLE, {TO, RA, SI}},
  2560. {"ps_cmpu0", X (4, 0), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
  2561. {"vaddubm", VX (4, 0), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2562. {"vmul10cuq", VX (4, 1), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
  2563. {"vmaxub", VX (4, 2), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2564. {"vrlb", VX (4, 4), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2565. {"vcmpequb", VXR(4, 6,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2566. {"vcmpneb", VXR(4, 7,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2567. {"vmuloub", VX (4, 8), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2568. {"vaddfp", VX (4, 10), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2569. {"psq_lx", XW (4, 6,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
  2570. {"vmrghb", VX (4, 12), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2571. {"psq_stx", XW (4, 7,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
  2572. {"vpkuhum", VX (4, 14), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2573. {"mulhhwu", XRC(4, 8,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2574. {"mulhhwu.", XRC(4, 8,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2575. {"ps_sum0", A (4, 10,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2576. {"ps_sum0.", A (4, 10,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2577. {"ps_sum1", A (4, 11,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2578. {"ps_sum1.", A (4, 11,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2579. {"ps_muls0", A (4, 12,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2580. {"machhwu", XO (4, 12,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2581. {"ps_muls0.", A (4, 12,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2582. {"machhwu.", XO (4, 12,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2583. {"ps_muls1", A (4, 13,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2584. {"ps_muls1.", A (4, 13,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2585. {"ps_madds0", A (4, 14,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2586. {"ps_madds0.", A (4, 14,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2587. {"ps_madds1", A (4, 15,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2588. {"ps_madds1.", A (4, 15,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2589. {"vmhaddshs", VXA(4, 32), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2590. {"vmhraddshs", VXA(4, 33), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2591. {"vmladduhm", VXA(4, 34), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2592. {"vmsumudm", VXA(4, 35), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
  2593. {"ps_div", A (4, 18,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2594. {"vmsumubm", VXA(4, 36), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2595. {"ps_div.", A (4, 18,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2596. {"vmsummbm", VXA(4, 37), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2597. {"vmsumuhm", VXA(4, 38), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2598. {"vmsumuhs", VXA(4, 39), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2599. {"ps_sub", A (4, 20,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2600. {"vmsumshm", VXA(4, 40), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2601. {"ps_sub.", A (4, 20,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2602. {"vmsumshs", VXA(4, 41), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2603. {"ps_add", A (4, 21,0), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2604. {"vsel", VXA(4, 42), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2605. {"ps_add.", A (4, 21,1), AFRC_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  2606. {"vperm", VXA(4, 43), VXA_MASK, PPCVEC, 0, {VD, VA, VB, VC}},
  2607. {"vsldoi", VXA(4, 44), VXASHB_MASK, PPCVEC, 0, {VD, VA, VB, SHB}},
  2608. {"vpermxor", VXA(4, 45), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
  2609. {"ps_sel", A (4, 23,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2610. {"vmaddfp", VXA(4, 46), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
  2611. {"ps_sel.", A (4, 23,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2612. {"vnmsubfp", VXA(4, 47), VXA_MASK, PPCVEC, 0, {VD, VA, VC, VB}},
  2613. {"ps_res", A (4, 24,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
  2614. {"maddhd", VXA(4, 48), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
  2615. {"ps_res.", A (4, 24,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
  2616. {"maddhdu", VXA(4, 49), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
  2617. {"ps_mul", A (4, 25,0), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2618. {"ps_mul.", A (4, 25,1), AFRB_MASK, PPCPS, 0, {FRT, FRA, FRC}},
  2619. {"maddld", VXA(4, 51), VXA_MASK, POWER9, 0, {RT, RA, RB, RC}},
  2620. {"ps_rsqrte", A (4, 26,0), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
  2621. {"ps_rsqrte.", A (4, 26,1), AFRAFRC_MASK, PPCPS, 0, {FRT, FRB}},
  2622. {"ps_msub", A (4, 28,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2623. {"ps_msub.", A (4, 28,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2624. {"ps_madd", A (4, 29,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2625. {"ps_madd.", A (4, 29,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2626. {"vpermr", VXA(4, 59), VXA_MASK, PPCVEC3, 0, {VD, VA, VB, VC}},
  2627. {"ps_nmsub", A (4, 30,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2628. {"vaddeuqm", VXA(4, 60), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
  2629. {"ps_nmsub.", A (4, 30,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2630. {"vaddecuq", VXA(4, 61), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
  2631. {"ps_nmadd", A (4, 31,0), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2632. {"vsubeuqm", VXA(4, 62), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
  2633. {"ps_nmadd.", A (4, 31,1), A_MASK, PPCPS, 0, {FRT, FRA, FRC, FRB}},
  2634. {"vsubecuq", VXA(4, 63), VXA_MASK, PPCVEC2, 0, {VD, VA, VB, VC}},
  2635. {"ps_cmpo0", X (4, 32), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
  2636. {"vadduhm", VX (4, 64), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2637. {"vmul10ecuq", VX (4, 65), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2638. {"vmaxuh", VX (4, 66), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2639. {"vrlh", VX (4, 68), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2640. {"vcmpequh", VXR(4, 70,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2641. {"vcmpneh", VXR(4, 71,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2642. {"vmulouh", VX (4, 72), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2643. {"vsubfp", VX (4, 74), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2644. {"psq_lux", XW (4, 38,0), XW_MASK, PPCPS, 0, {FRT,RA,RB,PSWM,PSQM}},
  2645. {"vmrghh", VX (4, 76), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2646. {"psq_stux", XW (4, 39,0), XW_MASK, PPCPS, 0, {FRS,RA,RB,PSWM,PSQM}},
  2647. {"vpkuwum", VX (4, 78), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2648. {"ps_neg", XRC(4, 40,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2649. {"mulhhw", XRC(4, 40,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2650. {"ps_neg.", XRC(4, 40,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2651. {"mulhhw.", XRC(4, 40,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2652. {"machhw", XO (4, 44,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2653. {"machhw.", XO (4, 44,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2654. {"nmachhw", XO (4, 46,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2655. {"nmachhw.", XO (4, 46,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2656. {"ps_cmpu1", X (4, 64), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
  2657. {"vadduwm", VX (4, 128), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2658. {"vmaxuw", VX (4, 130), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2659. {"vrlw", VX (4, 132), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2660. {"vrlwmi", VX (4, 133), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2661. {"vcmpequw", VXR(4, 134,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2662. {"vcmpnew", VXR(4, 135,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2663. {"vmulouw", VX (4, 136), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2664. {"vmuluwm", VX (4, 137), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2665. {"vmrghw", VX (4, 140), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2666. {"vpkuhus", VX (4, 142), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2667. {"ps_mr", XRC(4, 72,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2668. {"ps_mr.", XRC(4, 72,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2669. {"machhwsu", XO (4, 76,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2670. {"machhwsu.", XO (4, 76,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2671. {"ps_cmpo1", X (4, 96), XBF_MASK, PPCPS, 0, {BF, FRA, FRB}},
  2672. {"vaddudm", VX (4, 192), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2673. {"vmaxud", VX (4, 194), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2674. {"vrld", VX (4, 196), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2675. {"vrldmi", VX (4, 197), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2676. {"vcmpeqfp", VXR(4, 198,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2677. {"vcmpequd", VXR(4, 199,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2678. {"vpkuwus", VX (4, 206), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2679. {"machhws", XO (4, 108,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2680. {"machhws.", XO (4, 108,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2681. {"nmachhws", XO (4, 110,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2682. {"nmachhws.", XO (4, 110,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2683. {"vadduqm", VX (4, 256), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2684. {"vmaxsb", VX (4, 258), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2685. {"vslb", VX (4, 260), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2686. {"vcmpnezb", VXR(4, 263,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2687. {"vmulosb", VX (4, 264), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2688. {"vrefp", VX (4, 266), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2689. {"vmrglb", VX (4, 268), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2690. {"vpkshus", VX (4, 270), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2691. {"ps_nabs", XRC(4, 136,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2692. {"mulchwu", XRC(4, 136,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2693. {"ps_nabs.", XRC(4, 136,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2694. {"mulchwu.", XRC(4, 136,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2695. {"macchwu", XO (4, 140,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2696. {"macchwu.", XO (4, 140,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2697. {"vaddcuq", VX (4, 320), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2698. {"vmaxsh", VX (4, 322), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2699. {"vslh", VX (4, 324), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2700. {"vcmpnezh", VXR(4, 327,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2701. {"vmulosh", VX (4, 328), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2702. {"vrsqrtefp", VX (4, 330), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2703. {"vmrglh", VX (4, 332), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2704. {"vpkswus", VX (4, 334), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2705. {"mulchw", XRC(4, 168,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2706. {"mulchw.", XRC(4, 168,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2707. {"macchw", XO (4, 172,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2708. {"macchw.", XO (4, 172,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2709. {"nmacchw", XO (4, 174,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2710. {"nmacchw.", XO (4, 174,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2711. {"vaddcuw", VX (4, 384), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2712. {"vmaxsw", VX (4, 386), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2713. {"vslw", VX (4, 388), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2714. {"vrlwnm", VX (4, 389), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2715. {"vcmpnezw", VXR(4, 391,0), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2716. {"vmulosw", VX (4, 392), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2717. {"vexptefp", VX (4, 394), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2718. {"vmrglw", VX (4, 396), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2719. {"vpkshss", VX (4, 398), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2720. {"macchwsu", XO (4, 204,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2721. {"macchwsu.", XO (4, 204,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2722. {"vmaxsd", VX (4, 450), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2723. {"vsl", VX (4, 452), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2724. {"vrldnm", VX (4, 453), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2725. {"vcmpgefp", VXR(4, 454,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2726. {"vlogefp", VX (4, 458), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2727. {"vpkswss", VX (4, 462), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2728. {"macchws", XO (4, 236,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2729. {"macchws.", XO (4, 236,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2730. {"nmacchws", XO (4, 238,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2731. {"nmacchws.", XO (4, 238,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2732. {"evaddw", VX (4, 512), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2733. {"vaddubs", VX (4, 512), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2734. {"vmul10uq", VX (4, 513), VXVB_MASK, PPCVEC3, 0, {VD, VA}},
  2735. {"evaddiw", VX (4, 514), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
  2736. {"vminub", VX (4, 514), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2737. {"evsubfw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2738. {"evsubw", VX (4, 516), VX_MASK, PPCSPE, 0, {RS, RB, RA}},
  2739. {"vsrb", VX (4, 516), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2740. {"evsubifw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, UIMM, RB}},
  2741. {"evsubiw", VX (4, 518), VX_MASK, PPCSPE, 0, {RS, RB, UIMM}},
  2742. {"vcmpgtub", VXR(4, 518,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2743. {"evabs", VX (4, 520), VX_MASK, PPCSPE, 0, {RS, RA}},
  2744. {"vmuleub", VX (4, 520), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2745. {"evneg", VX (4, 521), VX_MASK, PPCSPE, 0, {RS, RA}},
  2746. {"evextsb", VX (4, 522), VX_MASK, PPCSPE, 0, {RS, RA}},
  2747. {"vrfin", VX (4, 522), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2748. {"evextsh", VX (4, 523), VX_MASK, PPCSPE, 0, {RS, RA}},
  2749. {"evrndw", VX (4, 524), VX_MASK, PPCSPE, 0, {RS, RA}},
  2750. {"vspltb", VX (4, 524), VXUIMM4_MASK, PPCVEC, 0, {VD, VB, UIMM4}},
  2751. {"vextractub", VX (4, 525), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2752. {"evcntlzw", VX (4, 525), VX_MASK, PPCSPE, 0, {RS, RA}},
  2753. {"evcntlsw", VX (4, 526), VX_MASK, PPCSPE, 0, {RS, RA}},
  2754. {"vupkhsb", VX (4, 526), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2755. {"brinc", VX (4, 527), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2756. {"ps_abs", XRC(4, 264,0), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2757. {"ps_abs.", XRC(4, 264,1), XRA_MASK, PPCPS, 0, {FRT, FRB}},
  2758. {"evand", VX (4, 529), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2759. {"evandc", VX (4, 530), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2760. {"evxor", VX (4, 534), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2761. {"evmr", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RA, BBA}},
  2762. {"evor", VX (4, 535), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2763. {"evnor", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2764. {"evnot", VX (4, 536), VX_MASK, PPCSPE, 0, {RS, RA, BBA}},
  2765. {"get", APU(4, 268,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
  2766. {"eveqv", VX (4, 537), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2767. {"evorc", VX (4, 539), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2768. {"evnand", VX (4, 542), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2769. {"evsrwu", VX (4, 544), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2770. {"evsrws", VX (4, 545), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2771. {"evsrwiu", VX (4, 546), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
  2772. {"evsrwis", VX (4, 547), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
  2773. {"evslw", VX (4, 548), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2774. {"evslwi", VX (4, 550), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
  2775. {"evrlw", VX (4, 552), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2776. {"evsplati", VX (4, 553), VX_MASK, PPCSPE, 0, {RS, SIMM}},
  2777. {"evrlwi", VX (4, 554), VX_MASK, PPCSPE, 0, {RS, RA, EVUIMM}},
  2778. {"evsplatfi", VX (4, 555), VX_MASK, PPCSPE, 0, {RS, SIMM}},
  2779. {"evmergehi", VX (4, 556), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2780. {"evmergelo", VX (4, 557), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2781. {"evmergehilo", VX (4, 558), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2782. {"evmergelohi", VX (4, 559), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2783. {"evcmpgtu", VX (4, 560), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2784. {"evcmpgts", VX (4, 561), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2785. {"evcmpltu", VX (4, 562), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2786. {"evcmplts", VX (4, 563), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2787. {"evcmpeq", VX (4, 564), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2788. {"cget", APU(4, 284,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
  2789. {"vadduhs", VX (4, 576), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2790. {"vmul10euq", VX (4, 577), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2791. {"vminuh", VX (4, 578), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2792. {"vsrh", VX (4, 580), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2793. {"vcmpgtuh", VXR(4, 582,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2794. {"vmuleuh", VX (4, 584), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2795. {"vrfiz", VX (4, 586), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2796. {"vsplth", VX (4, 588), VXUIMM3_MASK, PPCVEC, 0, {VD, VB, UIMM3}},
  2797. {"vextractuh", VX (4, 589), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2798. {"vupkhsh", VX (4, 590), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2799. {"nget", APU(4, 300,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
  2800. {"evsel", EVSEL(4,79), EVSEL_MASK, PPCSPE, 0, {RS, RA, RB, CRFS}},
  2801. {"ncget", APU(4, 316,0), APU_RA_MASK, PPC405, 0, {RT, FSL}},
  2802. {"evfsadd", VX (4, 640), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2803. {"vadduws", VX (4, 640), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2804. {"evfssub", VX (4, 641), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2805. {"vminuw", VX (4, 642), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2806. {"evfsabs", VX (4, 644), VX_MASK, PPCSPE, 0, {RS, RA}},
  2807. {"vsrw", VX (4, 644), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2808. {"evfsnabs", VX (4, 645), VX_MASK, PPCSPE, 0, {RS, RA}},
  2809. {"evfsneg", VX (4, 646), VX_MASK, PPCSPE, 0, {RS, RA}},
  2810. {"vcmpgtuw", VXR(4, 646,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2811. {"vmuleuw", VX (4, 648), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2812. {"evfsmul", VX (4, 648), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2813. {"evfsdiv", VX (4, 649), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2814. {"vrfip", VX (4, 650), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2815. {"evfscmpgt", VX (4, 652), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2816. {"vspltw", VX (4, 652), VXUIMM2_MASK, PPCVEC, 0, {VD, VB, UIMM2}},
  2817. {"vextractuw", VX (4, 653), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2818. {"evfscmplt", VX (4, 653), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2819. {"evfscmpeq", VX (4, 654), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2820. {"vupklsb", VX (4, 654), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2821. {"evfscfui", VX (4, 656), VX_MASK, PPCSPE, 0, {RS, RB}},
  2822. {"evfscfsi", VX (4, 657), VX_MASK, PPCSPE, 0, {RS, RB}},
  2823. {"evfscfuf", VX (4, 658), VX_MASK, PPCSPE, 0, {RS, RB}},
  2824. {"evfscfsf", VX (4, 659), VX_MASK, PPCSPE, 0, {RS, RB}},
  2825. {"evfsctui", VX (4, 660), VX_MASK, PPCSPE, 0, {RS, RB}},
  2826. {"evfsctsi", VX (4, 661), VX_MASK, PPCSPE, 0, {RS, RB}},
  2827. {"evfsctuf", VX (4, 662), VX_MASK, PPCSPE, 0, {RS, RB}},
  2828. {"evfsctsf", VX (4, 663), VX_MASK, PPCSPE, 0, {RS, RB}},
  2829. {"evfsctuiz", VX (4, 664), VX_MASK, PPCSPE, 0, {RS, RB}},
  2830. {"put", APU(4, 332,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
  2831. {"evfsctsiz", VX (4, 666), VX_MASK, PPCSPE, 0, {RS, RB}},
  2832. {"evfststgt", VX (4, 668), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2833. {"evfststlt", VX (4, 669), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2834. {"evfststeq", VX (4, 670), VX_MASK, PPCSPE, 0, {CRFD, RA, RB}},
  2835. {"cput", APU(4, 348,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
  2836. {"efsadd", VX (4, 704), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2837. {"efssub", VX (4, 705), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2838. {"vminud", VX (4, 706), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2839. {"efsabs", VX (4, 708), VX_MASK, PPCEFS, 0, {RS, RA}},
  2840. {"vsr", VX (4, 708), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2841. {"efsnabs", VX (4, 709), VX_MASK, PPCEFS, 0, {RS, RA}},
  2842. {"efsneg", VX (4, 710), VX_MASK, PPCEFS, 0, {RS, RA}},
  2843. {"vcmpgtfp", VXR(4, 710,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2844. {"vcmpgtud", VXR(4, 711,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2845. {"efsmul", VX (4, 712), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2846. {"efsdiv", VX (4, 713), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2847. {"vrfim", VX (4, 714), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2848. {"efscmpgt", VX (4, 716), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2849. {"vextractd", VX (4, 717), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2850. {"efscmplt", VX (4, 717), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2851. {"efscmpeq", VX (4, 718), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2852. {"vupklsh", VX (4, 718), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2853. {"efscfd", VX (4, 719), VX_MASK, PPCEFS, 0, {RS, RB}},
  2854. {"efscfui", VX (4, 720), VX_MASK, PPCEFS, 0, {RS, RB}},
  2855. {"efscfsi", VX (4, 721), VX_MASK, PPCEFS, 0, {RS, RB}},
  2856. {"efscfuf", VX (4, 722), VX_MASK, PPCEFS, 0, {RS, RB}},
  2857. {"efscfsf", VX (4, 723), VX_MASK, PPCEFS, 0, {RS, RB}},
  2858. {"efsctui", VX (4, 724), VX_MASK, PPCEFS, 0, {RS, RB}},
  2859. {"efsctsi", VX (4, 725), VX_MASK, PPCEFS, 0, {RS, RB}},
  2860. {"efsctuf", VX (4, 726), VX_MASK, PPCEFS, 0, {RS, RB}},
  2861. {"efsctsf", VX (4, 727), VX_MASK, PPCEFS, 0, {RS, RB}},
  2862. {"efsctuiz", VX (4, 728), VX_MASK, PPCEFS, 0, {RS, RB}},
  2863. {"nput", APU(4, 364,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
  2864. {"efsctsiz", VX (4, 730), VX_MASK, PPCEFS, 0, {RS, RB}},
  2865. {"efststgt", VX (4, 732), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2866. {"efststlt", VX (4, 733), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2867. {"efststeq", VX (4, 734), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2868. {"efdadd", VX (4, 736), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2869. {"efdsub", VX (4, 737), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2870. {"efdcfuid", VX (4, 738), VX_MASK, PPCEFS, 0, {RS, RB}},
  2871. {"efdcfsid", VX (4, 739), VX_MASK, PPCEFS, 0, {RS, RB}},
  2872. {"efdabs", VX (4, 740), VX_MASK, PPCEFS, 0, {RS, RA}},
  2873. {"efdnabs", VX (4, 741), VX_MASK, PPCEFS, 0, {RS, RA}},
  2874. {"efdneg", VX (4, 742), VX_MASK, PPCEFS, 0, {RS, RA}},
  2875. {"efdmul", VX (4, 744), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2876. {"efddiv", VX (4, 745), VX_MASK, PPCEFS, 0, {RS, RA, RB}},
  2877. {"efdctuidz", VX (4, 746), VX_MASK, PPCEFS, 0, {RS, RB}},
  2878. {"efdctsidz", VX (4, 747), VX_MASK, PPCEFS, 0, {RS, RB}},
  2879. {"efdcmpgt", VX (4, 748), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2880. {"efdcmplt", VX (4, 749), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2881. {"efdcmpeq", VX (4, 750), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2882. {"efdcfs", VX (4, 751), VX_MASK, PPCEFS, 0, {RS, RB}},
  2883. {"efdcfui", VX (4, 752), VX_MASK, PPCEFS, 0, {RS, RB}},
  2884. {"efdcfsi", VX (4, 753), VX_MASK, PPCEFS, 0, {RS, RB}},
  2885. {"efdcfuf", VX (4, 754), VX_MASK, PPCEFS, 0, {RS, RB}},
  2886. {"efdcfsf", VX (4, 755), VX_MASK, PPCEFS, 0, {RS, RB}},
  2887. {"efdctui", VX (4, 756), VX_MASK, PPCEFS, 0, {RS, RB}},
  2888. {"efdctsi", VX (4, 757), VX_MASK, PPCEFS, 0, {RS, RB}},
  2889. {"efdctuf", VX (4, 758), VX_MASK, PPCEFS, 0, {RS, RB}},
  2890. {"efdctsf", VX (4, 759), VX_MASK, PPCEFS, 0, {RS, RB}},
  2891. {"efdctuiz", VX (4, 760), VX_MASK, PPCEFS, 0, {RS, RB}},
  2892. {"ncput", APU(4, 380,0), APU_RT_MASK, PPC405, 0, {RA, FSL}},
  2893. {"efdctsiz", VX (4, 762), VX_MASK, PPCEFS, 0, {RS, RB}},
  2894. {"efdtstgt", VX (4, 764), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2895. {"efdtstlt", VX (4, 765), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2896. {"efdtsteq", VX (4, 766), VX_MASK, PPCEFS, 0, {CRFD, RA, RB}},
  2897. {"evlddx", VX (4, 768), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2898. {"vaddsbs", VX (4, 768), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2899. {"evldd", VX (4, 769), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2900. {"evldwx", VX (4, 770), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2901. {"vminsb", VX (4, 770), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2902. {"evldw", VX (4, 771), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2903. {"evldhx", VX (4, 772), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2904. {"vsrab", VX (4, 772), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2905. {"evldh", VX (4, 773), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2906. {"vcmpgtsb", VXR(4, 774,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2907. {"evlhhesplatx",VX (4, 776), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2908. {"vmulesb", VX (4, 776), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2909. {"evlhhesplat", VX (4, 777), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
  2910. {"vcfux", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2911. {"vcuxwfp", VX (4, 778), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2912. {"evlhhousplatx",VX(4, 780), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2913. {"vspltisb", VX (4, 780), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
  2914. {"vinsertb", VX (4, 781), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2915. {"evlhhousplat",VX (4, 781), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
  2916. {"evlhhossplatx",VX(4, 782), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2917. {"vpkpx", VX (4, 782), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2918. {"evlhhossplat",VX (4, 783), VX_MASK, PPCSPE, 0, {RS, EVUIMM_2, RA}},
  2919. {"mullhwu", XRC(4, 392,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2920. {"evlwhex", VX (4, 784), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2921. {"mullhwu.", XRC(4, 392,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2922. {"evlwhe", VX (4, 785), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2923. {"evlwhoux", VX (4, 788), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2924. {"evlwhou", VX (4, 789), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2925. {"evlwhosx", VX (4, 790), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2926. {"evlwhos", VX (4, 791), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2927. {"maclhwu", XO (4, 396,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2928. {"evlwwsplatx", VX (4, 792), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2929. {"maclhwu.", XO (4, 396,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2930. {"evlwwsplat", VX (4, 793), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2931. {"evlwhsplatx", VX (4, 796), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2932. {"evlwhsplat", VX (4, 797), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2933. {"evstddx", VX (4, 800), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2934. {"evstdd", VX (4, 801), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2935. {"evstdwx", VX (4, 802), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2936. {"evstdw", VX (4, 803), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2937. {"evstdhx", VX (4, 804), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2938. {"evstdh", VX (4, 805), VX_MASK, PPCSPE, 0, {RS, EVUIMM_8, RA}},
  2939. {"evstwhex", VX (4, 816), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2940. {"evstwhe", VX (4, 817), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2941. {"evstwhox", VX (4, 820), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2942. {"evstwho", VX (4, 821), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2943. {"evstwwex", VX (4, 824), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2944. {"evstwwe", VX (4, 825), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2945. {"evstwwox", VX (4, 828), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2946. {"evstwwo", VX (4, 829), VX_MASK, PPCSPE, 0, {RS, EVUIMM_4, RA}},
  2947. {"vaddshs", VX (4, 832), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2948. {"bcdcpsgn.", VX (4, 833), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2949. {"vminsh", VX (4, 834), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2950. {"vsrah", VX (4, 836), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2951. {"vcmpgtsh", VXR(4, 838,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2952. {"vmulesh", VX (4, 840), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2953. {"vcfsx", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2954. {"vcsxwfp", VX (4, 842), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2955. {"vspltish", VX (4, 844), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
  2956. {"vinserth", VX (4, 845), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2957. {"vupkhpx", VX (4, 846), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2958. {"mullhw", XRC(4, 424,0), X_MASK, MULHW, 0, {RT, RA, RB}},
  2959. {"mullhw.", XRC(4, 424,1), X_MASK, MULHW, 0, {RT, RA, RB}},
  2960. {"maclhw", XO (4, 428,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2961. {"maclhw.", XO (4, 428,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2962. {"nmaclhw", XO (4, 430,0,0),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2963. {"nmaclhw.", XO (4, 430,0,1),XO_MASK, MULHW, 0, {RT, RA, RB}},
  2964. {"vaddsws", VX (4, 896), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2965. {"vminsw", VX (4, 898), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2966. {"vsraw", VX (4, 900), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2967. {"vcmpgtsw", VXR(4, 902,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2968. {"vmulesw", VX (4, 904), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2969. {"vctuxs", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2970. {"vcfpuxws", VX (4, 906), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2971. {"vspltisw", VX (4, 908), VXVB_MASK, PPCVEC, 0, {VD, SIMM}},
  2972. {"vinsertw", VX (4, 909), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2973. {"maclhwsu", XO (4, 460,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2974. {"maclhwsu.", XO (4, 460,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2975. {"vminsd", VX (4, 962), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2976. {"vsrad", VX (4, 964), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2977. {"vcmpbfp", VXR(4, 966,0), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2978. {"vcmpgtsd", VXR(4, 967,0), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2979. {"vctsxs", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2980. {"vcfpsxws", VX (4, 970), VX_MASK, PPCVEC, 0, {VD, VB, UIMM}},
  2981. {"vinsertd", VX (4, 973), VXUIMM4_MASK, PPCVEC3, 0, {VD, VB, UIMM4}},
  2982. {"vupklpx", VX (4, 974), VXVA_MASK, PPCVEC, 0, {VD, VB}},
  2983. {"maclhws", XO (4, 492,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2984. {"maclhws.", XO (4, 492,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2985. {"nmaclhws", XO (4, 494,0,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2986. {"nmaclhws.", XO (4, 494,0,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  2987. {"vsububm", VX (4,1024), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2988. {"bcdadd.", VX (4,1025), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
  2989. {"vavgub", VX (4,1026), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2990. {"vabsdub", VX (4,1027), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2991. {"evmhessf", VX (4,1027), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2992. {"vand", VX (4,1028), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  2993. {"vcmpequb.", VXR(4, 6,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  2994. {"vcmpneb.", VXR(4, 7,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  2995. {"udi0fcm.", APU(4, 515,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  2996. {"udi0fcm", APU(4, 515,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  2997. {"evmhossf", VX (4,1031), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  2998. {"vpmsumb", VX (4,1032), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  2999. {"evmheumi", VX (4,1032), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3000. {"evmhesmi", VX (4,1033), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3001. {"vmaxfp", VX (4,1034), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3002. {"evmhesmf", VX (4,1035), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3003. {"evmhoumi", VX (4,1036), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3004. {"vslo", VX (4,1036), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3005. {"evmhosmi", VX (4,1037), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3006. {"evmhosmf", VX (4,1039), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3007. {"machhwuo", XO (4, 12,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3008. {"machhwuo.", XO (4, 12,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3009. {"ps_merge00", XOPS(4,528,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3010. {"ps_merge00.", XOPS(4,528,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3011. {"evmhessfa", VX (4,1059), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3012. {"evmhossfa", VX (4,1063), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3013. {"evmheumia", VX (4,1064), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3014. {"evmhesmia", VX (4,1065), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3015. {"evmhesmfa", VX (4,1067), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3016. {"evmhoumia", VX (4,1068), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3017. {"evmhosmia", VX (4,1069), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3018. {"evmhosmfa", VX (4,1071), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3019. {"vsubuhm", VX (4,1088), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3020. {"bcdsub.", VX (4,1089), VXPS_MASK, PPCVEC2, 0, {VD, VA, VB, PS}},
  3021. {"vavguh", VX (4,1090), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3022. {"vabsduh", VX (4,1091), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3023. {"vandc", VX (4,1092), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3024. {"vcmpequh.", VXR(4, 70,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3025. {"udi1fcm.", APU(4, 547,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3026. {"udi1fcm", APU(4, 547,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3027. {"vcmpneh.", VXR(4, 71,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3028. {"evmwhssf", VX (4,1095), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3029. {"vpmsumh", VX (4,1096), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3030. {"evmwlumi", VX (4,1096), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3031. {"vminfp", VX (4,1098), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3032. {"evmwhumi", VX (4,1100), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3033. {"vsro", VX (4,1100), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3034. {"evmwhsmi", VX (4,1101), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3035. {"vpkudum", VX (4,1102), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3036. {"evmwhsmf", VX (4,1103), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3037. {"evmwssf", VX (4,1107), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3038. {"machhwo", XO (4, 44,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3039. {"evmwumi", VX (4,1112), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3040. {"machhwo.", XO (4, 44,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3041. {"evmwsmi", VX (4,1113), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3042. {"evmwsmf", VX (4,1115), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3043. {"nmachhwo", XO (4, 46,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3044. {"nmachhwo.", XO (4, 46,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3045. {"ps_merge01", XOPS(4,560,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3046. {"ps_merge01.", XOPS(4,560,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3047. {"evmwhssfa", VX (4,1127), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3048. {"evmwlumia", VX (4,1128), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3049. {"evmwhumia", VX (4,1132), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3050. {"evmwhsmia", VX (4,1133), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3051. {"evmwhsmfa", VX (4,1135), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3052. {"evmwssfa", VX (4,1139), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3053. {"evmwumia", VX (4,1144), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3054. {"evmwsmia", VX (4,1145), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3055. {"evmwsmfa", VX (4,1147), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3056. {"vsubuwm", VX (4,1152), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3057. {"bcdus.", VX (4,1153), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3058. {"vavguw", VX (4,1154), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3059. {"vabsduw", VX (4,1155), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3060. {"vmr", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VA, VBA}},
  3061. {"vor", VX (4,1156), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3062. {"vcmpnew.", VXR(4, 135,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3063. {"vpmsumw", VX (4,1160), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3064. {"vcmpequw.", VXR(4, 134,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3065. {"udi2fcm.", APU(4, 579,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3066. {"udi2fcm", APU(4, 579,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3067. {"machhwsuo", XO (4, 76,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3068. {"machhwsuo.", XO (4, 76,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3069. {"ps_merge10", XOPS(4,592,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3070. {"ps_merge10.", XOPS(4,592,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3071. {"vsubudm", VX (4,1216), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3072. {"evaddusiaaw", VX (4,1216), VX_MASK, PPCSPE, 0, {RS, RA}},
  3073. {"bcds.", VX (4,1217), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
  3074. {"evaddssiaaw", VX (4,1217), VX_MASK, PPCSPE, 0, {RS, RA}},
  3075. {"evsubfusiaaw",VX (4,1218), VX_MASK, PPCSPE, 0, {RS, RA}},
  3076. {"evsubfssiaaw",VX (4,1219), VX_MASK, PPCSPE, 0, {RS, RA}},
  3077. {"evmra", VX (4,1220), VX_MASK, PPCSPE, 0, {RS, RA}},
  3078. {"vxor", VX (4,1220), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3079. {"evdivws", VX (4,1222), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3080. {"vcmpeqfp.", VXR(4, 198,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3081. {"udi3fcm.", APU(4, 611,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3082. {"vcmpequd.", VXR(4, 199,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3083. {"udi3fcm", APU(4, 611,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3084. {"evdivwu", VX (4,1223), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3085. {"vpmsumd", VX (4,1224), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3086. {"evaddumiaaw", VX (4,1224), VX_MASK, PPCSPE, 0, {RS, RA}},
  3087. {"evaddsmiaaw", VX (4,1225), VX_MASK, PPCSPE, 0, {RS, RA}},
  3088. {"evsubfumiaaw",VX (4,1226), VX_MASK, PPCSPE, 0, {RS, RA}},
  3089. {"evsubfsmiaaw",VX (4,1227), VX_MASK, PPCSPE, 0, {RS, RA}},
  3090. {"vpkudus", VX (4,1230), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3091. {"machhwso", XO (4, 108,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3092. {"machhwso.", XO (4, 108,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3093. {"nmachhwso", XO (4, 110,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3094. {"nmachhwso.", XO (4, 110,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3095. {"ps_merge11", XOPS(4,624,0), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3096. {"ps_merge11.", XOPS(4,624,1), XOPS_MASK, PPCPS, 0, {FRT, FRA, FRB}},
  3097. {"vsubuqm", VX (4,1280), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3098. {"evmheusiaaw", VX (4,1280), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3099. {"bcdtrunc.", VX (4,1281), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
  3100. {"evmhessiaaw", VX (4,1281), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3101. {"vavgsb", VX (4,1282), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3102. {"evmhessfaaw", VX (4,1283), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3103. {"evmhousiaaw", VX (4,1284), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3104. {"vnot", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VA, VBA}},
  3105. {"vnor", VX (4,1284), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3106. {"evmhossiaaw", VX (4,1285), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3107. {"udi4fcm.", APU(4, 643,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3108. {"udi4fcm", APU(4, 643,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3109. {"vcmpnezb.", VXR(4, 263,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3110. {"evmhossfaaw", VX (4,1287), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3111. {"evmheumiaaw", VX (4,1288), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3112. {"vcipher", VX (4,1288), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3113. {"vcipherlast", VX (4,1289), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3114. {"evmhesmiaaw", VX (4,1289), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3115. {"evmhesmfaaw", VX (4,1291), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3116. {"vgbbd", VX (4,1292), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3117. {"evmhoumiaaw", VX (4,1292), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3118. {"evmhosmiaaw", VX (4,1293), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3119. {"evmhosmfaaw", VX (4,1295), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3120. {"macchwuo", XO (4, 140,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3121. {"macchwuo.", XO (4, 140,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3122. {"evmhegumiaa", VX (4,1320), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3123. {"evmhegsmiaa", VX (4,1321), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3124. {"evmhegsmfaa", VX (4,1323), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3125. {"evmhogumiaa", VX (4,1324), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3126. {"evmhogsmiaa", VX (4,1325), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3127. {"evmhogsmfaa", VX (4,1327), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3128. {"vsubcuq", VX (4,1344), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3129. {"evmwlusiaaw", VX (4,1344), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3130. {"bcdutrunc.", VX (4,1345), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3131. {"evmwlssiaaw", VX (4,1345), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3132. {"vavgsh", VX (4,1346), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3133. {"vorc", VX (4,1348), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3134. {"udi5fcm.", APU(4, 675,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3135. {"udi5fcm", APU(4, 675,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3136. {"vcmpnezh.", VXR(4, 327,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3137. {"vncipher", VX (4,1352), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3138. {"evmwlumiaaw", VX (4,1352), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3139. {"vncipherlast",VX (4,1353), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3140. {"evmwlsmiaaw", VX (4,1353), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3141. {"vbpermq", VX (4,1356), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3142. {"vpksdus", VX (4,1358), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3143. {"evmwssfaa", VX (4,1363), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3144. {"macchwo", XO (4, 172,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3145. {"evmwumiaa", VX (4,1368), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3146. {"macchwo.", XO (4, 172,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3147. {"evmwsmiaa", VX (4,1369), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3148. {"evmwsmfaa", VX (4,1371), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3149. {"nmacchwo", XO (4, 174,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3150. {"nmacchwo.", XO (4, 174,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3151. {"evmheusianw", VX (4,1408), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3152. {"vsubcuw", VX (4,1408), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3153. {"evmhessianw", VX (4,1409), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3154. {"bcdctsq.", VXVA(4,1409,0), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3155. {"bcdcfsq.", VXVA(4,1409,2), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
  3156. {"bcdctz.", VXVA(4,1409,4), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
  3157. {"bcdctn.", VXVA(4,1409,5), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3158. {"bcdcfz.", VXVA(4,1409,6), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
  3159. {"bcdcfn.", VXVA(4,1409,7), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
  3160. {"bcdsetsgn.", VXVA(4,1409,31), VXVAPS_MASK, PPCVEC3, 0, {VD, VB, PS}},
  3161. {"vavgsw", VX (4,1410), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3162. {"evmhessfanw", VX (4,1411), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3163. {"vnand", VX (4,1412), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3164. {"evmhousianw", VX (4,1412), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3165. {"evmhossianw", VX (4,1413), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3166. {"udi6fcm.", APU(4, 707,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3167. {"udi6fcm", APU(4, 707,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3168. {"vcmpnezw.", VXR(4, 391,1), VXR_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3169. {"evmhossfanw", VX (4,1415), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3170. {"evmheumianw", VX (4,1416), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3171. {"evmhesmianw", VX (4,1417), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3172. {"evmhesmfanw", VX (4,1419), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3173. {"evmhoumianw", VX (4,1420), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3174. {"evmhosmianw", VX (4,1421), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3175. {"evmhosmfanw", VX (4,1423), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3176. {"macchwsuo", XO (4, 204,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3177. {"macchwsuo.", XO (4, 204,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3178. {"evmhegumian", VX (4,1448), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3179. {"evmhegsmian", VX (4,1449), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3180. {"evmhegsmfan", VX (4,1451), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3181. {"evmhogumian", VX (4,1452), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3182. {"evmhogsmian", VX (4,1453), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3183. {"evmhogsmfan", VX (4,1455), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3184. {"evmwlusianw", VX (4,1472), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3185. {"bcdsr.", VX (4,1473), VXPS_MASK, PPCVEC3, 0, {VD, VA, VB, PS}},
  3186. {"evmwlssianw", VX (4,1473), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3187. {"vsld", VX (4,1476), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3188. {"vcmpgefp.", VXR(4, 454,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3189. {"udi7fcm.", APU(4, 739,0), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3190. {"udi7fcm", APU(4, 739,1), APU_MASK, PPC405|PPC440, PPC476, {URT, URA, URB}},
  3191. {"vsbox", VX (4,1480), VXVB_MASK, PPCVEC2, 0, {VD, VA}},
  3192. {"evmwlumianw", VX (4,1480), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3193. {"evmwlsmianw", VX (4,1481), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3194. {"vbpermd", VX (4,1484), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3195. {"vpksdss", VX (4,1486), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3196. {"evmwssfan", VX (4,1491), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3197. {"macchwso", XO (4, 236,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3198. {"evmwumian", VX (4,1496), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3199. {"macchwso.", XO (4, 236,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3200. {"evmwsmian", VX (4,1497), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3201. {"evmwsmfan", VX (4,1499), VX_MASK, PPCSPE, 0, {RS, RA, RB}},
  3202. {"nmacchwso", XO (4, 238,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3203. {"nmacchwso.", XO (4, 238,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3204. {"vsububs", VX (4,1536), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3205. {"vclzlsbb", VXVA(4,1538,0), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
  3206. {"vctzlsbb", VXVA(4,1538,1), VXVA_MASK, PPCVEC3, 0, {RT, VB}},
  3207. {"vnegw", VXVA(4,1538,6), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3208. {"vnegd", VXVA(4,1538,7), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3209. {"vprtybw", VXVA(4,1538,8), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3210. {"vprtybd", VXVA(4,1538,9), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3211. {"vprtybq", VXVA(4,1538,10), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3212. {"vextsb2w", VXVA(4,1538,16), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3213. {"vextsh2w", VXVA(4,1538,17), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3214. {"vextsb2d", VXVA(4,1538,24), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3215. {"vextsh2d", VXVA(4,1538,25), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3216. {"vextsw2d", VXVA(4,1538,26), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3217. {"vctzb", VXVA(4,1538,28), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3218. {"vctzh", VXVA(4,1538,29), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3219. {"vctzw", VXVA(4,1538,30), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3220. {"vctzd", VXVA(4,1538,31), VXVA_MASK, PPCVEC3, 0, {VD, VB}},
  3221. {"mfvscr", VX (4,1540), VXVAVB_MASK, PPCVEC, 0, {VD}},
  3222. {"vcmpgtub.", VXR(4, 518,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3223. {"udi8fcm.", APU(4, 771,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3224. {"udi8fcm", APU(4, 771,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3225. {"vsum4ubs", VX (4,1544), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3226. {"vextublx", VX (4,1549), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3227. {"vsubuhs", VX (4,1600), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3228. {"mtvscr", VX (4,1604), VXVDVA_MASK, PPCVEC, 0, {VB}},
  3229. {"vcmpgtuh.", VXR(4, 582,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3230. {"vsum4shs", VX (4,1608), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3231. {"udi9fcm.", APU(4, 804,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3232. {"udi9fcm", APU(4, 804,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3233. {"vextuhlx", VX (4,1613), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3234. {"vupkhsw", VX (4,1614), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3235. {"vsubuws", VX (4,1664), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3236. {"vshasigmaw", VX (4,1666), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
  3237. {"veqv", VX (4,1668), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3238. {"vcmpgtuw.", VXR(4, 646,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3239. {"udi10fcm.", APU(4, 835,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3240. {"udi10fcm", APU(4, 835,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3241. {"vsum2sws", VX (4,1672), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3242. {"vmrgow", VX (4,1676), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3243. {"vextuwlx", VX (4,1677), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3244. {"vshasigmad", VX (4,1730), VX_MASK, PPCVEC2, 0, {VD, VA, ST, SIX}},
  3245. {"vsrd", VX (4,1732), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3246. {"vcmpgtfp.", VXR(4, 710,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3247. {"udi11fcm.", APU(4, 867,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3248. {"vcmpgtud.", VXR(4, 711,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3249. {"udi11fcm", APU(4, 867,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3250. {"vupklsw", VX (4,1742), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3251. {"vsubsbs", VX (4,1792), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3252. {"vclzb", VX (4,1794), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3253. {"vpopcntb", VX (4,1795), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3254. {"vsrv", VX (4,1796), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3255. {"vcmpgtsb.", VXR(4, 774,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3256. {"udi12fcm.", APU(4, 899,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3257. {"udi12fcm", APU(4, 899,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3258. {"vsum4sbs", VX (4,1800), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3259. {"vextubrx", VX (4,1805), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3260. {"maclhwuo", XO (4, 396,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3261. {"maclhwuo.", XO (4, 396,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3262. {"vsubshs", VX (4,1856), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3263. {"vclzh", VX (4,1858), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3264. {"vpopcnth", VX (4,1859), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3265. {"vslv", VX (4,1860), VX_MASK, PPCVEC3, 0, {VD, VA, VB}},
  3266. {"vcmpgtsh.", VXR(4, 838,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3267. {"vextuhrx", VX (4,1869), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3268. {"udi13fcm.", APU(4, 931,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3269. {"udi13fcm", APU(4, 931,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3270. {"maclhwo", XO (4, 428,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3271. {"maclhwo.", XO (4, 428,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3272. {"nmaclhwo", XO (4, 430,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3273. {"nmaclhwo.", XO (4, 430,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3274. {"vsubsws", VX (4,1920), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3275. {"vclzw", VX (4,1922), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3276. {"vpopcntw", VX (4,1923), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3277. {"vcmpgtsw.", VXR(4, 902,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3278. {"udi14fcm.", APU(4, 963,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3279. {"udi14fcm", APU(4, 963,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3280. {"vsumsws", VX (4,1928), VX_MASK, PPCVEC, 0, {VD, VA, VB}},
  3281. {"vmrgew", VX (4,1932), VX_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3282. {"vextuwrx", VX (4,1933), VX_MASK, PPCVEC3, 0, {RT, RA, VB}},
  3283. {"maclhwsuo", XO (4, 460,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3284. {"maclhwsuo.", XO (4, 460,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3285. {"vclzd", VX (4,1986), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3286. {"vpopcntd", VX (4,1987), VXVA_MASK, PPCVEC2, 0, {VD, VB}},
  3287. {"vcmpbfp.", VXR(4, 966,1), VXR_MASK, PPCVEC, 0, {VD, VA, VB}},
  3288. {"udi15fcm.", APU(4, 995,0), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3289. {"vcmpgtsd.", VXR(4, 967,1), VXR_MASK, PPCVEC2, 0, {VD, VA, VB}},
  3290. {"udi15fcm", APU(4, 995,1), APU_MASK, PPC440, PPC476, {URT, URA, URB}},
  3291. {"maclhwso", XO (4, 492,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3292. {"maclhwso.", XO (4, 492,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3293. {"nmaclhwso", XO (4, 494,1,0), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3294. {"nmaclhwso.", XO (4, 494,1,1), XO_MASK, MULHW, 0, {RT, RA, RB}},
  3295. {"dcbz_l", X (4,1014), XRT_MASK, PPCPS, 0, {RA, RB}},
  3296. {"mulli", OP(7), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
  3297. {"muli", OP(7), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
  3298. {"subfic", OP(8), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
  3299. {"sfi", OP(8), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
  3300. {"dozi", OP(9), OP_MASK, M601, PPCVLE, {RT, RA, SI}},
  3301. {"cmplwi", OPL(10,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, UISIGNOPT}},
  3302. {"cmpldi", OPL(10,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, UISIGNOPT}},
  3303. {"cmpli", OP(10), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, UISIGNOPT}},
  3304. {"cmpli", OP(10), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, UISIGNOPT}},
  3305. {"cmpwi", OPL(11,0), OPL_MASK, PPCCOM, PPCVLE, {OBF, RA, SI}},
  3306. {"cmpdi", OPL(11,1), OPL_MASK, PPC64, PPCVLE, {OBF, RA, SI}},
  3307. {"cmpi", OP(11), OP_MASK, PPC, PPCVLE, {BF, L32OPT, RA, SI}},
  3308. {"cmpi", OP(11), OP_MASK, PWRCOM, PPC|PPCVLE, {BF, RA, SI}},
  3309. {"addic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
  3310. {"ai", OP(12), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
  3311. {"subic", OP(12), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
  3312. {"addic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, SI}},
  3313. {"ai.", OP(13), OP_MASK, PWRCOM, PPCVLE, {RT, RA, SI}},
  3314. {"subic.", OP(13), OP_MASK, PPCCOM, PPCVLE, {RT, RA, NSI}},
  3315. {"li", OP(14), DRA_MASK, PPCCOM, PPCVLE, {RT, SI}},
  3316. {"lil", OP(14), DRA_MASK, PWRCOM, PPCVLE, {RT, SI}},
  3317. {"addi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SI}},
  3318. {"cal", OP(14), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
  3319. {"subi", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSI}},
  3320. {"la", OP(14), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
  3321. {"lis", OP(15), DRA_MASK, PPCCOM, PPCVLE, {RT, SISIGNOPT}},
  3322. {"liu", OP(15), DRA_MASK, PWRCOM, PPCVLE, {RT, SISIGNOPT}},
  3323. {"addis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
  3324. {"cau", OP(15), OP_MASK, PWRCOM, PPCVLE, {RT, RA0, SISIGNOPT}},
  3325. {"subis", OP(15), OP_MASK, PPCCOM, PPCVLE, {RT, RA0, NSISIGNOPT}},
  3326. {"bdnz-", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
  3327. {"bdnz+", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
  3328. {"bdnz", BBO(16,BODNZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
  3329. {"bdn", BBO(16,BODNZ,0,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
  3330. {"bdnzl-", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
  3331. {"bdnzl+", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
  3332. {"bdnzl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BD}},
  3333. {"bdnl", BBO(16,BODNZ,0,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BD}},
  3334. {"bdnza-", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
  3335. {"bdnza+", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
  3336. {"bdnza", BBO(16,BODNZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
  3337. {"bdna", BBO(16,BODNZ,1,0), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
  3338. {"bdnzla-", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
  3339. {"bdnzla+", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
  3340. {"bdnzla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDA}},
  3341. {"bdnla", BBO(16,BODNZ,1,1), BBOATBI_MASK, PWRCOM, PPCVLE, {BDA}},
  3342. {"bdz-", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
  3343. {"bdz+", BBO(16,BODZ,0,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
  3344. {"bdz", BBO(16,BODZ,0,0), BBOATBI_MASK, COM, PPCVLE, {BD}},
  3345. {"bdzl-", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDM}},
  3346. {"bdzl+", BBO(16,BODZ,0,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDP}},
  3347. {"bdzl", BBO(16,BODZ,0,1), BBOATBI_MASK, COM, PPCVLE, {BD}},
  3348. {"bdza-", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
  3349. {"bdza+", BBO(16,BODZ,1,0), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
  3350. {"bdza", BBO(16,BODZ,1,0), BBOATBI_MASK, COM, PPCVLE, {BDA}},
  3351. {"bdzla-", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDMA}},
  3352. {"bdzla+", BBO(16,BODZ,1,1), BBOATBI_MASK, PPCCOM, PPCVLE, {BDPA}},
  3353. {"bdzla", BBO(16,BODZ,1,1), BBOATBI_MASK, COM, PPCVLE, {BDA}},
  3354. {"bge-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3355. {"bge+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3356. {"bge", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3357. {"bnl-", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3358. {"bnl+", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3359. {"bnl", BBOCB(16,BOF,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3360. {"bgel-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3361. {"bgel+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3362. {"bgel", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3363. {"bnll-", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3364. {"bnll+", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3365. {"bnll", BBOCB(16,BOF,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3366. {"bgea-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3367. {"bgea+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3368. {"bgea", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3369. {"bnla-", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3370. {"bnla+", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3371. {"bnla", BBOCB(16,BOF,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3372. {"bgela-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3373. {"bgela+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3374. {"bgela", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3375. {"bnlla-", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3376. {"bnlla+", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3377. {"bnlla", BBOCB(16,BOF,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3378. {"ble-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3379. {"ble+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3380. {"ble", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3381. {"bng-", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3382. {"bng+", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3383. {"bng", BBOCB(16,BOF,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3384. {"blel-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3385. {"blel+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3386. {"blel", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3387. {"bngl-", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3388. {"bngl+", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3389. {"bngl", BBOCB(16,BOF,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3390. {"blea-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3391. {"blea+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3392. {"blea", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3393. {"bnga-", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3394. {"bnga+", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3395. {"bnga", BBOCB(16,BOF,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3396. {"blela-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3397. {"blela+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3398. {"blela", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3399. {"bngla-", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3400. {"bngla+", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3401. {"bngla", BBOCB(16,BOF,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3402. {"bne-", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3403. {"bne+", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3404. {"bne", BBOCB(16,BOF,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3405. {"bnel-", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3406. {"bnel+", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3407. {"bnel", BBOCB(16,BOF,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3408. {"bnea-", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3409. {"bnea+", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3410. {"bnea", BBOCB(16,BOF,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3411. {"bnela-", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3412. {"bnela+", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3413. {"bnela", BBOCB(16,BOF,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3414. {"bns-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3415. {"bns+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3416. {"bns", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3417. {"bnu-", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3418. {"bnu+", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3419. {"bnu", BBOCB(16,BOF,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
  3420. {"bnsl-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3421. {"bnsl+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3422. {"bnsl", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3423. {"bnul-", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3424. {"bnul+", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3425. {"bnul", BBOCB(16,BOF,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
  3426. {"bnsa-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3427. {"bnsa+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3428. {"bnsa", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3429. {"bnua-", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3430. {"bnua+", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3431. {"bnua", BBOCB(16,BOF,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
  3432. {"bnsla-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3433. {"bnsla+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3434. {"bnsla", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3435. {"bnula-", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3436. {"bnula+", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3437. {"bnula", BBOCB(16,BOF,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
  3438. {"blt-", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3439. {"blt+", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3440. {"blt", BBOCB(16,BOT,CBLT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3441. {"bltl-", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3442. {"bltl+", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3443. {"bltl", BBOCB(16,BOT,CBLT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3444. {"blta-", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3445. {"blta+", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3446. {"blta", BBOCB(16,BOT,CBLT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3447. {"bltla-", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3448. {"bltla+", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3449. {"bltla", BBOCB(16,BOT,CBLT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3450. {"bgt-", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3451. {"bgt+", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3452. {"bgt", BBOCB(16,BOT,CBGT,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3453. {"bgtl-", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3454. {"bgtl+", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3455. {"bgtl", BBOCB(16,BOT,CBGT,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3456. {"bgta-", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3457. {"bgta+", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3458. {"bgta", BBOCB(16,BOT,CBGT,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3459. {"bgtla-", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3460. {"bgtla+", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3461. {"bgtla", BBOCB(16,BOT,CBGT,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3462. {"beq-", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3463. {"beq+", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3464. {"beq", BBOCB(16,BOT,CBEQ,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3465. {"beql-", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3466. {"beql+", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3467. {"beql", BBOCB(16,BOT,CBEQ,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3468. {"beqa-", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3469. {"beqa+", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3470. {"beqa", BBOCB(16,BOT,CBEQ,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3471. {"beqla-", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3472. {"beqla+", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3473. {"beqla", BBOCB(16,BOT,CBEQ,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3474. {"bso-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3475. {"bso+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3476. {"bso", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3477. {"bun-", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3478. {"bun+", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3479. {"bun", BBOCB(16,BOT,CBSO,0,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
  3480. {"bsol-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3481. {"bsol+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3482. {"bsol", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, COM, PPCVLE, {CR, BD}},
  3483. {"bunl-", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDM}},
  3484. {"bunl+", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDP}},
  3485. {"bunl", BBOCB(16,BOT,CBSO,0,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BD}},
  3486. {"bsoa-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3487. {"bsoa+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3488. {"bsoa", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3489. {"buna-", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3490. {"buna+", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3491. {"buna", BBOCB(16,BOT,CBSO,1,0), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
  3492. {"bsola-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3493. {"bsola+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3494. {"bsola", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, COM, PPCVLE, {CR, BDA}},
  3495. {"bunla-", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDMA}},
  3496. {"bunla+", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDPA}},
  3497. {"bunla", BBOCB(16,BOT,CBSO,1,1), BBOATCB_MASK, PPCCOM, PPCVLE, {CR, BDA}},
  3498. {"bdnzf-", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3499. {"bdnzf+", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3500. {"bdnzf", BBO(16,BODNZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3501. {"bdnzfl-", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3502. {"bdnzfl+", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3503. {"bdnzfl", BBO(16,BODNZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3504. {"bdnzfa-", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3505. {"bdnzfa+", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3506. {"bdnzfa", BBO(16,BODNZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3507. {"bdnzfla-", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3508. {"bdnzfla+", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3509. {"bdnzfla", BBO(16,BODNZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3510. {"bdzf-", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3511. {"bdzf+", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3512. {"bdzf", BBO(16,BODZF,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3513. {"bdzfl-", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3514. {"bdzfl+", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3515. {"bdzfl", BBO(16,BODZF,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3516. {"bdzfa-", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3517. {"bdzfa+", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3518. {"bdzfa", BBO(16,BODZF,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3519. {"bdzfla-", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3520. {"bdzfla+", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3521. {"bdzfla", BBO(16,BODZF,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3522. {"bf-", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
  3523. {"bf+", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
  3524. {"bf", BBO(16,BOF,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3525. {"bbf", BBO(16,BOF,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
  3526. {"bfl-", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
  3527. {"bfl+", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
  3528. {"bfl", BBO(16,BOF,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3529. {"bbfl", BBO(16,BOF,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
  3530. {"bfa-", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
  3531. {"bfa+", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
  3532. {"bfa", BBO(16,BOF,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3533. {"bbfa", BBO(16,BOF,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
  3534. {"bfla-", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
  3535. {"bfla+", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
  3536. {"bfla", BBO(16,BOF,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3537. {"bbfla", BBO(16,BOF,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
  3538. {"bdnzt-", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3539. {"bdnzt+", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3540. {"bdnzt", BBO(16,BODNZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3541. {"bdnztl-", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3542. {"bdnztl+", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3543. {"bdnztl", BBO(16,BODNZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3544. {"bdnzta-", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3545. {"bdnzta+", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3546. {"bdnzta", BBO(16,BODNZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3547. {"bdnztla-", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3548. {"bdnztla+", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3549. {"bdnztla", BBO(16,BODNZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3550. {"bdzt-", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3551. {"bdzt+", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3552. {"bdzt", BBO(16,BODZT,0,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3553. {"bdztl-", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDM}},
  3554. {"bdztl+", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDP}},
  3555. {"bdztl", BBO(16,BODZT,0,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3556. {"bdzta-", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3557. {"bdzta+", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3558. {"bdzta", BBO(16,BODZT,1,0), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3559. {"bdztla-", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDMA}},
  3560. {"bdztla+", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, ISA_V2|PPCVLE, {BI, BDPA}},
  3561. {"bdztla", BBO(16,BODZT,1,1), BBOY_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3562. {"bt-", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
  3563. {"bt+", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
  3564. {"bt", BBO(16,BOT,0,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3565. {"bbt", BBO(16,BOT,0,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
  3566. {"btl-", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDM}},
  3567. {"btl+", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDP}},
  3568. {"btl", BBO(16,BOT,0,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BD}},
  3569. {"bbtl", BBO(16,BOT,0,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BD}},
  3570. {"bta-", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
  3571. {"bta+", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
  3572. {"bta", BBO(16,BOT,1,0), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3573. {"bbta", BBO(16,BOT,1,0), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
  3574. {"btla-", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDMA}},
  3575. {"btla+", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDPA}},
  3576. {"btla", BBO(16,BOT,1,1), BBOAT_MASK, PPCCOM, PPCVLE, {BI, BDA}},
  3577. {"bbtla", BBO(16,BOT,1,1), BBOAT_MASK, PWRCOM, PPCVLE, {BI, BDA}},
  3578. {"bc-", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDM}},
  3579. {"bc+", B(16,0,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDP}},
  3580. {"bc", B(16,0,0), B_MASK, COM, PPCVLE, {BO, BI, BD}},
  3581. {"bcl-", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDM}},
  3582. {"bcl+", B(16,0,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDP}},
  3583. {"bcl", B(16,0,1), B_MASK, COM, PPCVLE, {BO, BI, BD}},
  3584. {"bca-", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDMA}},
  3585. {"bca+", B(16,1,0), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDPA}},
  3586. {"bca", B(16,1,0), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
  3587. {"bcla-", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDMA}},
  3588. {"bcla+", B(16,1,1), B_MASK, PPCCOM, PPCVLE, {BOE, BI, BDPA}},
  3589. {"bcla", B(16,1,1), B_MASK, COM, PPCVLE, {BO, BI, BDA}},
  3590. {"svc", SC(17,0,0), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
  3591. {"svcl", SC(17,0,1), SC_MASK, POWER, PPCVLE, {SVC_LEV, FL1, FL2}},
  3592. {"sc", SC(17,1,0), SC_MASK, PPC, PPCVLE, {LEV}},
  3593. {"svca", SC(17,1,0), SC_MASK, PWRCOM, PPCVLE, {SV}},
  3594. {"svcla", SC(17,1,1), SC_MASK, POWER, PPCVLE, {SV}},
  3595. {"b", B(18,0,0), B_MASK, COM, PPCVLE, {LI}},
  3596. {"bl", B(18,0,1), B_MASK, COM, PPCVLE, {LI}},
  3597. {"ba", B(18,1,0), B_MASK, COM, PPCVLE, {LIA}},
  3598. {"bla", B(18,1,1), B_MASK, COM, PPCVLE, {LIA}},
  3599. {"mcrf", XL(19,0), XLBB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
  3600. {"addpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, DXD}},
  3601. {"subpcis", DX(19,2), DX_MASK, POWER9, PPCVLE, {RT, NDXD}},
  3602. {"bdnzlr", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3603. {"bdnzlr-", XLO(19,BODNZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3604. {"bdnzlrl", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3605. {"bdnzlrl-", XLO(19,BODNZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3606. {"bdnzlr+", XLO(19,BODNZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3607. {"bdnzlrl+", XLO(19,BODNZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3608. {"bdzlr", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3609. {"bdzlr-", XLO(19,BODZ,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3610. {"bdzlrl", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3611. {"bdzlrl-", XLO(19,BODZ,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3612. {"bdzlr+", XLO(19,BODZP,16,0), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3613. {"bdzlrl+", XLO(19,BODZP,16,1), XLBOBIBB_MASK, PPCCOM, ISA_V2|PPCVLE, {0}},
  3614. {"blr", XLO(19,BOU,16,0), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3615. {"br", XLO(19,BOU,16,0), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
  3616. {"blrl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PPCCOM, PPCVLE, {0}},
  3617. {"brl", XLO(19,BOU,16,1), XLBOBIBB_MASK, PWRCOM, PPCVLE, {0}},
  3618. {"bdnzlr-", XLO(19,BODNZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3619. {"bdnzlrl-", XLO(19,BODNZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3620. {"bdnzlr+", XLO(19,BODNZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3621. {"bdnzlrl+", XLO(19,BODNZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3622. {"bdzlr-", XLO(19,BODZM4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3623. {"bdzlrl-", XLO(19,BODZM4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3624. {"bdzlr+", XLO(19,BODZP4,16,0), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3625. {"bdzlrl+", XLO(19,BODZP4,16,1), XLBOBIBB_MASK, ISA_V2, PPCVLE, {0}},
  3626. {"bgelr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3627. {"bgelr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3628. {"bger", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3629. {"bnllr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3630. {"bnllr-", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3631. {"bnlr", XLOCB(19,BOF,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3632. {"bgelrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3633. {"bgelrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3634. {"bgerl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3635. {"bnllrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3636. {"bnllrl-", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3637. {"bnlrl", XLOCB(19,BOF,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3638. {"blelr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3639. {"blelr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3640. {"bler", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3641. {"bnglr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3642. {"bnglr-", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3643. {"bngr", XLOCB(19,BOF,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3644. {"blelrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3645. {"blelrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3646. {"blerl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3647. {"bnglrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3648. {"bnglrl-", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3649. {"bngrl", XLOCB(19,BOF,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3650. {"bnelr", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3651. {"bnelr-", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3652. {"bner", XLOCB(19,BOF,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3653. {"bnelrl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3654. {"bnelrl-", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3655. {"bnerl", XLOCB(19,BOF,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3656. {"bnslr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3657. {"bnslr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3658. {"bnsr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3659. {"bnulr", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3660. {"bnulr-", XLOCB(19,BOF,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3661. {"bnslrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3662. {"bnslrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3663. {"bnsrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3664. {"bnulrl", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3665. {"bnulrl-", XLOCB(19,BOF,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3666. {"bgelr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3667. {"bnllr+", XLOCB(19,BOFP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3668. {"bgelrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3669. {"bnllrl+", XLOCB(19,BOFP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3670. {"blelr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3671. {"bnglr+", XLOCB(19,BOFP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3672. {"blelrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3673. {"bnglrl+", XLOCB(19,BOFP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3674. {"bnelr+", XLOCB(19,BOFP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3675. {"bnelrl+", XLOCB(19,BOFP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3676. {"bnslr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3677. {"bnulr+", XLOCB(19,BOFP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3678. {"bnslrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3679. {"bnulrl+", XLOCB(19,BOFP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3680. {"bgelr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3681. {"bnllr-", XLOCB(19,BOFM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3682. {"bgelrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3683. {"bnllrl-", XLOCB(19,BOFM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3684. {"blelr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3685. {"bnglr-", XLOCB(19,BOFM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3686. {"blelrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3687. {"bnglrl-", XLOCB(19,BOFM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3688. {"bnelr-", XLOCB(19,BOFM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3689. {"bnelrl-", XLOCB(19,BOFM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3690. {"bnslr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3691. {"bnulr-", XLOCB(19,BOFM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3692. {"bnslrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3693. {"bnulrl-", XLOCB(19,BOFM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3694. {"bgelr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3695. {"bnllr+", XLOCB(19,BOFP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3696. {"bgelrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3697. {"bnllrl+", XLOCB(19,BOFP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3698. {"blelr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3699. {"bnglr+", XLOCB(19,BOFP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3700. {"blelrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3701. {"bnglrl+", XLOCB(19,BOFP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3702. {"bnelr+", XLOCB(19,BOFP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3703. {"bnelrl+", XLOCB(19,BOFP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3704. {"bnslr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3705. {"bnulr+", XLOCB(19,BOFP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3706. {"bnslrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3707. {"bnulrl+", XLOCB(19,BOFP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3708. {"bltlr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3709. {"bltlr-", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3710. {"bltr", XLOCB(19,BOT,CBLT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3711. {"bltlrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3712. {"bltlrl-", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3713. {"bltrl", XLOCB(19,BOT,CBLT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3714. {"bgtlr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3715. {"bgtlr-", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3716. {"bgtr", XLOCB(19,BOT,CBGT,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3717. {"bgtlrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3718. {"bgtlrl-", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3719. {"bgtrl", XLOCB(19,BOT,CBGT,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3720. {"beqlr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3721. {"beqlr-", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3722. {"beqr", XLOCB(19,BOT,CBEQ,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3723. {"beqlrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3724. {"beqlrl-", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3725. {"beqrl", XLOCB(19,BOT,CBEQ,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3726. {"bsolr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3727. {"bsolr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3728. {"bsor", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3729. {"bunlr", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3730. {"bunlr-", XLOCB(19,BOT,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3731. {"bsolrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3732. {"bsolrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3733. {"bsorl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PWRCOM, PPCVLE, {CR}},
  3734. {"bunlrl", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3735. {"bunlrl-", XLOCB(19,BOT,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3736. {"bltlr+", XLOCB(19,BOTP,CBLT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3737. {"bltlrl+", XLOCB(19,BOTP,CBLT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3738. {"bgtlr+", XLOCB(19,BOTP,CBGT,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3739. {"bgtlrl+", XLOCB(19,BOTP,CBGT,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3740. {"beqlr+", XLOCB(19,BOTP,CBEQ,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3741. {"beqlrl+", XLOCB(19,BOTP,CBEQ,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3742. {"bsolr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3743. {"bunlr+", XLOCB(19,BOTP,CBSO,16,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3744. {"bsolrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3745. {"bunlrl+", XLOCB(19,BOTP,CBSO,16,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3746. {"bltlr-", XLOCB(19,BOTM4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3747. {"bltlrl-", XLOCB(19,BOTM4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3748. {"bgtlr-", XLOCB(19,BOTM4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3749. {"bgtlrl-", XLOCB(19,BOTM4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3750. {"beqlr-", XLOCB(19,BOTM4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3751. {"beqlrl-", XLOCB(19,BOTM4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3752. {"bsolr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3753. {"bunlr-", XLOCB(19,BOTM4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3754. {"bsolrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3755. {"bunlrl-", XLOCB(19,BOTM4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3756. {"bltlr+", XLOCB(19,BOTP4,CBLT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3757. {"bltlrl+", XLOCB(19,BOTP4,CBLT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3758. {"bgtlr+", XLOCB(19,BOTP4,CBGT,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3759. {"bgtlrl+", XLOCB(19,BOTP4,CBGT,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3760. {"beqlr+", XLOCB(19,BOTP4,CBEQ,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3761. {"beqlrl+", XLOCB(19,BOTP4,CBEQ,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3762. {"bsolr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3763. {"bunlr+", XLOCB(19,BOTP4,CBSO,16,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3764. {"bsolrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3765. {"bunlrl+", XLOCB(19,BOTP4,CBSO,16,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3766. {"bdnzflr", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3767. {"bdnzflr-", XLO(19,BODNZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3768. {"bdnzflrl", XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3769. {"bdnzflrl-",XLO(19,BODNZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3770. {"bdnzflr+", XLO(19,BODNZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3771. {"bdnzflrl+",XLO(19,BODNZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3772. {"bdzflr", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3773. {"bdzflr-", XLO(19,BODZF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3774. {"bdzflrl", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3775. {"bdzflrl-", XLO(19,BODZF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3776. {"bdzflr+", XLO(19,BODZFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3777. {"bdzflrl+", XLO(19,BODZFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3778. {"bflr", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3779. {"bflr-", XLO(19,BOF,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3780. {"bbfr", XLO(19,BOF,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
  3781. {"bflrl", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3782. {"bflrl-", XLO(19,BOF,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3783. {"bbfrl", XLO(19,BOF,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
  3784. {"bflr+", XLO(19,BOFP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3785. {"bflrl+", XLO(19,BOFP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3786. {"bflr-", XLO(19,BOFM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3787. {"bflrl-", XLO(19,BOFM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3788. {"bflr+", XLO(19,BOFP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3789. {"bflrl+", XLO(19,BOFP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3790. {"bdnztlr", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3791. {"bdnztlr-", XLO(19,BODNZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3792. {"bdnztlrl", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3793. {"bdnztlrl-", XLO(19,BODNZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3794. {"bdnztlr+", XLO(19,BODNZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3795. {"bdnztlrl+", XLO(19,BODNZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3796. {"bdztlr", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3797. {"bdztlr-", XLO(19,BODZT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3798. {"bdztlrl", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3799. {"bdztlrl-", XLO(19,BODZT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3800. {"bdztlr+", XLO(19,BODZTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3801. {"bdztlrl+", XLO(19,BODZTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3802. {"btlr", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3803. {"btlr-", XLO(19,BOT,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3804. {"bbtr", XLO(19,BOT,16,0), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
  3805. {"btlrl", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3806. {"btlrl-", XLO(19,BOT,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3807. {"bbtrl", XLO(19,BOT,16,1), XLBOBB_MASK, PWRCOM, PPCVLE, {BI}},
  3808. {"btlr+", XLO(19,BOTP,16,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3809. {"btlrl+", XLO(19,BOTP,16,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3810. {"btlr-", XLO(19,BOTM4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3811. {"btlrl-", XLO(19,BOTM4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3812. {"btlr+", XLO(19,BOTP4,16,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3813. {"btlrl+", XLO(19,BOTP4,16,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3814. {"bclr-", XLYLK(19,16,0,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3815. {"bclrl-", XLYLK(19,16,0,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3816. {"bclr+", XLYLK(19,16,1,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3817. {"bclrl+", XLYLK(19,16,1,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3818. {"bclr", XLLK(19,16,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
  3819. {"bcr", XLLK(19,16,0), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
  3820. {"bclrl", XLLK(19,16,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
  3821. {"bcrl", XLLK(19,16,1), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
  3822. {"rfid", XL(19,18), 0xffffffff, PPC64, PPCVLE, {0}},
  3823. {"crnot", XL(19,33), XL_MASK, PPCCOM, PPCVLE, {BT, BA, BBA}},
  3824. {"crnor", XL(19,33), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3825. {"rfmci", X(19,38), 0xffffffff, PPCRFMCI|PPCA2|PPC476, PPCVLE, {0}},
  3826. {"rfdi", XL(19,39), 0xffffffff, E500MC, PPCVLE, {0}},
  3827. {"rfi", XL(19,50), 0xffffffff, COM, PPCVLE, {0}},
  3828. {"rfci", XL(19,51), 0xffffffff, PPC403|BOOKE|PPCE300|PPCA2|PPC476, PPCVLE, {0}},
  3829. {"rfsvc", XL(19,82), 0xffffffff, POWER, PPCVLE, {0}},
  3830. {"rfgi", XL(19,102), 0xffffffff, E500MC|PPCA2, PPCVLE, {0}},
  3831. {"crandc", XL(19,129), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3832. {"rfebb", XL(19,146), XLS_MASK, POWER8, PPCVLE, {SXL}},
  3833. {"isync", XL(19,150), 0xffffffff, PPCCOM, PPCVLE, {0}},
  3834. {"ics", XL(19,150), 0xffffffff, PWRCOM, PPCVLE, {0}},
  3835. {"crclr", XL(19,193), XL_MASK, PPCCOM, PPCVLE, {BT, BAT, BBA}},
  3836. {"crxor", XL(19,193), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3837. {"dnh", X(19,198), X_MASK, E500MC, PPCVLE, {DUI, DUIS}},
  3838. {"crnand", XL(19,225), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3839. {"crand", XL(19,257), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3840. {"hrfid", XL(19,274), 0xffffffff, POWER5|CELL, PPC476|PPCVLE, {0}},
  3841. {"crset", XL(19,289), XL_MASK, PPCCOM, PPCVLE, {BT, BAT, BBA}},
  3842. {"creqv", XL(19,289), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3843. {"urfid", XL(19,306), 0xffffffff, POWER9, PPCVLE, {0}},
  3844. {"stop", XL(19,370), 0xffffffff, POWER9, PPCVLE, {0}},
  3845. {"doze", XL(19,402), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
  3846. {"crorc", XL(19,417), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3847. {"nap", XL(19,434), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
  3848. {"crmove", XL(19,449), XL_MASK, PPCCOM, PPCVLE, {BT, BA, BBA}},
  3849. {"cror", XL(19,449), XL_MASK, COM, PPCVLE, {BT, BA, BB}},
  3850. {"sleep", XL(19,466), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
  3851. {"rvwinkle", XL(19,498), 0xffffffff, POWER6, POWER9|PPCVLE, {0}},
  3852. {"bctr", XLO(19,BOU,528,0), XLBOBIBB_MASK, COM, PPCVLE, {0}},
  3853. {"bctrl", XLO(19,BOU,528,1), XLBOBIBB_MASK, COM, PPCVLE, {0}},
  3854. {"bgectr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3855. {"bgectr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3856. {"bnlctr", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3857. {"bnlctr-", XLOCB(19,BOF,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3858. {"bgectrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3859. {"bgectrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3860. {"bnlctrl", XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3861. {"bnlctrl-",XLOCB(19,BOF,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3862. {"blectr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3863. {"blectr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3864. {"bngctr", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3865. {"bngctr-", XLOCB(19,BOF,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3866. {"blectrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3867. {"blectrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3868. {"bngctrl", XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3869. {"bngctrl-",XLOCB(19,BOF,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3870. {"bnectr", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3871. {"bnectr-", XLOCB(19,BOF,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3872. {"bnectrl", XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3873. {"bnectrl-",XLOCB(19,BOF,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3874. {"bnsctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3875. {"bnsctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3876. {"bnuctr", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3877. {"bnuctr-", XLOCB(19,BOF,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3878. {"bnsctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3879. {"bnsctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3880. {"bnuctrl", XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3881. {"bnuctrl-",XLOCB(19,BOF,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3882. {"bgectr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3883. {"bnlctr+", XLOCB(19,BOFP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3884. {"bgectrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3885. {"bnlctrl+",XLOCB(19,BOFP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3886. {"blectr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3887. {"bngctr+", XLOCB(19,BOFP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3888. {"blectrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3889. {"bngctrl+",XLOCB(19,BOFP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3890. {"bnectr+", XLOCB(19,BOFP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3891. {"bnectrl+",XLOCB(19,BOFP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3892. {"bnsctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3893. {"bnuctr+", XLOCB(19,BOFP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3894. {"bnsctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3895. {"bnuctrl+",XLOCB(19,BOFP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3896. {"bgectr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3897. {"bnlctr-", XLOCB(19,BOFM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3898. {"bgectrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3899. {"bnlctrl-",XLOCB(19,BOFM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3900. {"blectr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3901. {"bngctr-", XLOCB(19,BOFM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3902. {"blectrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3903. {"bngctrl-",XLOCB(19,BOFM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3904. {"bnectr-", XLOCB(19,BOFM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3905. {"bnectrl-",XLOCB(19,BOFM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3906. {"bnsctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3907. {"bnuctr-", XLOCB(19,BOFM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3908. {"bnsctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3909. {"bnuctrl-",XLOCB(19,BOFM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3910. {"bgectr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3911. {"bnlctr+", XLOCB(19,BOFP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3912. {"bgectrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3913. {"bnlctrl+",XLOCB(19,BOFP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3914. {"blectr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3915. {"bngctr+", XLOCB(19,BOFP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3916. {"blectrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3917. {"bngctrl+",XLOCB(19,BOFP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3918. {"bnectr+", XLOCB(19,BOFP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3919. {"bnectrl+",XLOCB(19,BOFP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3920. {"bnsctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3921. {"bnuctr+", XLOCB(19,BOFP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3922. {"bnsctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3923. {"bnuctrl+",XLOCB(19,BOFP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3924. {"bltctr", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3925. {"bltctr-", XLOCB(19,BOT,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3926. {"bltctrl", XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3927. {"bltctrl-",XLOCB(19,BOT,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3928. {"bgtctr", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3929. {"bgtctr-", XLOCB(19,BOT,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3930. {"bgtctrl", XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3931. {"bgtctrl-",XLOCB(19,BOT,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3932. {"beqctr", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3933. {"beqctr-", XLOCB(19,BOT,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3934. {"beqctrl", XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3935. {"beqctrl-",XLOCB(19,BOT,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3936. {"bsoctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3937. {"bsoctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3938. {"bunctr", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3939. {"bunctr-", XLOCB(19,BOT,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3940. {"bsoctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3941. {"bsoctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3942. {"bunctrl", XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, PPCVLE, {CR}},
  3943. {"bunctrl-",XLOCB(19,BOT,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3944. {"bltctr+", XLOCB(19,BOTP,CBLT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3945. {"bltctrl+",XLOCB(19,BOTP,CBLT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3946. {"bgtctr+", XLOCB(19,BOTP,CBGT,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3947. {"bgtctrl+",XLOCB(19,BOTP,CBGT,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3948. {"beqctr+", XLOCB(19,BOTP,CBEQ,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3949. {"beqctrl+",XLOCB(19,BOTP,CBEQ,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3950. {"bsoctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3951. {"bunctr+", XLOCB(19,BOTP,CBSO,528,0), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3952. {"bsoctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3953. {"bunctrl+",XLOCB(19,BOTP,CBSO,528,1), XLBOCBBB_MASK, PPCCOM, ISA_V2|PPCVLE, {CR}},
  3954. {"bltctr-", XLOCB(19,BOTM4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3955. {"bltctrl-",XLOCB(19,BOTM4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3956. {"bgtctr-", XLOCB(19,BOTM4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3957. {"bgtctrl-",XLOCB(19,BOTM4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3958. {"beqctr-", XLOCB(19,BOTM4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3959. {"beqctrl-",XLOCB(19,BOTM4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3960. {"bsoctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3961. {"bunctr-", XLOCB(19,BOTM4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3962. {"bsoctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3963. {"bunctrl-",XLOCB(19,BOTM4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3964. {"bltctr+", XLOCB(19,BOTP4,CBLT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3965. {"bltctrl+",XLOCB(19,BOTP4,CBLT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3966. {"bgtctr+", XLOCB(19,BOTP4,CBGT,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3967. {"bgtctrl+",XLOCB(19,BOTP4,CBGT,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3968. {"beqctr+", XLOCB(19,BOTP4,CBEQ,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3969. {"beqctrl+",XLOCB(19,BOTP4,CBEQ,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3970. {"bsoctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3971. {"bunctr+", XLOCB(19,BOTP4,CBSO,528,0), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3972. {"bsoctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3973. {"bunctrl+",XLOCB(19,BOTP4,CBSO,528,1), XLBOCBBB_MASK, ISA_V2, PPCVLE, {CR}},
  3974. {"bfctr", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3975. {"bfctr-", XLO(19,BOF,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3976. {"bfctrl", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3977. {"bfctrl-", XLO(19,BOF,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3978. {"bfctr+", XLO(19,BOFP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3979. {"bfctrl+", XLO(19,BOFP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3980. {"bfctr-", XLO(19,BOFM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3981. {"bfctrl-", XLO(19,BOFM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3982. {"bfctr+", XLO(19,BOFP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3983. {"bfctrl+", XLO(19,BOFP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3984. {"btctr", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3985. {"btctr-", XLO(19,BOT,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3986. {"btctrl", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, PPCVLE, {BI}},
  3987. {"btctrl-", XLO(19,BOT,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3988. {"btctr+", XLO(19,BOTP,528,0), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3989. {"btctrl+", XLO(19,BOTP,528,1), XLBOBB_MASK, PPCCOM, ISA_V2|PPCVLE, {BI}},
  3990. {"btctr-", XLO(19,BOTM4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3991. {"btctrl-", XLO(19,BOTM4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3992. {"btctr+", XLO(19,BOTP4,528,0), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3993. {"btctrl+", XLO(19,BOTP4,528,1), XLBOBB_MASK, ISA_V2, PPCVLE, {BI}},
  3994. {"bcctr-", XLYLK(19,528,0,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3995. {"bcctrl-", XLYLK(19,528,0,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3996. {"bcctr+", XLYLK(19,528,1,0), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3997. {"bcctrl+", XLYLK(19,528,1,1), XLYBB_MASK, PPCCOM, PPCVLE, {BOE, BI}},
  3998. {"bcctr", XLLK(19,528,0), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
  3999. {"bcc", XLLK(19,528,0), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
  4000. {"bcctrl", XLLK(19,528,1), XLBH_MASK, PPCCOM, PPCVLE, {BO, BI, BH}},
  4001. {"bccl", XLLK(19,528,1), XLBB_MASK, PWRCOM, PPCVLE, {BO, BI}},
  4002. {"bctar-", XLYLK(19,560,0,0), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
  4003. {"bctarl-", XLYLK(19,560,0,1), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
  4004. {"bctar+", XLYLK(19,560,1,0), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
  4005. {"bctarl+", XLYLK(19,560,1,1), XLYBB_MASK, POWER8, PPCVLE, {BOE, BI}},
  4006. {"bctar", XLLK(19,560,0), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
  4007. {"bctarl", XLLK(19,560,1), XLBH_MASK, POWER8, PPCVLE, {BO, BI, BH}},
  4008. {"rlwimi", M(20,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4009. {"rlimi", M(20,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4010. {"rlwimi.", M(20,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4011. {"rlimi.", M(20,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4012. {"rotlwi", MME(21,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
  4013. {"clrlwi", MME(21,31,0), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
  4014. {"rlwinm", M(21,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4015. {"rlinm", M(21,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4016. {"rotlwi.", MME(21,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, SH}},
  4017. {"clrlwi.", MME(21,31,1), MSHME_MASK, PPCCOM, PPCVLE, {RA, RS, MB}},
  4018. {"rlwinm.", M(21,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4019. {"rlinm.", M(21,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, SH, MBE, ME}},
  4020. {"rlmi", M(22,0), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
  4021. {"rlmi.", M(22,1), M_MASK, M601, PPCVLE, {RA, RS, RB, MBE, ME}},
  4022. {"rotlw", MME(23,31,0), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
  4023. {"rlwnm", M(23,0), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
  4024. {"rlnm", M(23,0), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
  4025. {"rotlw.", MME(23,31,1), MMBME_MASK, PPCCOM, PPCVLE, {RA, RS, RB}},
  4026. {"rlwnm.", M(23,1), M_MASK, PPCCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
  4027. {"rlnm.", M(23,1), M_MASK, PWRCOM, PPCVLE, {RA, RS, RB, MBE, ME}},
  4028. {"nop", OP(24), 0xffffffff, PPCCOM, PPCVLE, {0}},
  4029. {"ori", OP(24), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4030. {"oril", OP(24), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4031. {"oris", OP(25), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4032. {"oriu", OP(25), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4033. {"xnop", OP(26), 0xffffffff, PPCCOM, PPCVLE, {0}},
  4034. {"xori", OP(26), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4035. {"xoril", OP(26), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4036. {"xoris", OP(27), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4037. {"xoriu", OP(27), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4038. {"andi.", OP(28), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4039. {"andil.", OP(28), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4040. {"andis.", OP(29), OP_MASK, PPCCOM, PPCVLE, {RA, RS, UI}},
  4041. {"andiu.", OP(29), OP_MASK, PWRCOM, PPCVLE, {RA, RS, UI}},
  4042. {"rotldi", MD(30,0,0), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
  4043. {"clrldi", MD(30,0,0), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
  4044. {"rldicl", MD(30,0,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4045. {"rotldi.", MD(30,0,1), MDMB_MASK, PPC64, PPCVLE, {RA, RS, SH6}},
  4046. {"clrldi.", MD(30,0,1), MDSH_MASK, PPC64, PPCVLE, {RA, RS, MB6}},
  4047. {"rldicl.", MD(30,0,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4048. {"rldicr", MD(30,1,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
  4049. {"rldicr.", MD(30,1,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, ME6}},
  4050. {"rldic", MD(30,2,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4051. {"rldic.", MD(30,2,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4052. {"rldimi", MD(30,3,0), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4053. {"rldimi.", MD(30,3,1), MD_MASK, PPC64, PPCVLE, {RA, RS, SH6, MB6}},
  4054. {"rotld", MDS(30,8,0), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
  4055. {"rldcl", MDS(30,8,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
  4056. {"rotld.", MDS(30,8,1), MDSMB_MASK, PPC64, PPCVLE, {RA, RS, RB}},
  4057. {"rldcl.", MDS(30,8,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, MB6}},
  4058. {"rldcr", MDS(30,9,0), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
  4059. {"rldcr.", MDS(30,9,1), MDS_MASK, PPC64, PPCVLE, {RA, RS, RB, ME6}},
  4060. {"cmpw", XOPL(31,0,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
  4061. {"cmpd", XOPL(31,0,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
  4062. {"cmp", X(31,0), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
  4063. {"cmp", X(31,0), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
  4064. {"twlgt", XTO(31,4,TOLGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4065. {"tlgt", XTO(31,4,TOLGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4066. {"twllt", XTO(31,4,TOLLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4067. {"tllt", XTO(31,4,TOLLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4068. {"tweq", XTO(31,4,TOEQ), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4069. {"teq", XTO(31,4,TOEQ), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4070. {"twlge", XTO(31,4,TOLGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4071. {"tlge", XTO(31,4,TOLGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4072. {"twlnl", XTO(31,4,TOLNL), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4073. {"tlnl", XTO(31,4,TOLNL), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4074. {"twlle", XTO(31,4,TOLLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4075. {"tlle", XTO(31,4,TOLLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4076. {"twlng", XTO(31,4,TOLNG), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4077. {"tlng", XTO(31,4,TOLNG), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4078. {"twgt", XTO(31,4,TOGT), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4079. {"tgt", XTO(31,4,TOGT), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4080. {"twge", XTO(31,4,TOGE), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4081. {"tge", XTO(31,4,TOGE), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4082. {"twnl", XTO(31,4,TONL), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4083. {"tnl", XTO(31,4,TONL), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4084. {"twlt", XTO(31,4,TOLT), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4085. {"tlt", XTO(31,4,TOLT), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4086. {"twle", XTO(31,4,TOLE), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4087. {"tle", XTO(31,4,TOLE), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4088. {"twng", XTO(31,4,TONG), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4089. {"tng", XTO(31,4,TONG), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4090. {"twne", XTO(31,4,TONE), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4091. {"tne", XTO(31,4,TONE), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4092. {"trap", XTO(31,4,TOU), 0xffffffff, PPCCOM, 0, {0}},
  4093. {"twu", XTO(31,4,TOU), XTO_MASK, PPCCOM, 0, {RA, RB}},
  4094. {"tu", XTO(31,4,TOU), XTO_MASK, PWRCOM, 0, {RA, RB}},
  4095. {"tw", X(31,4), X_MASK, PPCCOM, 0, {TO, RA, RB}},
  4096. {"t", X(31,4), X_MASK, PWRCOM, 0, {TO, RA, RB}},
  4097. {"lvsl", X(31,6), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4098. {"lvebx", X(31,7), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4099. {"lbfcmx", APU(31,7,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4100. {"subfc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4101. {"sf", XO(31,8,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4102. {"subc", XO(31,8,0,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
  4103. {"subfc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4104. {"sf.", XO(31,8,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4105. {"subc.", XO(31,8,0,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
  4106. {"mulhdu", XO(31,9,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4107. {"mulhdu.", XO(31,9,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4108. {"addc", XO(31,10,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4109. {"a", XO(31,10,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4110. {"addc.", XO(31,10,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4111. {"a.", XO(31,10,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4112. {"mulhwu", XO(31,11,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4113. {"mulhwu.", XO(31,11,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4114. {"lxsiwzx", X(31,12), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
  4115. {"isellt", X(31,15), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
  4116. {"tlbilxlpid", XTO(31,18,0), XTO_MASK, E500MC|PPCA2, 0, {0}},
  4117. {"tlbilxpid", XTO(31,18,1), XTO_MASK, E500MC|PPCA2, 0, {0}},
  4118. {"tlbilxva", XTO(31,18,3), XTO_MASK, E500MC|PPCA2, 0, {RA0, RB}},
  4119. {"tlbilx", X(31,18), X_MASK, E500MC|PPCA2, 0, {T, RA0, RB}},
  4120. {"mfcr", XFXM(31,19,0,0), XFXFXM_MASK, COM, 0, {RT, FXM4}},
  4121. {"mfocrf", XFXM(31,19,0,1), XFXFXM_MASK, COM, 0, {RT, FXM}},
  4122. {"lwarx", X(31,20), XEH_MASK, PPC, 0, {RT, RA0, RB, EH}},
  4123. {"ldx", X(31,21), X_MASK, PPC64, 0, {RT, RA0, RB}},
  4124. {"icbt", X(31,22), X_MASK, BOOKE|PPCE300|PPCA2|PPC476, 0, {CT, RA0, RB}},
  4125. {"lwzx", X(31,23), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
  4126. {"lx", X(31,23), X_MASK, PWRCOM, 0, {RT, RA, RB}},
  4127. {"slw", XRC(31,24,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  4128. {"sl", XRC(31,24,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  4129. {"slw.", XRC(31,24,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  4130. {"sl.", XRC(31,24,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  4131. {"cntlzw", XRC(31,26,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
  4132. {"cntlz", XRC(31,26,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
  4133. {"cntlzw.", XRC(31,26,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
  4134. {"cntlz.", XRC(31,26,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
  4135. {"sld", XRC(31,27,0), X_MASK, PPC64, 0, {RA, RS, RB}},
  4136. {"sld.", XRC(31,27,1), X_MASK, PPC64, 0, {RA, RS, RB}},
  4137. {"and", XRC(31,28,0), X_MASK, COM, 0, {RA, RS, RB}},
  4138. {"and.", XRC(31,28,1), X_MASK, COM, 0, {RA, RS, RB}},
  4139. {"maskg", XRC(31,29,0), X_MASK, M601, PPCA2, {RA, RS, RB}},
  4140. {"maskg.", XRC(31,29,1), X_MASK, M601, PPCA2, {RA, RS, RB}},
  4141. {"ldepx", X(31,29), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4142. {"waitasec", X(31,30), XRTRARB_MASK, POWER8, POWER9, {0}},
  4143. {"wait", X(31,30), XWC_MASK, POWER9, 0, {WC}},
  4144. {"lwepx", X(31,31), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4145. {"cmplw", XOPL(31,32,0), XCMPL_MASK, PPCCOM, 0, {OBF, RA, RB}},
  4146. {"cmpld", XOPL(31,32,1), XCMPL_MASK, PPC64, 0, {OBF, RA, RB}},
  4147. {"cmpl", X(31,32), XCMP_MASK, PPC, 0, {BF, L32OPT, RA, RB}},
  4148. {"cmpl", X(31,32), XCMPL_MASK, PWRCOM, PPC, {BF, RA, RB}},
  4149. {"lvsr", X(31,38), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4150. {"lvehx", X(31,39), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4151. {"lhfcmx", APU(31,39,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4152. {"mviwsplt", X(31,46), X_MASK, PPCVEC2, 0, {VD, RA, RB}},
  4153. {"iselgt", X(31,47), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
  4154. {"lvewx", X(31,71), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4155. {"addg6s", XO(31,74,0,0), XO_MASK, POWER6, 0, {RT, RA, RB}},
  4156. {"lxsiwax", X(31,76), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
  4157. {"iseleq", X(31,79), X_MASK, PPCISEL, 0, {RT, RA0, RB}},
  4158. {"isel", XISEL(31,15), XISEL_MASK, PPCISEL|TITAN, 0, {RT, RA0, RB, CRB}},
  4159. {"subf", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4160. {"sub", XO(31,40,0,0), XO_MASK, PPC, 0, {RT, RB, RA}},
  4161. {"subf.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4162. {"sub.", XO(31,40,0,1), XO_MASK, PPC, 0, {RT, RB, RA}},
  4163. {"mfvsrd", X(31,51), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
  4164. {"mffprd", X(31,51), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
  4165. {"mfvrd", X(31,51)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
  4166. {"eratilx", X(31,51), X_MASK, PPCA2, 0, {ERAT_T, RA, RB}},
  4167. {"lbarx", X(31,52), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
  4168. {"ldux", X(31,53), X_MASK, PPC64, 0, {RT, RAL, RB}},
  4169. {"dcbst", X(31,54), XRT_MASK, PPC, 0, {RA0, RB}},
  4170. {"lwzux", X(31,55), X_MASK, PPCCOM, 0, {RT, RAL, RB}},
  4171. {"lux", X(31,55), X_MASK, PWRCOM, 0, {RT, RA, RB}},
  4172. {"cntlzd", XRC(31,58,0), XRB_MASK, PPC64, 0, {RA, RS}},
  4173. {"cntlzd.", XRC(31,58,1), XRB_MASK, PPC64, 0, {RA, RS}},
  4174. {"andc", XRC(31,60,0), X_MASK, COM, 0, {RA, RS, RB}},
  4175. {"andc.", XRC(31,60,1), X_MASK, COM, 0, {RA, RS, RB}},
  4176. {"waitrsv", X(31,62)|(1<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
  4177. {"waitimpl", X(31,62)|(2<<21), 0xffffffff, E500MC|PPCA2, 0, {0}},
  4178. {"wait", X(31,62), XWC_MASK, E500MC|PPCA2, 0, {WC}},
  4179. {"dcbstep", XRT(31,63,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
  4180. {"tdlgt", XTO(31,68,TOLGT), XTO_MASK, PPC64, 0, {RA, RB}},
  4181. {"tdllt", XTO(31,68,TOLLT), XTO_MASK, PPC64, 0, {RA, RB}},
  4182. {"tdeq", XTO(31,68,TOEQ), XTO_MASK, PPC64, 0, {RA, RB}},
  4183. {"tdlge", XTO(31,68,TOLGE), XTO_MASK, PPC64, 0, {RA, RB}},
  4184. {"tdlnl", XTO(31,68,TOLNL), XTO_MASK, PPC64, 0, {RA, RB}},
  4185. {"tdlle", XTO(31,68,TOLLE), XTO_MASK, PPC64, 0, {RA, RB}},
  4186. {"tdlng", XTO(31,68,TOLNG), XTO_MASK, PPC64, 0, {RA, RB}},
  4187. {"tdgt", XTO(31,68,TOGT), XTO_MASK, PPC64, 0, {RA, RB}},
  4188. {"tdge", XTO(31,68,TOGE), XTO_MASK, PPC64, 0, {RA, RB}},
  4189. {"tdnl", XTO(31,68,TONL), XTO_MASK, PPC64, 0, {RA, RB}},
  4190. {"tdlt", XTO(31,68,TOLT), XTO_MASK, PPC64, 0, {RA, RB}},
  4191. {"tdle", XTO(31,68,TOLE), XTO_MASK, PPC64, 0, {RA, RB}},
  4192. {"tdng", XTO(31,68,TONG), XTO_MASK, PPC64, 0, {RA, RB}},
  4193. {"tdne", XTO(31,68,TONE), XTO_MASK, PPC64, 0, {RA, RB}},
  4194. {"tdu", XTO(31,68,TOU), XTO_MASK, PPC64, 0, {RA, RB}},
  4195. {"td", X(31,68), X_MASK, PPC64, 0, {TO, RA, RB}},
  4196. {"lwfcmx", APU(31,71,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4197. {"mulhd", XO(31,73,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4198. {"mulhd.", XO(31,73,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4199. {"mulhw", XO(31,75,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4200. {"mulhw.", XO(31,75,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4201. {"dlmzb", XRC(31,78,0), X_MASK, PPC403|PPC440|TITAN, 0, {RA, RS, RB}},
  4202. {"dlmzb.", XRC(31,78,1), X_MASK, PPC403|PPC440|TITAN, 0, {RA, RS, RB}},
  4203. {"mtsrd", X(31,82), XRB_MASK|(1<<20), PPC64, 0, {SR, RS}},
  4204. {"mfmsr", X(31,83), XRARB_MASK, COM, 0, {RT}},
  4205. {"ldarx", X(31,84), XEH_MASK, PPC64, 0, {RT, RA0, RB, EH}},
  4206. {"dcbfl", XOPL(31,86,1), XRT_MASK, POWER5, PPC476, {RA0, RB}},
  4207. {"dcbf", X(31,86), XLRT_MASK, PPC, 0, {RA0, RB, L2OPT}},
  4208. {"lbzx", X(31,87), X_MASK, COM, 0, {RT, RA0, RB}},
  4209. {"lbepx", X(31,95), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4210. {"dni", XRC(31,97,1), XRB_MASK, E6500, 0, {DUI, DCTL}},
  4211. {"lvx", X(31,103), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4212. {"lqfcmx", APU(31,103,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4213. {"neg", XO(31,104,0,0), XORB_MASK, COM, 0, {RT, RA}},
  4214. {"neg.", XO(31,104,0,1), XORB_MASK, COM, 0, {RT, RA}},
  4215. {"mul", XO(31,107,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
  4216. {"mul.", XO(31,107,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
  4217. {"mvidsplt", X(31,110), X_MASK, PPCVEC2, 0, {VD, RA, RB}},
  4218. {"mtsrdin", X(31,114), XRA_MASK, PPC64, 0, {RS, RB}},
  4219. {"mffprwz", X(31,115), XX1RB_MASK|1, PPCVSX2, 0, {RA, FRS}},
  4220. {"mfvrwz", X(31,115)|1, XX1RB_MASK|1, PPCVSX2, 0, {RA, VS}},
  4221. {"mfvsrwz", X(31,115), XX1RB_MASK, PPCVSX2, 0, {RA, XS6}},
  4222. {"lharx", X(31,116), XEH_MASK, POWER8|E6500, 0, {RT, RA0, RB, EH}},
  4223. {"clf", X(31,118), XTO_MASK, POWER, 0, {RA, RB}},
  4224. {"lbzux", X(31,119), X_MASK, COM, 0, {RT, RAL, RB}},
  4225. {"popcntb", X(31,122), XRB_MASK, POWER5, 0, {RA, RS}},
  4226. {"not", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RBS}},
  4227. {"nor", XRC(31,124,0), X_MASK, COM, 0, {RA, RS, RB}},
  4228. {"not.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RBS}},
  4229. {"nor.", XRC(31,124,1), X_MASK, COM, 0, {RA, RS, RB}},
  4230. {"dcbfep", XRT(31,127,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
  4231. {"setb", X(31,128), XRB_MASK|(3<<16), POWER9, 0, {RT, BFA}},
  4232. {"wrtee", X(31,131), XRARB_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RS}},
  4233. {"dcbtstls", X(31,134), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
  4234. {"stvebx", X(31,135), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
  4235. {"stbfcmx", APU(31,135,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4236. {"subfe", XO(31,136,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4237. {"sfe", XO(31,136,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4238. {"subfe.", XO(31,136,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4239. {"sfe.", XO(31,136,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4240. {"adde", XO(31,138,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4241. {"ae", XO(31,138,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4242. {"adde.", XO(31,138,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4243. {"ae.", XO(31,138,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4244. {"stxsiwx", X(31,140), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
  4245. {"msgsndp", XRTRA(31,142,0,0), XRTRA_MASK, POWER8, 0, {RB}},
  4246. {"dcbtstlse", X(31,142), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
  4247. {"mtcr", XFXM(31,144,0xff,0), XRARB_MASK, COM, 0, {RS}},
  4248. {"mtcrf", XFXM(31,144,0,0), XFXFXM_MASK, COM, 0, {FXM, RS}},
  4249. {"mtocrf", XFXM(31,144,0,1), XFXFXM_MASK, COM, 0, {FXM, RS}},
  4250. {"mtmsr", X(31,146), XRLARB_MASK, COM, 0, {RS, A_L}},
  4251. {"mtsle", X(31,147), XRTLRARB_MASK, POWER8, 0, {L}},
  4252. {"eratsx", XRC(31,147,0), X_MASK, PPCA2, 0, {RT, RA0, RB}},
  4253. {"eratsx.", XRC(31,147,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
  4254. {"stdx", X(31,149), X_MASK, PPC64, 0, {RS, RA0, RB}},
  4255. {"stwcx.", XRC(31,150,1), X_MASK, PPC, 0, {RS, RA0, RB}},
  4256. {"stwx", X(31,151), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
  4257. {"stx", X(31,151), X_MASK, PWRCOM, 0, {RS, RA, RB}},
  4258. {"slq", XRC(31,152,0), X_MASK, M601, 0, {RA, RS, RB}},
  4259. {"slq.", XRC(31,152,1), X_MASK, M601, 0, {RA, RS, RB}},
  4260. {"sle", XRC(31,153,0), X_MASK, M601, 0, {RA, RS, RB}},
  4261. {"sle.", XRC(31,153,1), X_MASK, M601, 0, {RA, RS, RB}},
  4262. {"prtyw", X(31,154), XRB_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS}},
  4263. {"stdepx", X(31,157), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
  4264. {"stwepx", X(31,159), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
  4265. {"wrteei", X(31,163), XE_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {E}},
  4266. {"dcbtls", X(31,166), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
  4267. {"stvehx", X(31,167), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
  4268. {"sthfcmx", APU(31,167,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4269. {"addex", ZRC(31,170,0), Z2_MASK, POWER9, 0, {RT, RA, RB, CY}},
  4270. {"msgclrp", XRTRA(31,174,0,0), XRTRA_MASK, POWER8, 0, {RB}},
  4271. {"dcbtlse", X(31,174), X_MASK, PPCCHLK, E500MC, {CT, RA0, RB}},
  4272. {"mtmsrd", X(31,178), XRLARB_MASK, PPC64, 0, {RS, A_L}},
  4273. {"mtvsrd", X(31,179), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
  4274. {"mtfprd", X(31,179), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
  4275. {"mtvrd", X(31,179)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
  4276. {"eratre", X(31,179), X_MASK, PPCA2, 0, {RT, RA, WS}},
  4277. {"stdux", X(31,181), X_MASK, PPC64, 0, {RS, RAS, RB}},
  4278. {"stqcx.", XRC(31,182,1), X_MASK, POWER8, 0, {RSQ, RA0, RB}},
  4279. {"wchkall", X(31,182), X_MASK, PPCA2, 0, {OBF}},
  4280. {"stwux", X(31,183), X_MASK, PPCCOM, 0, {RS, RAS, RB}},
  4281. {"stux", X(31,183), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
  4282. {"sliq", XRC(31,184,0), X_MASK, M601, 0, {RA, RS, SH}},
  4283. {"sliq.", XRC(31,184,1), X_MASK, M601, 0, {RA, RS, SH}},
  4284. {"prtyd", X(31,186), XRB_MASK, POWER6|PPCA2, 0, {RA, RS}},
  4285. {"cmprb", X(31,192), XCMP_MASK, POWER9, 0, {BF, L, RA, RB}},
  4286. {"icblq.", XRC(31,198,1), X_MASK, E6500, 0, {CT, RA0, RB}},
  4287. {"stvewx", X(31,199), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
  4288. {"stwfcmx", APU(31,199,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4289. {"subfze", XO(31,200,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4290. {"sfze", XO(31,200,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4291. {"subfze.", XO(31,200,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4292. {"sfze.", XO(31,200,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4293. {"addze", XO(31,202,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4294. {"aze", XO(31,202,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4295. {"addze.", XO(31,202,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4296. {"aze.", XO(31,202,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4297. {"msgsnd", XRTRA(31,206,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
  4298. {"mtsr", X(31,210), XRB_MASK|(1<<20), COM, NON32, {SR, RS}},
  4299. {"mtfprwa", X(31,211), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
  4300. {"mtvrwa", X(31,211)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
  4301. {"mtvsrwa", X(31,211), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
  4302. {"eratwe", X(31,211), X_MASK, PPCA2, 0, {RS, RA, WS}},
  4303. {"ldawx.", XRC(31,212,1), X_MASK, PPCA2, 0, {RT, RA0, RB}},
  4304. {"stdcx.", XRC(31,214,1), X_MASK, PPC64, 0, {RS, RA0, RB}},
  4305. {"stbx", X(31,215), X_MASK, COM, 0, {RS, RA0, RB}},
  4306. {"sllq", XRC(31,216,0), X_MASK, M601, 0, {RA, RS, RB}},
  4307. {"sllq.", XRC(31,216,1), X_MASK, M601, 0, {RA, RS, RB}},
  4308. {"sleq", XRC(31,217,0), X_MASK, M601, 0, {RA, RS, RB}},
  4309. {"sleq.", XRC(31,217,1), X_MASK, M601, 0, {RA, RS, RB}},
  4310. {"stbepx", X(31,223), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
  4311. {"cmpeqb", X(31,224), XCMPL_MASK, POWER9, 0, {BF, RA, RB}},
  4312. {"icblc", X(31,230), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
  4313. {"stvx", X(31,231), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
  4314. {"stqfcmx", APU(31,231,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4315. {"subfme", XO(31,232,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4316. {"sfme", XO(31,232,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4317. {"subfme.", XO(31,232,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4318. {"sfme.", XO(31,232,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4319. {"mulld", XO(31,233,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4320. {"mulld.", XO(31,233,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4321. {"addme", XO(31,234,0,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4322. {"ame", XO(31,234,0,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4323. {"addme.", XO(31,234,0,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  4324. {"ame.", XO(31,234,0,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  4325. {"mullw", XO(31,235,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4326. {"muls", XO(31,235,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4327. {"mullw.", XO(31,235,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4328. {"muls.", XO(31,235,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4329. {"icblce", X(31,238), X_MASK, PPCCHLK, E500MC|PPCA2, {CT, RA, RB}},
  4330. {"msgclr", XRTRA(31,238,0,0), XRTRA_MASK, E500MC|PPCA2|POWER8, 0, {RB}},
  4331. {"mtsrin", X(31,242), XRA_MASK, PPC, NON32, {RS, RB}},
  4332. {"mtsri", X(31,242), XRA_MASK, POWER, NON32, {RS, RB}},
  4333. {"mtfprwz", X(31,243), XX1RB_MASK|1, PPCVSX2, 0, {FRT, RA}},
  4334. {"mtvrwz", X(31,243)|1, XX1RB_MASK|1, PPCVSX2, 0, {VD, RA}},
  4335. {"mtvsrwz", X(31,243), XX1RB_MASK, PPCVSX2, 0, {XT6, RA}},
  4336. {"dcbtstt", XRT(31,246,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
  4337. {"dcbtst", X(31,246), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
  4338. {"dcbtst", X(31,246), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
  4339. {"dcbtst", X(31,246), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
  4340. {"stbux", X(31,247), X_MASK, COM, 0, {RS, RAS, RB}},
  4341. {"slliq", XRC(31,248,0), X_MASK, M601, 0, {RA, RS, SH}},
  4342. {"slliq.", XRC(31,248,1), X_MASK, M601, 0, {RA, RS, SH}},
  4343. {"bpermd", X(31,252), X_MASK, POWER7|PPCA2, 0, {RA, RS, RB}},
  4344. {"dcbtstep", XRT(31,255,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4345. {"mfdcrx", X(31,259), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RS, RA}},
  4346. {"mfdcrx.", XRC(31,259,1), X_MASK, PPCA2, 0, {RS, RA}},
  4347. {"lvexbx", X(31,261), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4348. {"icbt", X(31,262), XRT_MASK, PPC403, 0, {RA, RB}},
  4349. {"lvepxl", X(31,263), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4350. {"ldfcmx", APU(31,263,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4351. {"doz", XO(31,264,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
  4352. {"doz.", XO(31,264,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
  4353. {"modud", X(31,265), X_MASK, POWER9, 0, {RT, RA, RB}},
  4354. {"add", XO(31,266,0,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4355. {"cax", XO(31,266,0,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4356. {"add.", XO(31,266,0,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4357. {"cax.", XO(31,266,0,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4358. {"moduw", X(31,267), X_MASK, POWER9, 0, {RT, RA, RB}},
  4359. {"lxvx", X(31,268), XX1_MASK|1<<6, PPCVSX3, 0, {XT6, RA0, RB}},
  4360. {"lxvl", X(31,269), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  4361. {"ehpriv", X(31,270), 0xffffffff, E500MC|PPCA2, 0, {0}},
  4362. {"tlbiel", X(31,274), X_MASK|1<<20,POWER9, PPC476, {RB, RSO, RIC, PRS, X_R}},
  4363. {"tlbiel", X(31,274), XRTLRA_MASK, POWER4, POWER9|PPC476, {RB, LOPT}},
  4364. {"mfapidi", X(31,275), X_MASK, BOOKE, E500|TITAN, {RT, RA}},
  4365. {"lqarx", X(31,276), XEH_MASK, POWER8, 0, {RTQ, RAX, RBX, EH}},
  4366. {"lscbx", XRC(31,277,0), X_MASK, M601, 0, {RT, RA, RB}},
  4367. {"lscbx.", XRC(31,277,1), X_MASK, M601, 0, {RT, RA, RB}},
  4368. {"dcbtt", XRT(31,278,0x10), XRT_MASK, POWER7, 0, {RA0, RB}},
  4369. {"dcbt", X(31,278), X_MASK, POWER4, DCBT_EO, {RA0, RB, CT}},
  4370. {"dcbt", X(31,278), X_MASK, DCBT_EO, 0, {CT, RA0, RB}},
  4371. {"dcbt", X(31,278), X_MASK, PPC, POWER4|DCBT_EO, {RA0, RB}},
  4372. {"lhzx", X(31,279), X_MASK, COM, 0, {RT, RA0, RB}},
  4373. {"cdtbcd", X(31,282), XRB_MASK, POWER6, 0, {RA, RS}},
  4374. {"eqv", XRC(31,284,0), X_MASK, COM, 0, {RA, RS, RB}},
  4375. {"eqv.", XRC(31,284,1), X_MASK, COM, 0, {RA, RS, RB}},
  4376. {"lhepx", X(31,287), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4377. {"mfdcrux", X(31,291), X_MASK, PPC464, 0, {RS, RA}},
  4378. {"lvexhx", X(31,293), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4379. {"lvepx", X(31,295), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4380. {"lxvll", X(31,301), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  4381. {"mfbhrbe", X(31,302), X_MASK, POWER8, 0, {RT, BHRBE}},
  4382. {"tlbie", X(31,306), X_MASK|1<<20,POWER9, TITAN, {RB, RS, RIC, PRS, X_R}},
  4383. {"tlbie", X(31,306), XRA_MASK, POWER7, POWER9|TITAN, {RB, RS}},
  4384. {"tlbie", X(31,306), XRTLRA_MASK, PPC, E500|POWER7|TITAN, {RB, LOPT}},
  4385. {"tlbi", X(31,306), XRT_MASK, POWER, 0, {RA0, RB}},
  4386. {"mfvsrld", X(31,307), XX1RB_MASK, PPCVSX3, 0, {RA, XS6}},
  4387. {"ldmx", X(31,309), X_MASK, POWER9, 0, {RT, RA0, RB}},
  4388. {"eciwx", X(31,310), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
  4389. {"lhzux", X(31,311), X_MASK, COM, 0, {RT, RAL, RB}},
  4390. {"cbcdtd", X(31,314), XRB_MASK, POWER6, 0, {RA, RS}},
  4391. {"xor", XRC(31,316,0), X_MASK, COM, 0, {RA, RS, RB}},
  4392. {"xor.", XRC(31,316,1), X_MASK, COM, 0, {RA, RS, RB}},
  4393. {"dcbtep", XRT(31,319,0), X_MASK, E500MC|PPCA2, 0, {RT, RA0, RB}},
  4394. {"mfexisr", XSPR(31,323, 64), XSPR_MASK, PPC403, 0, {RT}},
  4395. {"mfexier", XSPR(31,323, 66), XSPR_MASK, PPC403, 0, {RT}},
  4396. {"mfbr0", XSPR(31,323,128), XSPR_MASK, PPC403, 0, {RT}},
  4397. {"mfbr1", XSPR(31,323,129), XSPR_MASK, PPC403, 0, {RT}},
  4398. {"mfbr2", XSPR(31,323,130), XSPR_MASK, PPC403, 0, {RT}},
  4399. {"mfbr3", XSPR(31,323,131), XSPR_MASK, PPC403, 0, {RT}},
  4400. {"mfbr4", XSPR(31,323,132), XSPR_MASK, PPC403, 0, {RT}},
  4401. {"mfbr5", XSPR(31,323,133), XSPR_MASK, PPC403, 0, {RT}},
  4402. {"mfbr6", XSPR(31,323,134), XSPR_MASK, PPC403, 0, {RT}},
  4403. {"mfbr7", XSPR(31,323,135), XSPR_MASK, PPC403, 0, {RT}},
  4404. {"mfbear", XSPR(31,323,144), XSPR_MASK, PPC403, 0, {RT}},
  4405. {"mfbesr", XSPR(31,323,145), XSPR_MASK, PPC403, 0, {RT}},
  4406. {"mfiocr", XSPR(31,323,160), XSPR_MASK, PPC403, 0, {RT}},
  4407. {"mfdmacr0", XSPR(31,323,192), XSPR_MASK, PPC403, 0, {RT}},
  4408. {"mfdmact0", XSPR(31,323,193), XSPR_MASK, PPC403, 0, {RT}},
  4409. {"mfdmada0", XSPR(31,323,194), XSPR_MASK, PPC403, 0, {RT}},
  4410. {"mfdmasa0", XSPR(31,323,195), XSPR_MASK, PPC403, 0, {RT}},
  4411. {"mfdmacc0", XSPR(31,323,196), XSPR_MASK, PPC403, 0, {RT}},
  4412. {"mfdmacr1", XSPR(31,323,200), XSPR_MASK, PPC403, 0, {RT}},
  4413. {"mfdmact1", XSPR(31,323,201), XSPR_MASK, PPC403, 0, {RT}},
  4414. {"mfdmada1", XSPR(31,323,202), XSPR_MASK, PPC403, 0, {RT}},
  4415. {"mfdmasa1", XSPR(31,323,203), XSPR_MASK, PPC403, 0, {RT}},
  4416. {"mfdmacc1", XSPR(31,323,204), XSPR_MASK, PPC403, 0, {RT}},
  4417. {"mfdmacr2", XSPR(31,323,208), XSPR_MASK, PPC403, 0, {RT}},
  4418. {"mfdmact2", XSPR(31,323,209), XSPR_MASK, PPC403, 0, {RT}},
  4419. {"mfdmada2", XSPR(31,323,210), XSPR_MASK, PPC403, 0, {RT}},
  4420. {"mfdmasa2", XSPR(31,323,211), XSPR_MASK, PPC403, 0, {RT}},
  4421. {"mfdmacc2", XSPR(31,323,212), XSPR_MASK, PPC403, 0, {RT}},
  4422. {"mfdmacr3", XSPR(31,323,216), XSPR_MASK, PPC403, 0, {RT}},
  4423. {"mfdmact3", XSPR(31,323,217), XSPR_MASK, PPC403, 0, {RT}},
  4424. {"mfdmada3", XSPR(31,323,218), XSPR_MASK, PPC403, 0, {RT}},
  4425. {"mfdmasa3", XSPR(31,323,219), XSPR_MASK, PPC403, 0, {RT}},
  4426. {"mfdmacc3", XSPR(31,323,220), XSPR_MASK, PPC403, 0, {RT}},
  4427. {"mfdmasr", XSPR(31,323,224), XSPR_MASK, PPC403, 0, {RT}},
  4428. {"mfdcr", X(31,323), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {RT, SPR}},
  4429. {"mfdcr.", XRC(31,323,1), X_MASK, PPCA2, 0, {RT, SPR}},
  4430. {"lvexwx", X(31,325), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4431. {"dcread", X(31,326), X_MASK, PPC476|TITAN, 0, {RT, RA0, RB}},
  4432. {"div", XO(31,331,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
  4433. {"div.", XO(31,331,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
  4434. {"lxvdsx", X(31,332), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
  4435. {"mfpmr", X(31,334), X_MASK, PPCPMR|PPCE300, 0, {RT, PMR}},
  4436. {"mftmr", X(31,366), X_MASK, PPCTMR|E6500, 0, {RT, TMR}},
  4437. {"slbsync", X(31,338), 0xffffffff, POWER9, 0, {0}},
  4438. {"mfmq", XSPR(31,339, 0), XSPR_MASK, M601, 0, {RT}},
  4439. {"mfxer", XSPR(31,339, 1), XSPR_MASK, COM, 0, {RT}},
  4440. {"mfrtcu", XSPR(31,339, 4), XSPR_MASK, COM, TITAN, {RT}},
  4441. {"mfrtcl", XSPR(31,339, 5), XSPR_MASK, COM, TITAN, {RT}},
  4442. {"mfdec", XSPR(31,339, 6), XSPR_MASK, MFDEC1, 0, {RT}},
  4443. {"mflr", XSPR(31,339, 8), XSPR_MASK, COM, 0, {RT}},
  4444. {"mfctr", XSPR(31,339, 9), XSPR_MASK, COM, 0, {RT}},
  4445. {"mfdscr", XSPR(31,339, 17), XSPR_MASK, POWER6, 0, {RT}},
  4446. {"mftid", XSPR(31,339, 17), XSPR_MASK, POWER, 0, {RT}},
  4447. {"mfdsisr", XSPR(31,339, 18), XSPR_MASK, COM, TITAN, {RT}},
  4448. {"mfdar", XSPR(31,339, 19), XSPR_MASK, COM, TITAN, {RT}},
  4449. {"mfdec", XSPR(31,339, 22), XSPR_MASK, MFDEC2, MFDEC1, {RT}},
  4450. {"mfsdr0", XSPR(31,339, 24), XSPR_MASK, POWER, 0, {RT}},
  4451. {"mfsdr1", XSPR(31,339, 25), XSPR_MASK, COM, TITAN, {RT}},
  4452. {"mfsrr0", XSPR(31,339, 26), XSPR_MASK, COM, 0, {RT}},
  4453. {"mfsrr1", XSPR(31,339, 27), XSPR_MASK, COM, 0, {RT}},
  4454. {"mfcfar", XSPR(31,339, 28), XSPR_MASK, POWER6, 0, {RT}},
  4455. {"mfpid", XSPR(31,339, 48), XSPR_MASK, BOOKE, 0, {RT}},
  4456. {"mfcsrr0", XSPR(31,339, 58), XSPR_MASK, BOOKE, 0, {RT}},
  4457. {"mfcsrr1", XSPR(31,339, 59), XSPR_MASK, BOOKE, 0, {RT}},
  4458. {"mfdear", XSPR(31,339, 61), XSPR_MASK, BOOKE, 0, {RT}},
  4459. {"mfesr", XSPR(31,339, 62), XSPR_MASK, BOOKE, 0, {RT}},
  4460. {"mfivpr", XSPR(31,339, 63), XSPR_MASK, BOOKE, 0, {RT}},
  4461. {"mfctrl", XSPR(31,339,136), XSPR_MASK, POWER4, 0, {RT}},
  4462. {"mfcmpa", XSPR(31,339,144), XSPR_MASK, PPC860, 0, {RT}},
  4463. {"mfcmpb", XSPR(31,339,145), XSPR_MASK, PPC860, 0, {RT}},
  4464. {"mfcmpc", XSPR(31,339,146), XSPR_MASK, PPC860, 0, {RT}},
  4465. {"mfcmpd", XSPR(31,339,147), XSPR_MASK, PPC860, 0, {RT}},
  4466. {"mficr", XSPR(31,339,148), XSPR_MASK, PPC860, 0, {RT}},
  4467. {"mfder", XSPR(31,339,149), XSPR_MASK, PPC860, 0, {RT}},
  4468. {"mfcounta", XSPR(31,339,150), XSPR_MASK, PPC860, 0, {RT}},
  4469. {"mfcountb", XSPR(31,339,151), XSPR_MASK, PPC860, 0, {RT}},
  4470. {"mfcmpe", XSPR(31,339,152), XSPR_MASK, PPC860, 0, {RT}},
  4471. {"mfcmpf", XSPR(31,339,153), XSPR_MASK, PPC860, 0, {RT}},
  4472. {"mfcmpg", XSPR(31,339,154), XSPR_MASK, PPC860, 0, {RT}},
  4473. {"mfcmph", XSPR(31,339,155), XSPR_MASK, PPC860, 0, {RT}},
  4474. {"mflctrl1", XSPR(31,339,156), XSPR_MASK, PPC860, 0, {RT}},
  4475. {"mflctrl2", XSPR(31,339,157), XSPR_MASK, PPC860, 0, {RT}},
  4476. {"mfictrl", XSPR(31,339,158), XSPR_MASK, PPC860, 0, {RT}},
  4477. {"mfbar", XSPR(31,339,159), XSPR_MASK, PPC860, 0, {RT}},
  4478. {"mfvrsave", XSPR(31,339,256), XSPR_MASK, PPCVEC, 0, {RT}},
  4479. {"mfusprg0", XSPR(31,339,256), XSPR_MASK, BOOKE, 0, {RT}},
  4480. {"mfsprg", XSPR(31,339,256), XSPRG_MASK, PPC, 0, {RT, SPRG}},
  4481. {"mfsprg4", XSPR(31,339,260), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
  4482. {"mfsprg5", XSPR(31,339,261), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
  4483. {"mfsprg6", XSPR(31,339,262), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
  4484. {"mfsprg7", XSPR(31,339,263), XSPR_MASK, PPC405|BOOKE, 0, {RT}},
  4485. {"mftbu", XSPR(31,339,269), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
  4486. {"mftb", X(31,339), X_MASK, POWER4|BOOKE, 0, {RT, TBR}},
  4487. {"mftbl", XSPR(31,339,268), XSPR_MASK, POWER4|BOOKE, 0, {RT}},
  4488. {"mfsprg0", XSPR(31,339,272), XSPR_MASK, PPC, 0, {RT}},
  4489. {"mfsprg1", XSPR(31,339,273), XSPR_MASK, PPC, 0, {RT}},
  4490. {"mfsprg2", XSPR(31,339,274), XSPR_MASK, PPC, 0, {RT}},
  4491. {"mfsprg3", XSPR(31,339,275), XSPR_MASK, PPC, 0, {RT}},
  4492. {"mfasr", XSPR(31,339,280), XSPR_MASK, PPC64, 0, {RT}},
  4493. {"mfear", XSPR(31,339,282), XSPR_MASK, PPC, TITAN, {RT}},
  4494. {"mfpir", XSPR(31,339,286), XSPR_MASK, BOOKE, 0, {RT}},
  4495. {"mfpvr", XSPR(31,339,287), XSPR_MASK, PPC, 0, {RT}},
  4496. {"mfdbsr", XSPR(31,339,304), XSPR_MASK, BOOKE, 0, {RT}},
  4497. {"mfdbcr0", XSPR(31,339,308), XSPR_MASK, BOOKE, 0, {RT}},
  4498. {"mfdbcr1", XSPR(31,339,309), XSPR_MASK, BOOKE, 0, {RT}},
  4499. {"mfdbcr2", XSPR(31,339,310), XSPR_MASK, BOOKE, 0, {RT}},
  4500. {"mfiac1", XSPR(31,339,312), XSPR_MASK, BOOKE, 0, {RT}},
  4501. {"mfiac2", XSPR(31,339,313), XSPR_MASK, BOOKE, 0, {RT}},
  4502. {"mfiac3", XSPR(31,339,314), XSPR_MASK, BOOKE, 0, {RT}},
  4503. {"mfiac4", XSPR(31,339,315), XSPR_MASK, BOOKE, 0, {RT}},
  4504. {"mfdac1", XSPR(31,339,316), XSPR_MASK, BOOKE, 0, {RT}},
  4505. {"mfdac2", XSPR(31,339,317), XSPR_MASK, BOOKE, 0, {RT}},
  4506. {"mfdvc1", XSPR(31,339,318), XSPR_MASK, BOOKE, 0, {RT}},
  4507. {"mfdvc2", XSPR(31,339,319), XSPR_MASK, BOOKE, 0, {RT}},
  4508. {"mftsr", XSPR(31,339,336), XSPR_MASK, BOOKE, 0, {RT}},
  4509. {"mftcr", XSPR(31,339,340), XSPR_MASK, BOOKE, 0, {RT}},
  4510. {"mfivor0", XSPR(31,339,400), XSPR_MASK, BOOKE, 0, {RT}},
  4511. {"mfivor1", XSPR(31,339,401), XSPR_MASK, BOOKE, 0, {RT}},
  4512. {"mfivor2", XSPR(31,339,402), XSPR_MASK, BOOKE, 0, {RT}},
  4513. {"mfivor3", XSPR(31,339,403), XSPR_MASK, BOOKE, 0, {RT}},
  4514. {"mfivor4", XSPR(31,339,404), XSPR_MASK, BOOKE, 0, {RT}},
  4515. {"mfivor5", XSPR(31,339,405), XSPR_MASK, BOOKE, 0, {RT}},
  4516. {"mfivor6", XSPR(31,339,406), XSPR_MASK, BOOKE, 0, {RT}},
  4517. {"mfivor7", XSPR(31,339,407), XSPR_MASK, BOOKE, 0, {RT}},
  4518. {"mfivor8", XSPR(31,339,408), XSPR_MASK, BOOKE, 0, {RT}},
  4519. {"mfivor9", XSPR(31,339,409), XSPR_MASK, BOOKE, 0, {RT}},
  4520. {"mfivor10", XSPR(31,339,410), XSPR_MASK, BOOKE, 0, {RT}},
  4521. {"mfivor11", XSPR(31,339,411), XSPR_MASK, BOOKE, 0, {RT}},
  4522. {"mfivor12", XSPR(31,339,412), XSPR_MASK, BOOKE, 0, {RT}},
  4523. {"mfivor13", XSPR(31,339,413), XSPR_MASK, BOOKE, 0, {RT}},
  4524. {"mfivor14", XSPR(31,339,414), XSPR_MASK, BOOKE, 0, {RT}},
  4525. {"mfivor15", XSPR(31,339,415), XSPR_MASK, BOOKE, 0, {RT}},
  4526. {"mfspefscr", XSPR(31,339,512), XSPR_MASK, PPCSPE, 0, {RT}},
  4527. {"mfbbear", XSPR(31,339,513), XSPR_MASK, PPCBRLK, 0, {RT}},
  4528. {"mfbbtar", XSPR(31,339,514), XSPR_MASK, PPCBRLK, 0, {RT}},
  4529. {"mfivor32", XSPR(31,339,528), XSPR_MASK, PPCSPE, 0, {RT}},
  4530. {"mfibatu", XSPR(31,339,528), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
  4531. {"mfivor33", XSPR(31,339,529), XSPR_MASK, PPCSPE, 0, {RT}},
  4532. {"mfibatl", XSPR(31,339,529), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
  4533. {"mfivor34", XSPR(31,339,530), XSPR_MASK, PPCSPE, 0, {RT}},
  4534. {"mfivor35", XSPR(31,339,531), XSPR_MASK, PPCPMR, 0, {RT}},
  4535. {"mfdbatu", XSPR(31,339,536), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
  4536. {"mfdbatl", XSPR(31,339,537), XSPRBAT_MASK, PPC, TITAN, {RT, SPRBAT}},
  4537. {"mfic_cst", XSPR(31,339,560), XSPR_MASK, PPC860, 0, {RT}},
  4538. {"mfic_adr", XSPR(31,339,561), XSPR_MASK, PPC860, 0, {RT}},
  4539. {"mfic_dat", XSPR(31,339,562), XSPR_MASK, PPC860, 0, {RT}},
  4540. {"mfdc_cst", XSPR(31,339,568), XSPR_MASK, PPC860, 0, {RT}},
  4541. {"mfdc_adr", XSPR(31,339,569), XSPR_MASK, PPC860, 0, {RT}},
  4542. {"mfdc_dat", XSPR(31,339,570), XSPR_MASK, PPC860, 0, {RT}},
  4543. {"mfmcsrr0", XSPR(31,339,570), XSPR_MASK, PPCRFMCI, 0, {RT}},
  4544. {"mfmcsrr1", XSPR(31,339,571), XSPR_MASK, PPCRFMCI, 0, {RT}},
  4545. {"mfmcsr", XSPR(31,339,572), XSPR_MASK, PPCRFMCI, 0, {RT}},
  4546. {"mfmcar", XSPR(31,339,573), XSPR_MASK, PPCRFMCI, TITAN, {RT}},
  4547. {"mfdpdr", XSPR(31,339,630), XSPR_MASK, PPC860, 0, {RT}},
  4548. {"mfdpir", XSPR(31,339,631), XSPR_MASK, PPC860, 0, {RT}},
  4549. {"mfimmr", XSPR(31,339,638), XSPR_MASK, PPC860, 0, {RT}},
  4550. {"mfmi_ctr", XSPR(31,339,784), XSPR_MASK, PPC860, 0, {RT}},
  4551. {"mfmi_ap", XSPR(31,339,786), XSPR_MASK, PPC860, 0, {RT}},
  4552. {"mfmi_epn", XSPR(31,339,787), XSPR_MASK, PPC860, 0, {RT}},
  4553. {"mfmi_twc", XSPR(31,339,789), XSPR_MASK, PPC860, 0, {RT}},
  4554. {"mfmi_rpn", XSPR(31,339,790), XSPR_MASK, PPC860, 0, {RT}},
  4555. {"mfmd_ctr", XSPR(31,339,792), XSPR_MASK, PPC860, 0, {RT}},
  4556. {"mfm_casid", XSPR(31,339,793), XSPR_MASK, PPC860, 0, {RT}},
  4557. {"mfmd_ap", XSPR(31,339,794), XSPR_MASK, PPC860, 0, {RT}},
  4558. {"mfmd_epn", XSPR(31,339,795), XSPR_MASK, PPC860, 0, {RT}},
  4559. {"mfmd_twb", XSPR(31,339,796), XSPR_MASK, PPC860, 0, {RT}},
  4560. {"mfmd_twc", XSPR(31,339,797), XSPR_MASK, PPC860, 0, {RT}},
  4561. {"mfmd_rpn", XSPR(31,339,798), XSPR_MASK, PPC860, 0, {RT}},
  4562. {"mfm_tw", XSPR(31,339,799), XSPR_MASK, PPC860, 0, {RT}},
  4563. {"mfmi_dbcam", XSPR(31,339,816), XSPR_MASK, PPC860, 0, {RT}},
  4564. {"mfmi_dbram0", XSPR(31,339,817), XSPR_MASK, PPC860, 0, {RT}},
  4565. {"mfmi_dbram1", XSPR(31,339,818), XSPR_MASK, PPC860, 0, {RT}},
  4566. {"mfmd_dbcam", XSPR(31,339,824), XSPR_MASK, PPC860, 0, {RT}},
  4567. {"mfmd_dbram0", XSPR(31,339,825), XSPR_MASK, PPC860, 0, {RT}},
  4568. {"mfmd_dbram1", XSPR(31,339,826), XSPR_MASK, PPC860, 0, {RT}},
  4569. {"mfivndx", XSPR(31,339,880), XSPR_MASK, TITAN, 0, {RT}},
  4570. {"mfdvndx", XSPR(31,339,881), XSPR_MASK, TITAN, 0, {RT}},
  4571. {"mfivlim", XSPR(31,339,882), XSPR_MASK, TITAN, 0, {RT}},
  4572. {"mfdvlim", XSPR(31,339,883), XSPR_MASK, TITAN, 0, {RT}},
  4573. {"mfclcsr", XSPR(31,339,884), XSPR_MASK, TITAN, 0, {RT}},
  4574. {"mfccr1", XSPR(31,339,888), XSPR_MASK, TITAN, 0, {RT}},
  4575. {"mfppr", XSPR(31,339,896), XSPR_MASK, POWER7, 0, {RT}},
  4576. {"mfppr32", XSPR(31,339,898), XSPR_MASK, POWER7, 0, {RT}},
  4577. {"mfrstcfg", XSPR(31,339,923), XSPR_MASK, TITAN, 0, {RT}},
  4578. {"mfdcdbtrl", XSPR(31,339,924), XSPR_MASK, TITAN, 0, {RT}},
  4579. {"mfdcdbtrh", XSPR(31,339,925), XSPR_MASK, TITAN, 0, {RT}},
  4580. {"mficdbtr", XSPR(31,339,927), XSPR_MASK, TITAN, 0, {RT}},
  4581. {"mfummcr0", XSPR(31,339,936), XSPR_MASK, PPC750, 0, {RT}},
  4582. {"mfupmc1", XSPR(31,339,937), XSPR_MASK, PPC750, 0, {RT}},
  4583. {"mfupmc2", XSPR(31,339,938), XSPR_MASK, PPC750, 0, {RT}},
  4584. {"mfusia", XSPR(31,339,939), XSPR_MASK, PPC750, 0, {RT}},
  4585. {"mfummcr1", XSPR(31,339,940), XSPR_MASK, PPC750, 0, {RT}},
  4586. {"mfupmc3", XSPR(31,339,941), XSPR_MASK, PPC750, 0, {RT}},
  4587. {"mfupmc4", XSPR(31,339,942), XSPR_MASK, PPC750, 0, {RT}},
  4588. {"mfzpr", XSPR(31,339,944), XSPR_MASK, PPC403, 0, {RT}},
  4589. {"mfpid", XSPR(31,339,945), XSPR_MASK, PPC403, 0, {RT}},
  4590. {"mfmmucr", XSPR(31,339,946), XSPR_MASK, TITAN, 0, {RT}},
  4591. {"mfccr0", XSPR(31,339,947), XSPR_MASK, PPC405|TITAN, 0, {RT}},
  4592. {"mfiac3", XSPR(31,339,948), XSPR_MASK, PPC405, 0, {RT}},
  4593. {"mfiac4", XSPR(31,339,949), XSPR_MASK, PPC405, 0, {RT}},
  4594. {"mfdvc1", XSPR(31,339,950), XSPR_MASK, PPC405, 0, {RT}},
  4595. {"mfdvc2", XSPR(31,339,951), XSPR_MASK, PPC405, 0, {RT}},
  4596. {"mfmmcr0", XSPR(31,339,952), XSPR_MASK, PPC750, 0, {RT}},
  4597. {"mfpmc1", XSPR(31,339,953), XSPR_MASK, PPC750, 0, {RT}},
  4598. {"mfsgr", XSPR(31,339,953), XSPR_MASK, PPC403, 0, {RT}},
  4599. {"mfdcwr", XSPR(31,339,954), XSPR_MASK, PPC403, 0, {RT}},
  4600. {"mfpmc2", XSPR(31,339,954), XSPR_MASK, PPC750, 0, {RT}},
  4601. {"mfsia", XSPR(31,339,955), XSPR_MASK, PPC750, 0, {RT}},
  4602. {"mfsler", XSPR(31,339,955), XSPR_MASK, PPC405, 0, {RT}},
  4603. {"mfmmcr1", XSPR(31,339,956), XSPR_MASK, PPC750, 0, {RT}},
  4604. {"mfsu0r", XSPR(31,339,956), XSPR_MASK, PPC405, 0, {RT}},
  4605. {"mfdbcr1", XSPR(31,339,957), XSPR_MASK, PPC405, 0, {RT}},
  4606. {"mfpmc3", XSPR(31,339,957), XSPR_MASK, PPC750, 0, {RT}},
  4607. {"mfpmc4", XSPR(31,339,958), XSPR_MASK, PPC750, 0, {RT}},
  4608. {"mficdbdr", XSPR(31,339,979), XSPR_MASK, PPC403|TITAN, 0, {RT}},
  4609. {"mfesr", XSPR(31,339,980), XSPR_MASK, PPC403, 0, {RT}},
  4610. {"mfdear", XSPR(31,339,981), XSPR_MASK, PPC403, 0, {RT}},
  4611. {"mfevpr", XSPR(31,339,982), XSPR_MASK, PPC403, 0, {RT}},
  4612. {"mfcdbcr", XSPR(31,339,983), XSPR_MASK, PPC403, 0, {RT}},
  4613. {"mftsr", XSPR(31,339,984), XSPR_MASK, PPC403, 0, {RT}},
  4614. {"mftcr", XSPR(31,339,986), XSPR_MASK, PPC403, 0, {RT}},
  4615. {"mfpit", XSPR(31,339,987), XSPR_MASK, PPC403, 0, {RT}},
  4616. {"mftbhi", XSPR(31,339,988), XSPR_MASK, PPC403, 0, {RT}},
  4617. {"mftblo", XSPR(31,339,989), XSPR_MASK, PPC403, 0, {RT}},
  4618. {"mfsrr2", XSPR(31,339,990), XSPR_MASK, PPC403, 0, {RT}},
  4619. {"mfsrr3", XSPR(31,339,991), XSPR_MASK, PPC403, 0, {RT}},
  4620. {"mfdbsr", XSPR(31,339,1008), XSPR_MASK, PPC403, 0, {RT}},
  4621. {"mfdbcr0", XSPR(31,339,1010), XSPR_MASK, PPC405, 0, {RT}},
  4622. {"mfdbdr", XSPR(31,339,1011), XSPR_MASK, TITAN, 0, {RS}},
  4623. {"mfiac1", XSPR(31,339,1012), XSPR_MASK, PPC403, 0, {RT}},
  4624. {"mfiac2", XSPR(31,339,1013), XSPR_MASK, PPC403, 0, {RT}},
  4625. {"mfdac1", XSPR(31,339,1014), XSPR_MASK, PPC403, 0, {RT}},
  4626. {"mfdac2", XSPR(31,339,1015), XSPR_MASK, PPC403, 0, {RT}},
  4627. {"mfl2cr", XSPR(31,339,1017), XSPR_MASK, PPC750, 0, {RT}},
  4628. {"mfdccr", XSPR(31,339,1018), XSPR_MASK, PPC403, 0, {RT}},
  4629. {"mficcr", XSPR(31,339,1019), XSPR_MASK, PPC403, 0, {RT}},
  4630. {"mfictc", XSPR(31,339,1019), XSPR_MASK, PPC750, 0, {RT}},
  4631. {"mfpbl1", XSPR(31,339,1020), XSPR_MASK, PPC403, 0, {RT}},
  4632. {"mfthrm1", XSPR(31,339,1020), XSPR_MASK, PPC750, 0, {RT}},
  4633. {"mfpbu1", XSPR(31,339,1021), XSPR_MASK, PPC403, 0, {RT}},
  4634. {"mfthrm2", XSPR(31,339,1021), XSPR_MASK, PPC750, 0, {RT}},
  4635. {"mfpbl2", XSPR(31,339,1022), XSPR_MASK, PPC403, 0, {RT}},
  4636. {"mfthrm3", XSPR(31,339,1022), XSPR_MASK, PPC750, 0, {RT}},
  4637. {"mfpbu2", XSPR(31,339,1023), XSPR_MASK, PPC403, 0, {RT}},
  4638. {"mfspr", X(31,339), X_MASK, COM, 0, {RT, SPR}},
  4639. {"lwax", X(31,341), X_MASK, PPC64, 0, {RT, RA0, RB}},
  4640. {"dst", XDSS(31,342,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
  4641. {"lhax", X(31,343), X_MASK, COM, 0, {RT, RA0, RB}},
  4642. {"lvxl", X(31,359), X_MASK, PPCVEC, 0, {VD, RA0, RB}},
  4643. {"abs", XO(31,360,0,0), XORB_MASK, M601, 0, {RT, RA}},
  4644. {"abs.", XO(31,360,0,1), XORB_MASK, M601, 0, {RT, RA}},
  4645. {"divs", XO(31,363,0,0), XO_MASK, M601, 0, {RT, RA, RB}},
  4646. {"divs.", XO(31,363,0,1), XO_MASK, M601, 0, {RT, RA, RB}},
  4647. {"lxvwsx", X(31,364), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  4648. {"tlbia", X(31,370), 0xffffffff, PPC, E500|TITAN, {0}},
  4649. {"mftbu", XSPR(31,371,269), XSPR_MASK, PPC, NO371|POWER4, {RT}},
  4650. {"mftb", X(31,371), X_MASK, PPC, NO371|POWER4, {RT, TBR}},
  4651. {"mftbl", XSPR(31,371,268), XSPR_MASK, PPC, NO371|POWER4, {RT}},
  4652. {"lwaux", X(31,373), X_MASK, PPC64, 0, {RT, RAL, RB}},
  4653. {"dstst", XDSS(31,374,0), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
  4654. {"lhaux", X(31,375), X_MASK, COM, 0, {RT, RAL, RB}},
  4655. {"popcntw", X(31,378), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
  4656. {"mtdcrx", X(31,387), X_MASK, BOOKE|PPCA2|PPC476, TITAN, {RA, RS}},
  4657. {"mtdcrx.", XRC(31,387,1), X_MASK, PPCA2, 0, {RA, RS}},
  4658. {"stvexbx", X(31,389), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  4659. {"dcblc", X(31,390), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
  4660. {"stdfcmx", APU(31,391,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4661. {"divdeu", XO(31,393,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4662. {"divdeu.", XO(31,393,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4663. {"divweu", XO(31,395,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4664. {"divweu.", XO(31,395,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4665. {"stxvx", X(31,396), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  4666. {"stxvl", X(31,397), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  4667. {"dcblce", X(31,398), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
  4668. {"slbmte", X(31,402), XRA_MASK, PPC64, 0, {RS, RB}},
  4669. {"mtvsrws", X(31,403), XX1RB_MASK, PPCVSX3, 0, {XT6, RA}},
  4670. {"pbt.", XRC(31,404,1), X_MASK, POWER8, 0, {RS, RA0, RB}},
  4671. {"icswx", XRC(31,406,0), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
  4672. {"icswx.", XRC(31,406,1), X_MASK, POWER7|PPCA2, 0, {RS, RA, RB}},
  4673. {"sthx", X(31,407), X_MASK, COM, 0, {RS, RA0, RB}},
  4674. {"orc", XRC(31,412,0), X_MASK, COM, 0, {RA, RS, RB}},
  4675. {"orc.", XRC(31,412,1), X_MASK, COM, 0, {RA, RS, RB}},
  4676. {"sthepx", X(31,415), X_MASK, E500MC|PPCA2, 0, {RS, RA0, RB}},
  4677. {"mtdcrux", X(31,419), X_MASK, PPC464, 0, {RA, RS}},
  4678. {"stvexhx", X(31,421), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  4679. {"dcblq.", XRC(31,422,1), X_MASK, E6500, 0, {CT, RA0, RB}},
  4680. {"divde", XO(31,425,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4681. {"divde.", XO(31,425,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4682. {"divwe", XO(31,427,0,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4683. {"divwe.", XO(31,427,0,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  4684. {"stxvll", X(31,429), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  4685. {"clrbhrb", X(31,430), 0xffffffff, POWER8, 0, {0}},
  4686. {"slbie", X(31,434), XRTRA_MASK, PPC64, 0, {RB}},
  4687. {"mtvsrdd", X(31,435), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  4688. {"ecowx", X(31,438), X_MASK, PPC, E500|TITAN, {RT, RA0, RB}},
  4689. {"sthux", X(31,439), X_MASK, COM, 0, {RS, RAS, RB}},
  4690. {"mdors", 0x7f9ce378, 0xffffffff, E500MC, 0, {0}},
  4691. {"miso", 0x7f5ad378, 0xffffffff, E6500, 0, {0}},
  4692. /* The "yield", "mdoio" and "mdoom" instructions are extended mnemonics for
  4693. "or rX,rX,rX", with rX being r27, r29 and r30 respectively. */
  4694. {"yield", 0x7f7bdb78, 0xffffffff, POWER7, 0, {0}},
  4695. {"mdoio", 0x7fbdeb78, 0xffffffff, POWER7, 0, {0}},
  4696. {"mdoom", 0x7fdef378, 0xffffffff, POWER7, 0, {0}},
  4697. {"mr", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RBS}},
  4698. {"or", XRC(31,444,0), X_MASK, COM, 0, {RA, RS, RB}},
  4699. {"mr.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RBS}},
  4700. {"or.", XRC(31,444,1), X_MASK, COM, 0, {RA, RS, RB}},
  4701. {"mtexisr", XSPR(31,451, 64), XSPR_MASK, PPC403, 0, {RS}},
  4702. {"mtexier", XSPR(31,451, 66), XSPR_MASK, PPC403, 0, {RS}},
  4703. {"mtbr0", XSPR(31,451,128), XSPR_MASK, PPC403, 0, {RS}},
  4704. {"mtbr1", XSPR(31,451,129), XSPR_MASK, PPC403, 0, {RS}},
  4705. {"mtbr2", XSPR(31,451,130), XSPR_MASK, PPC403, 0, {RS}},
  4706. {"mtbr3", XSPR(31,451,131), XSPR_MASK, PPC403, 0, {RS}},
  4707. {"mtbr4", XSPR(31,451,132), XSPR_MASK, PPC403, 0, {RS}},
  4708. {"mtbr5", XSPR(31,451,133), XSPR_MASK, PPC403, 0, {RS}},
  4709. {"mtbr6", XSPR(31,451,134), XSPR_MASK, PPC403, 0, {RS}},
  4710. {"mtbr7", XSPR(31,451,135), XSPR_MASK, PPC403, 0, {RS}},
  4711. {"mtbear", XSPR(31,451,144), XSPR_MASK, PPC403, 0, {RS}},
  4712. {"mtbesr", XSPR(31,451,145), XSPR_MASK, PPC403, 0, {RS}},
  4713. {"mtiocr", XSPR(31,451,160), XSPR_MASK, PPC403, 0, {RS}},
  4714. {"mtdmacr0", XSPR(31,451,192), XSPR_MASK, PPC403, 0, {RS}},
  4715. {"mtdmact0", XSPR(31,451,193), XSPR_MASK, PPC403, 0, {RS}},
  4716. {"mtdmada0", XSPR(31,451,194), XSPR_MASK, PPC403, 0, {RS}},
  4717. {"mtdmasa0", XSPR(31,451,195), XSPR_MASK, PPC403, 0, {RS}},
  4718. {"mtdmacc0", XSPR(31,451,196), XSPR_MASK, PPC403, 0, {RS}},
  4719. {"mtdmacr1", XSPR(31,451,200), XSPR_MASK, PPC403, 0, {RS}},
  4720. {"mtdmact1", XSPR(31,451,201), XSPR_MASK, PPC403, 0, {RS}},
  4721. {"mtdmada1", XSPR(31,451,202), XSPR_MASK, PPC403, 0, {RS}},
  4722. {"mtdmasa1", XSPR(31,451,203), XSPR_MASK, PPC403, 0, {RS}},
  4723. {"mtdmacc1", XSPR(31,451,204), XSPR_MASK, PPC403, 0, {RS}},
  4724. {"mtdmacr2", XSPR(31,451,208), XSPR_MASK, PPC403, 0, {RS}},
  4725. {"mtdmact2", XSPR(31,451,209), XSPR_MASK, PPC403, 0, {RS}},
  4726. {"mtdmada2", XSPR(31,451,210), XSPR_MASK, PPC403, 0, {RS}},
  4727. {"mtdmasa2", XSPR(31,451,211), XSPR_MASK, PPC403, 0, {RS}},
  4728. {"mtdmacc2", XSPR(31,451,212), XSPR_MASK, PPC403, 0, {RS}},
  4729. {"mtdmacr3", XSPR(31,451,216), XSPR_MASK, PPC403, 0, {RS}},
  4730. {"mtdmact3", XSPR(31,451,217), XSPR_MASK, PPC403, 0, {RS}},
  4731. {"mtdmada3", XSPR(31,451,218), XSPR_MASK, PPC403, 0, {RS}},
  4732. {"mtdmasa3", XSPR(31,451,219), XSPR_MASK, PPC403, 0, {RS}},
  4733. {"mtdmacc3", XSPR(31,451,220), XSPR_MASK, PPC403, 0, {RS}},
  4734. {"mtdmasr", XSPR(31,451,224), XSPR_MASK, PPC403, 0, {RS}},
  4735. {"mtdcr", X(31,451), X_MASK, PPC403|BOOKE|PPCA2|PPC476, E500|TITAN, {SPR, RS}},
  4736. {"mtdcr.", XRC(31,451,1), X_MASK, PPCA2, 0, {SPR, RS}},
  4737. {"stvexwx", X(31,453), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  4738. {"dccci", X(31,454), XRT_MASK, PPC403|PPC440|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
  4739. {"dci", X(31,454), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
  4740. {"divdu", XO(31,457,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4741. {"divdu.", XO(31,457,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4742. {"divwu", XO(31,459,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4743. {"divwu.", XO(31,459,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4744. {"mtpmr", X(31,462), X_MASK, PPCPMR|PPCE300, 0, {PMR, RS}},
  4745. {"mttmr", X(31,494), X_MASK, PPCTMR|E6500, 0, {TMR, RS}},
  4746. {"slbieg", X(31,466), XRA_MASK, POWER9, 0, {RS, RB}},
  4747. {"mtmq", XSPR(31,467, 0), XSPR_MASK, M601, 0, {RS}},
  4748. {"mtxer", XSPR(31,467, 1), XSPR_MASK, COM, 0, {RS}},
  4749. {"mtlr", XSPR(31,467, 8), XSPR_MASK, COM, 0, {RS}},
  4750. {"mtctr", XSPR(31,467, 9), XSPR_MASK, COM, 0, {RS}},
  4751. {"mtdscr", XSPR(31,467, 17), XSPR_MASK, POWER6, 0, {RS}},
  4752. {"mttid", XSPR(31,467, 17), XSPR_MASK, POWER, 0, {RS}},
  4753. {"mtdsisr", XSPR(31,467, 18), XSPR_MASK, COM, TITAN, {RS}},
  4754. {"mtdar", XSPR(31,467, 19), XSPR_MASK, COM, TITAN, {RS}},
  4755. {"mtrtcu", XSPR(31,467, 20), XSPR_MASK, COM, TITAN, {RS}},
  4756. {"mtrtcl", XSPR(31,467, 21), XSPR_MASK, COM, TITAN, {RS}},
  4757. {"mtdec", XSPR(31,467, 22), XSPR_MASK, COM, 0, {RS}},
  4758. {"mtsdr0", XSPR(31,467, 24), XSPR_MASK, POWER, 0, {RS}},
  4759. {"mtsdr1", XSPR(31,467, 25), XSPR_MASK, COM, TITAN, {RS}},
  4760. {"mtsrr0", XSPR(31,467, 26), XSPR_MASK, COM, 0, {RS}},
  4761. {"mtsrr1", XSPR(31,467, 27), XSPR_MASK, COM, 0, {RS}},
  4762. {"mtcfar", XSPR(31,467, 28), XSPR_MASK, POWER6, 0, {RS}},
  4763. {"mtpid", XSPR(31,467, 48), XSPR_MASK, BOOKE, 0, {RS}},
  4764. {"mtdecar", XSPR(31,467, 54), XSPR_MASK, BOOKE, 0, {RS}},
  4765. {"mtcsrr0", XSPR(31,467, 58), XSPR_MASK, BOOKE, 0, {RS}},
  4766. {"mtcsrr1", XSPR(31,467, 59), XSPR_MASK, BOOKE, 0, {RS}},
  4767. {"mtdear", XSPR(31,467, 61), XSPR_MASK, BOOKE, 0, {RS}},
  4768. {"mtesr", XSPR(31,467, 62), XSPR_MASK, BOOKE, 0, {RS}},
  4769. {"mtivpr", XSPR(31,467, 63), XSPR_MASK, BOOKE, 0, {RS}},
  4770. {"mtcmpa", XSPR(31,467,144), XSPR_MASK, PPC860, 0, {RS}},
  4771. {"mtcmpb", XSPR(31,467,145), XSPR_MASK, PPC860, 0, {RS}},
  4772. {"mtcmpc", XSPR(31,467,146), XSPR_MASK, PPC860, 0, {RS}},
  4773. {"mtcmpd", XSPR(31,467,147), XSPR_MASK, PPC860, 0, {RS}},
  4774. {"mticr", XSPR(31,467,148), XSPR_MASK, PPC860, 0, {RS}},
  4775. {"mtder", XSPR(31,467,149), XSPR_MASK, PPC860, 0, {RS}},
  4776. {"mtcounta", XSPR(31,467,150), XSPR_MASK, PPC860, 0, {RS}},
  4777. {"mtcountb", XSPR(31,467,151), XSPR_MASK, PPC860, 0, {RS}},
  4778. {"mtctrl", XSPR(31,467,152), XSPR_MASK, POWER4, 0, {RS}},
  4779. {"mtcmpe", XSPR(31,467,152), XSPR_MASK, PPC860, 0, {RS}},
  4780. {"mtcmpf", XSPR(31,467,153), XSPR_MASK, PPC860, 0, {RS}},
  4781. {"mtcmpg", XSPR(31,467,154), XSPR_MASK, PPC860, 0, {RS}},
  4782. {"mtcmph", XSPR(31,467,155), XSPR_MASK, PPC860, 0, {RS}},
  4783. {"mtlctrl1", XSPR(31,467,156), XSPR_MASK, PPC860, 0, {RS}},
  4784. {"mtlctrl2", XSPR(31,467,157), XSPR_MASK, PPC860, 0, {RS}},
  4785. {"mtictrl", XSPR(31,467,158), XSPR_MASK, PPC860, 0, {RS}},
  4786. {"mtbar", XSPR(31,467,159), XSPR_MASK, PPC860, 0, {RS}},
  4787. {"mtvrsave", XSPR(31,467,256), XSPR_MASK, PPCVEC, 0, {RS}},
  4788. {"mtusprg0", XSPR(31,467,256), XSPR_MASK, BOOKE, 0, {RS}},
  4789. {"mtsprg", XSPR(31,467,256), XSPRG_MASK, PPC, 0, {SPRG, RS}},
  4790. {"mtsprg0", XSPR(31,467,272), XSPR_MASK, PPC, 0, {RS}},
  4791. {"mtsprg1", XSPR(31,467,273), XSPR_MASK, PPC, 0, {RS}},
  4792. {"mtsprg2", XSPR(31,467,274), XSPR_MASK, PPC, 0, {RS}},
  4793. {"mtsprg3", XSPR(31,467,275), XSPR_MASK, PPC, 0, {RS}},
  4794. {"mtsprg4", XSPR(31,467,276), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
  4795. {"mtsprg5", XSPR(31,467,277), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
  4796. {"mtsprg6", XSPR(31,467,278), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
  4797. {"mtsprg7", XSPR(31,467,279), XSPR_MASK, PPC405|BOOKE, 0, {RS}},
  4798. {"mtasr", XSPR(31,467,280), XSPR_MASK, PPC64, 0, {RS}},
  4799. {"mtear", XSPR(31,467,282), XSPR_MASK, PPC, TITAN, {RS}},
  4800. {"mttbl", XSPR(31,467,284), XSPR_MASK, PPC, 0, {RS}},
  4801. {"mttbu", XSPR(31,467,285), XSPR_MASK, PPC, 0, {RS}},
  4802. {"mtdbsr", XSPR(31,467,304), XSPR_MASK, BOOKE, 0, {RS}},
  4803. {"mtdbcr0", XSPR(31,467,308), XSPR_MASK, BOOKE, 0, {RS}},
  4804. {"mtdbcr1", XSPR(31,467,309), XSPR_MASK, BOOKE, 0, {RS}},
  4805. {"mtdbcr2", XSPR(31,467,310), XSPR_MASK, BOOKE, 0, {RS}},
  4806. {"mtiac1", XSPR(31,467,312), XSPR_MASK, BOOKE, 0, {RS}},
  4807. {"mtiac2", XSPR(31,467,313), XSPR_MASK, BOOKE, 0, {RS}},
  4808. {"mtiac3", XSPR(31,467,314), XSPR_MASK, BOOKE, 0, {RS}},
  4809. {"mtiac4", XSPR(31,467,315), XSPR_MASK, BOOKE, 0, {RS}},
  4810. {"mtdac1", XSPR(31,467,316), XSPR_MASK, BOOKE, 0, {RS}},
  4811. {"mtdac2", XSPR(31,467,317), XSPR_MASK, BOOKE, 0, {RS}},
  4812. {"mtdvc1", XSPR(31,467,318), XSPR_MASK, BOOKE, 0, {RS}},
  4813. {"mtdvc2", XSPR(31,467,319), XSPR_MASK, BOOKE, 0, {RS}},
  4814. {"mttsr", XSPR(31,467,336), XSPR_MASK, BOOKE, 0, {RS}},
  4815. {"mttcr", XSPR(31,467,340), XSPR_MASK, BOOKE, 0, {RS}},
  4816. {"mtivor0", XSPR(31,467,400), XSPR_MASK, BOOKE, 0, {RS}},
  4817. {"mtivor1", XSPR(31,467,401), XSPR_MASK, BOOKE, 0, {RS}},
  4818. {"mtivor2", XSPR(31,467,402), XSPR_MASK, BOOKE, 0, {RS}},
  4819. {"mtivor3", XSPR(31,467,403), XSPR_MASK, BOOKE, 0, {RS}},
  4820. {"mtivor4", XSPR(31,467,404), XSPR_MASK, BOOKE, 0, {RS}},
  4821. {"mtivor5", XSPR(31,467,405), XSPR_MASK, BOOKE, 0, {RS}},
  4822. {"mtivor6", XSPR(31,467,406), XSPR_MASK, BOOKE, 0, {RS}},
  4823. {"mtivor7", XSPR(31,467,407), XSPR_MASK, BOOKE, 0, {RS}},
  4824. {"mtivor8", XSPR(31,467,408), XSPR_MASK, BOOKE, 0, {RS}},
  4825. {"mtivor9", XSPR(31,467,409), XSPR_MASK, BOOKE, 0, {RS}},
  4826. {"mtivor10", XSPR(31,467,410), XSPR_MASK, BOOKE, 0, {RS}},
  4827. {"mtivor11", XSPR(31,467,411), XSPR_MASK, BOOKE, 0, {RS}},
  4828. {"mtivor12", XSPR(31,467,412), XSPR_MASK, BOOKE, 0, {RS}},
  4829. {"mtivor13", XSPR(31,467,413), XSPR_MASK, BOOKE, 0, {RS}},
  4830. {"mtivor14", XSPR(31,467,414), XSPR_MASK, BOOKE, 0, {RS}},
  4831. {"mtivor15", XSPR(31,467,415), XSPR_MASK, BOOKE, 0, {RS}},
  4832. {"mtspefscr", XSPR(31,467,512), XSPR_MASK, PPCSPE, 0, {RS}},
  4833. {"mtbbear", XSPR(31,467,513), XSPR_MASK, PPCBRLK, 0, {RS}},
  4834. {"mtbbtar", XSPR(31,467,514), XSPR_MASK, PPCBRLK, 0, {RS}},
  4835. {"mtivor32", XSPR(31,467,528), XSPR_MASK, PPCSPE, 0, {RS}},
  4836. {"mtibatu", XSPR(31,467,528), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
  4837. {"mtivor33", XSPR(31,467,529), XSPR_MASK, PPCSPE, 0, {RS}},
  4838. {"mtibatl", XSPR(31,467,529), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
  4839. {"mtivor34", XSPR(31,467,530), XSPR_MASK, PPCSPE, 0, {RS}},
  4840. {"mtivor35", XSPR(31,467,531), XSPR_MASK, PPCPMR, 0, {RS}},
  4841. {"mtdbatu", XSPR(31,467,536), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
  4842. {"mtdbatl", XSPR(31,467,537), XSPRBAT_MASK, PPC, TITAN, {SPRBAT, RS}},
  4843. {"mtmcsrr0", XSPR(31,467,570), XSPR_MASK, PPCRFMCI, 0, {RS}},
  4844. {"mtmcsrr1", XSPR(31,467,571), XSPR_MASK, PPCRFMCI, 0, {RS}},
  4845. {"mtmcsr", XSPR(31,467,572), XSPR_MASK, PPCRFMCI, 0, {RS}},
  4846. {"mtivndx", XSPR(31,467,880), XSPR_MASK, TITAN, 0, {RS}},
  4847. {"mtdvndx", XSPR(31,467,881), XSPR_MASK, TITAN, 0, {RS}},
  4848. {"mtivlim", XSPR(31,467,882), XSPR_MASK, TITAN, 0, {RS}},
  4849. {"mtdvlim", XSPR(31,467,883), XSPR_MASK, TITAN, 0, {RS}},
  4850. {"mtclcsr", XSPR(31,467,884), XSPR_MASK, TITAN, 0, {RS}},
  4851. {"mtccr1", XSPR(31,467,888), XSPR_MASK, TITAN, 0, {RS}},
  4852. {"mtppr", XSPR(31,467,896), XSPR_MASK, POWER7, 0, {RS}},
  4853. {"mtppr32", XSPR(31,467,898), XSPR_MASK, POWER7, 0, {RS}},
  4854. {"mtummcr0", XSPR(31,467,936), XSPR_MASK, PPC750, 0, {RS}},
  4855. {"mtupmc1", XSPR(31,467,937), XSPR_MASK, PPC750, 0, {RS}},
  4856. {"mtupmc2", XSPR(31,467,938), XSPR_MASK, PPC750, 0, {RS}},
  4857. {"mtusia", XSPR(31,467,939), XSPR_MASK, PPC750, 0, {RS}},
  4858. {"mtummcr1", XSPR(31,467,940), XSPR_MASK, PPC750, 0, {RS}},
  4859. {"mtupmc3", XSPR(31,467,941), XSPR_MASK, PPC750, 0, {RS}},
  4860. {"mtupmc4", XSPR(31,467,942), XSPR_MASK, PPC750, 0, {RS}},
  4861. {"mtzpr", XSPR(31,467,944), XSPR_MASK, PPC403, 0, {RS}},
  4862. {"mtpid", XSPR(31,467,945), XSPR_MASK, PPC403, 0, {RS}},
  4863. {"mtrmmucr", XSPR(31,467,946), XSPR_MASK, TITAN, 0, {RS}},
  4864. {"mtccr0", XSPR(31,467,947), XSPR_MASK, PPC405|TITAN, 0, {RS}},
  4865. {"mtiac3", XSPR(31,467,948), XSPR_MASK, PPC405, 0, {RS}},
  4866. {"mtiac4", XSPR(31,467,949), XSPR_MASK, PPC405, 0, {RS}},
  4867. {"mtdvc1", XSPR(31,467,950), XSPR_MASK, PPC405, 0, {RS}},
  4868. {"mtdvc2", XSPR(31,467,951), XSPR_MASK, PPC405, 0, {RS}},
  4869. {"mtmmcr0", XSPR(31,467,952), XSPR_MASK, PPC750, 0, {RS}},
  4870. {"mtpmc1", XSPR(31,467,953), XSPR_MASK, PPC750, 0, {RS}},
  4871. {"mtsgr", XSPR(31,467,953), XSPR_MASK, PPC403, 0, {RS}},
  4872. {"mtdcwr", XSPR(31,467,954), XSPR_MASK, PPC403, 0, {RS}},
  4873. {"mtpmc2", XSPR(31,467,954), XSPR_MASK, PPC750, 0, {RS}},
  4874. {"mtsia", XSPR(31,467,955), XSPR_MASK, PPC750, 0, {RS}},
  4875. {"mtsler", XSPR(31,467,955), XSPR_MASK, PPC405, 0, {RS}},
  4876. {"mtmmcr1", XSPR(31,467,956), XSPR_MASK, PPC750, 0, {RS}},
  4877. {"mtsu0r", XSPR(31,467,956), XSPR_MASK, PPC405, 0, {RS}},
  4878. {"mtdbcr1", XSPR(31,467,957), XSPR_MASK, PPC405, 0, {RS}},
  4879. {"mtpmc3", XSPR(31,467,957), XSPR_MASK, PPC750, 0, {RS}},
  4880. {"mtpmc4", XSPR(31,467,958), XSPR_MASK, PPC750, 0, {RS}},
  4881. {"mticdbdr", XSPR(31,467,979), XSPR_MASK, PPC403, 0, {RS}},
  4882. {"mtesr", XSPR(31,467,980), XSPR_MASK, PPC403, 0, {RS}},
  4883. {"mtdear", XSPR(31,467,981), XSPR_MASK, PPC403, 0, {RS}},
  4884. {"mtevpr", XSPR(31,467,982), XSPR_MASK, PPC403, 0, {RS}},
  4885. {"mtcdbcr", XSPR(31,467,983), XSPR_MASK, PPC403, 0, {RS}},
  4886. {"mttsr", XSPR(31,467,984), XSPR_MASK, PPC403, 0, {RS}},
  4887. {"mttcr", XSPR(31,467,986), XSPR_MASK, PPC403, 0, {RS}},
  4888. {"mtpit", XSPR(31,467,987), XSPR_MASK, PPC403, 0, {RS}},
  4889. {"mttbhi", XSPR(31,467,988), XSPR_MASK, PPC403, 0, {RS}},
  4890. {"mttblo", XSPR(31,467,989), XSPR_MASK, PPC403, 0, {RS}},
  4891. {"mtsrr2", XSPR(31,467,990), XSPR_MASK, PPC403, 0, {RS}},
  4892. {"mtsrr3", XSPR(31,467,991), XSPR_MASK, PPC403, 0, {RS}},
  4893. {"mtdbsr", XSPR(31,467,1008), XSPR_MASK, PPC403, 0, {RS}},
  4894. {"mtdbdr", XSPR(31,467,1011), XSPR_MASK, TITAN, 0, {RS}},
  4895. {"mtdbcr0", XSPR(31,467,1010), XSPR_MASK, PPC405, 0, {RS}},
  4896. {"mtiac1", XSPR(31,467,1012), XSPR_MASK, PPC403, 0, {RS}},
  4897. {"mtiac2", XSPR(31,467,1013), XSPR_MASK, PPC403, 0, {RS}},
  4898. {"mtdac1", XSPR(31,467,1014), XSPR_MASK, PPC403, 0, {RS}},
  4899. {"mtdac2", XSPR(31,467,1015), XSPR_MASK, PPC403, 0, {RS}},
  4900. {"mtl2cr", XSPR(31,467,1017), XSPR_MASK, PPC750, 0, {RS}},
  4901. {"mtdccr", XSPR(31,467,1018), XSPR_MASK, PPC403, 0, {RS}},
  4902. {"mticcr", XSPR(31,467,1019), XSPR_MASK, PPC403, 0, {RS}},
  4903. {"mtictc", XSPR(31,467,1019), XSPR_MASK, PPC750, 0, {RS}},
  4904. {"mtpbl1", XSPR(31,467,1020), XSPR_MASK, PPC403, 0, {RS}},
  4905. {"mtthrm1", XSPR(31,467,1020), XSPR_MASK, PPC750, 0, {RS}},
  4906. {"mtpbu1", XSPR(31,467,1021), XSPR_MASK, PPC403, 0, {RS}},
  4907. {"mtthrm2", XSPR(31,467,1021), XSPR_MASK, PPC750, 0, {RS}},
  4908. {"mtpbl2", XSPR(31,467,1022), XSPR_MASK, PPC403, 0, {RS}},
  4909. {"mtthrm3", XSPR(31,467,1022), XSPR_MASK, PPC750, 0, {RS}},
  4910. {"mtpbu2", XSPR(31,467,1023), XSPR_MASK, PPC403, 0, {RS}},
  4911. {"mtspr", X(31,467), X_MASK, COM, 0, {SPR, RS}},
  4912. {"dcbi", X(31,470), XRT_MASK, PPC, 0, {RA0, RB}},
  4913. {"nand", XRC(31,476,0), X_MASK, COM, 0, {RA, RS, RB}},
  4914. {"nand.", XRC(31,476,1), X_MASK, COM, 0, {RA, RS, RB}},
  4915. {"dsn", X(31,483), XRT_MASK, E500MC, 0, {RA, RB}},
  4916. {"dcread", X(31,486), X_MASK, PPC403|PPC440, PPCA2|PPC476, {RT, RA0, RB}},
  4917. {"icbtls", X(31,486), X_MASK, PPCCHLK|PPC476|TITAN, 0, {CT, RA0, RB}},
  4918. {"stvxl", X(31,487), X_MASK, PPCVEC, 0, {VS, RA0, RB}},
  4919. {"nabs", XO(31,488,0,0), XORB_MASK, M601, 0, {RT, RA}},
  4920. {"nabs.", XO(31,488,0,1), XORB_MASK, M601, 0, {RT, RA}},
  4921. {"divd", XO(31,489,0,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4922. {"divd.", XO(31,489,0,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  4923. {"divw", XO(31,491,0,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4924. {"divw.", XO(31,491,0,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4925. {"icbtlse", X(31,494), X_MASK, PPCCHLK, E500MC, {CT, RA, RB}},
  4926. {"slbia", X(31,498), 0xff1fffff, POWER6, 0, {IH}},
  4927. {"slbia", X(31,498), 0xffffffff, PPC64, POWER6, {0}},
  4928. {"cli", X(31,502), XRB_MASK, POWER, 0, {RT, RA}},
  4929. {"popcntd", X(31,506), XRB_MASK, POWER7|PPCA2, 0, {RA, RS}},
  4930. {"cmpb", X(31,508), X_MASK, POWER6|PPCA2|PPC476, 0, {RA, RS, RB}},
  4931. {"mcrxr", X(31,512), XBFRARB_MASK, COM, POWER7, {BF}},
  4932. {"lbdcbx", X(31,514), X_MASK, E200Z4, 0, {RT, RA, RB}},
  4933. {"lbdx", X(31,515), X_MASK, E500MC, 0, {RT, RA, RB}},
  4934. {"bblels", X(31,518), X_MASK, PPCBRLK, 0, {0}},
  4935. {"lvlx", X(31,519), X_MASK, CELL, 0, {VD, RA0, RB}},
  4936. {"lbfcmux", APU(31,519,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4937. {"subfco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4938. {"sfo", XO(31,8,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4939. {"subco", XO(31,8,1,0), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
  4940. {"subfco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4941. {"sfo.", XO(31,8,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4942. {"subco.", XO(31,8,1,1), XO_MASK, PPCCOM, 0, {RT, RB, RA}},
  4943. {"addco", XO(31,10,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4944. {"ao", XO(31,10,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4945. {"addco.", XO(31,10,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  4946. {"ao.", XO(31,10,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  4947. {"lxsspx", X(31,524), XX1_MASK, PPCVSX2, 0, {XT6, RA0, RB}},
  4948. {"clcs", X(31,531), XRB_MASK, M601, 0, {RT, RA}},
  4949. {"ldbrx", X(31,532), X_MASK, CELL|POWER7|PPCA2, 0, {RT, RA0, RB}},
  4950. {"lswx", X(31,533), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, RBX}},
  4951. {"lsx", X(31,533), X_MASK, PWRCOM, 0, {RT, RA, RB}},
  4952. {"lwbrx", X(31,534), X_MASK, PPCCOM, 0, {RT, RA0, RB}},
  4953. {"lbrx", X(31,534), X_MASK, PWRCOM, 0, {RT, RA, RB}},
  4954. {"lfsx", X(31,535), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
  4955. {"srw", XRC(31,536,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  4956. {"sr", XRC(31,536,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  4957. {"srw.", XRC(31,536,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  4958. {"sr.", XRC(31,536,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  4959. {"rrib", XRC(31,537,0), X_MASK, M601, 0, {RA, RS, RB}},
  4960. {"rrib.", XRC(31,537,1), X_MASK, M601, 0, {RA, RS, RB}},
  4961. {"cnttzw", XRC(31,538,0), XRB_MASK, POWER9, 0, {RA, RS}},
  4962. {"cnttzw.", XRC(31,538,1), XRB_MASK, POWER9, 0, {RA, RS}},
  4963. {"srd", XRC(31,539,0), X_MASK, PPC64, 0, {RA, RS, RB}},
  4964. {"srd.", XRC(31,539,1), X_MASK, PPC64, 0, {RA, RS, RB}},
  4965. {"maskir", XRC(31,541,0), X_MASK, M601, 0, {RA, RS, RB}},
  4966. {"maskir.", XRC(31,541,1), X_MASK, M601, 0, {RA, RS, RB}},
  4967. {"lhdcbx", X(31,546), X_MASK, E200Z4, 0, {RT, RA, RB}},
  4968. {"lhdx", X(31,547), X_MASK, E500MC, 0, {RT, RA, RB}},
  4969. {"lvtrx", X(31,549), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4970. {"bbelr", X(31,550), X_MASK, PPCBRLK, 0, {0}},
  4971. {"lvrx", X(31,551), X_MASK, CELL, 0, {VD, RA0, RB}},
  4972. {"lhfcmux", APU(31,551,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4973. {"subfo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  4974. {"subo", XO(31,40,1,0), XO_MASK, PPC, 0, {RT, RB, RA}},
  4975. {"subfo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  4976. {"subo.", XO(31,40,1,1), XO_MASK, PPC, 0, {RT, RB, RA}},
  4977. {"tlbsync", X(31,566), 0xffffffff, PPC, 0, {0}},
  4978. {"lfsux", X(31,567), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
  4979. {"cnttzd", XRC(31,570,0), XRB_MASK, POWER9, 0, {RA, RS}},
  4980. {"cnttzd.", XRC(31,570,1), XRB_MASK, POWER9, 0, {RA, RS}},
  4981. {"mcrxrx", X(31,576), XBFRARB_MASK, POWER9, 0, {BF}},
  4982. {"lwdcbx", X(31,578), X_MASK, E200Z4, 0, {RT, RA, RB}},
  4983. {"lwdx", X(31,579), X_MASK, E500MC, 0, {RT, RA, RB}},
  4984. {"lvtlx", X(31,581), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  4985. {"lwat", X(31,582), X_MASK, POWER9, 0, {RT, RA0, FC}},
  4986. {"lwfcmux", APU(31,583,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  4987. {"lxsdx", X(31,588), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
  4988. {"mfsr", X(31,595), XRB_MASK|(1<<20), COM, NON32, {RT, SR}},
  4989. {"lswi", X(31,597), X_MASK, PPCCOM, E500|E500MC, {RT, RAX, NBI}},
  4990. {"lsi", X(31,597), X_MASK, PWRCOM, 0, {RT, RA0, NB}},
  4991. {"hwsync", XSYNC(31,598,0), 0xffffffff, POWER4, BOOKE|PPC476, {0}},
  4992. {"lwsync", XSYNC(31,598,1), 0xffffffff, PPC, E500, {0}},
  4993. {"ptesync", XSYNC(31,598,2), 0xffffffff, PPC64, 0, {0}},
  4994. {"sync", X(31,598), XSYNCLE_MASK, E6500, 0, {LS, ESYNC}},
  4995. {"sync", X(31,598), XSYNC_MASK, PPCCOM, BOOKE|PPC476, {LS}},
  4996. {"msync", X(31,598), 0xffffffff, BOOKE|PPCA2|PPC476, 0, {0}},
  4997. {"sync", X(31,598), 0xffffffff, BOOKE|PPC476, E6500, {0}},
  4998. {"lwsync", X(31,598), 0xffffffff, E500, 0, {0}},
  4999. {"dcs", X(31,598), 0xffffffff, PWRCOM, 0, {0}},
  5000. {"lfdx", X(31,599), X_MASK, COM, PPCEFS, {FRT, RA0, RB}},
  5001. {"mffgpr", XRC(31,607,0), XRA_MASK, POWER6, POWER7, {FRT, RB}},
  5002. {"lfdepx", X(31,607), X_MASK, E500MC|PPCA2, 0, {FRT, RA0, RB}},
  5003. {"lddx", X(31,611), X_MASK, E500MC, 0, {RT, RA, RB}},
  5004. {"lvswx", X(31,613), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  5005. {"ldat", X(31,614), X_MASK, POWER9, 0, {RT, RA0, FC}},
  5006. {"lqfcmux", APU(31,615,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5007. {"nego", XO(31,104,1,0), XORB_MASK, COM, 0, {RT, RA}},
  5008. {"nego.", XO(31,104,1,1), XORB_MASK, COM, 0, {RT, RA}},
  5009. {"mulo", XO(31,107,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
  5010. {"mulo.", XO(31,107,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
  5011. {"mfsri", X(31,627), X_MASK, M601, 0, {RT, RA, RB}},
  5012. {"dclst", X(31,630), XRB_MASK, M601, 0, {RS, RA}},
  5013. {"lfdux", X(31,631), X_MASK, COM, PPCEFS, {FRT, RAS, RB}},
  5014. {"stbdcbx", X(31,642), X_MASK, E200Z4, 0, {RS, RA, RB}},
  5015. {"stbdx", X(31,643), X_MASK, E500MC, 0, {RS, RA, RB}},
  5016. {"stvlx", X(31,647), X_MASK, CELL, 0, {VS, RA0, RB}},
  5017. {"stbfcmux", APU(31,647,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5018. {"stxsspx", X(31,652), XX1_MASK, PPCVSX2, 0, {XS6, RA0, RB}},
  5019. {"tbegin.", XRC(31,654,1), XRTLRARB_MASK, PPCHTM, 0, {HTM_R}},
  5020. {"subfeo", XO(31,136,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5021. {"sfeo", XO(31,136,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5022. {"subfeo.", XO(31,136,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5023. {"sfeo.", XO(31,136,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5024. {"addeo", XO(31,138,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5025. {"aeo", XO(31,138,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5026. {"addeo.", XO(31,138,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5027. {"aeo.", XO(31,138,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5028. {"mfsrin", X(31,659), XRA_MASK, PPC, NON32, {RT, RB}},
  5029. {"stdbrx", X(31,660), X_MASK, CELL|POWER7|PPCA2, 0, {RS, RA0, RB}},
  5030. {"stswx", X(31,661), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, RB}},
  5031. {"stsx", X(31,661), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
  5032. {"stwbrx", X(31,662), X_MASK, PPCCOM, 0, {RS, RA0, RB}},
  5033. {"stbrx", X(31,662), X_MASK, PWRCOM, 0, {RS, RA0, RB}},
  5034. {"stfsx", X(31,663), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
  5035. {"srq", XRC(31,664,0), X_MASK, M601, 0, {RA, RS, RB}},
  5036. {"srq.", XRC(31,664,1), X_MASK, M601, 0, {RA, RS, RB}},
  5037. {"sre", XRC(31,665,0), X_MASK, M601, 0, {RA, RS, RB}},
  5038. {"sre.", XRC(31,665,1), X_MASK, M601, 0, {RA, RS, RB}},
  5039. {"sthdcbx", X(31,674), X_MASK, E200Z4, 0, {RS, RA, RB}},
  5040. {"sthdx", X(31,675), X_MASK, E500MC, 0, {RS, RA, RB}},
  5041. {"stvfrx", X(31,677), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5042. {"stvrx", X(31,679), X_MASK, CELL, 0, {VS, RA0, RB}},
  5043. {"sthfcmux", APU(31,679,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5044. {"tendall.", XRC(31,686,1)|(1<<25), XRTRARB_MASK, PPCHTM, 0, {0}},
  5045. {"tend.", XRC(31,686,1), XRTARARB_MASK, PPCHTM, 0, {HTM_A}},
  5046. {"stbcx.", XRC(31,694,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
  5047. {"stfsux", X(31,695), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
  5048. {"sriq", XRC(31,696,0), X_MASK, M601, 0, {RA, RS, SH}},
  5049. {"sriq.", XRC(31,696,1), X_MASK, M601, 0, {RA, RS, SH}},
  5050. {"stwdcbx", X(31,706), X_MASK, E200Z4, 0, {RS, RA, RB}},
  5051. {"stwdx", X(31,707), X_MASK, E500MC, 0, {RS, RA, RB}},
  5052. {"stvflx", X(31,709), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5053. {"stwat", X(31,710), X_MASK, POWER9, 0, {RS, RA0, FC}},
  5054. {"stwfcmux", APU(31,711,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5055. {"stxsdx", X(31,716), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
  5056. {"tcheck", X(31,718), XRTBFRARB_MASK, PPCHTM, 0, {BF}},
  5057. {"subfzeo", XO(31,200,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5058. {"sfzeo", XO(31,200,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5059. {"subfzeo.", XO(31,200,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5060. {"sfzeo.", XO(31,200,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5061. {"addzeo", XO(31,202,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5062. {"azeo", XO(31,202,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5063. {"addzeo.", XO(31,202,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5064. {"azeo.", XO(31,202,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5065. {"stswi", X(31,725), X_MASK, PPCCOM, E500|E500MC, {RS, RA0, NB}},
  5066. {"stsi", X(31,725), X_MASK, PWRCOM, 0, {RS, RA0, NB}},
  5067. {"sthcx.", XRC(31,726,1), X_MASK, POWER8|E6500, 0, {RS, RA0, RB}},
  5068. {"stfdx", X(31,727), X_MASK, COM, PPCEFS, {FRS, RA0, RB}},
  5069. {"srlq", XRC(31,728,0), X_MASK, M601, 0, {RA, RS, RB}},
  5070. {"srlq.", XRC(31,728,1), X_MASK, M601, 0, {RA, RS, RB}},
  5071. {"sreq", XRC(31,729,0), X_MASK, M601, 0, {RA, RS, RB}},
  5072. {"sreq.", XRC(31,729,1), X_MASK, M601, 0, {RA, RS, RB}},
  5073. {"mftgpr", XRC(31,735,0), XRA_MASK, POWER6, POWER7, {RT, FRB}},
  5074. {"stfdepx", X(31,735), X_MASK, E500MC|PPCA2, 0, {FRS, RA0, RB}},
  5075. {"stddx", X(31,739), X_MASK, E500MC, 0, {RS, RA, RB}},
  5076. {"stvswx", X(31,741), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5077. {"stdat", X(31,742), X_MASK, POWER9, 0, {RS, RA0, FC}},
  5078. {"stqfcmux", APU(31,743,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5079. {"subfmeo", XO(31,232,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5080. {"sfmeo", XO(31,232,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5081. {"subfmeo.", XO(31,232,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5082. {"sfmeo.", XO(31,232,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5083. {"mulldo", XO(31,233,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5084. {"mulldo.", XO(31,233,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5085. {"addmeo", XO(31,234,1,0), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5086. {"ameo", XO(31,234,1,0), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5087. {"addmeo.", XO(31,234,1,1), XORB_MASK, PPCCOM, 0, {RT, RA}},
  5088. {"ameo.", XO(31,234,1,1), XORB_MASK, PWRCOM, 0, {RT, RA}},
  5089. {"mullwo", XO(31,235,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5090. {"mulso", XO(31,235,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5091. {"mullwo.", XO(31,235,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5092. {"mulso.", XO(31,235,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5093. {"tsuspend.", XRCL(31,750,0,1), XRTRARB_MASK,PPCHTM, 0, {0}},
  5094. {"tresume.", XRCL(31,750,1,1), XRTRARB_MASK,PPCHTM, 0, {0}},
  5095. {"tsr.", XRC(31,750,1), XRTLRARB_MASK,PPCHTM, 0, {L}},
  5096. {"darn", X(31,755), XLRAND_MASK, POWER9, 0, {RT, LRAND}},
  5097. {"dcba", X(31,758), XRT_MASK, PPC405|PPC7450|BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
  5098. {"dcbal", XOPL(31,758,1), XRT_MASK, E500MC, 0, {RA0, RB}},
  5099. {"stfdux", X(31,759), X_MASK, COM, PPCEFS, {FRS, RAS, RB}},
  5100. {"srliq", XRC(31,760,0), X_MASK, M601, 0, {RA, RS, SH}},
  5101. {"srliq.", XRC(31,760,1), X_MASK, M601, 0, {RA, RS, SH}},
  5102. {"lvsm", X(31,773), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  5103. {"copy", XOPL(31,774,1), XRT_MASK, POWER9, 0, {RA0, RB}},
  5104. {"stvepxl", X(31,775), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5105. {"lvlxl", X(31,775), X_MASK, CELL, 0, {VD, RA0, RB}},
  5106. {"ldfcmux", APU(31,775,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5107. {"dozo", XO(31,264,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
  5108. {"dozo.", XO(31,264,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
  5109. {"addo", XO(31,266,1,0), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5110. {"caxo", XO(31,266,1,0), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5111. {"addo.", XO(31,266,1,1), XO_MASK, PPCCOM, 0, {RT, RA, RB}},
  5112. {"caxo.", XO(31,266,1,1), XO_MASK, PWRCOM, 0, {RT, RA, RB}},
  5113. {"modsd", X(31,777), X_MASK, POWER9, 0, {RT, RA, RB}},
  5114. {"modsw", X(31,779), X_MASK, POWER9, 0, {RT, RA, RB}},
  5115. {"lxvw4x", X(31,780), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
  5116. {"lxsibzx", X(31,781), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  5117. {"tabortwc.", XRC(31,782,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
  5118. {"tlbivax", X(31,786), XRT_MASK, BOOKE|PPCA2|PPC476, 0, {RA0, RB}},
  5119. {"lwzcix", X(31,789), X_MASK, POWER6, 0, {RT, RA0, RB}},
  5120. {"lhbrx", X(31,790), X_MASK, COM, 0, {RT, RA0, RB}},
  5121. {"lfdpx", X(31,791), X_MASK, POWER6, POWER7, {FRTp, RA0, RB}},
  5122. {"lfqx", X(31,791), X_MASK, POWER2, 0, {FRT, RA, RB}},
  5123. {"sraw", XRC(31,792,0), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  5124. {"sra", XRC(31,792,0), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  5125. {"sraw.", XRC(31,792,1), X_MASK, PPCCOM, 0, {RA, RS, RB}},
  5126. {"sra.", XRC(31,792,1), X_MASK, PWRCOM, 0, {RA, RS, RB}},
  5127. {"srad", XRC(31,794,0), X_MASK, PPC64, 0, {RA, RS, RB}},
  5128. {"srad.", XRC(31,794,1), X_MASK, PPC64, 0, {RA, RS, RB}},
  5129. {"lfddx", X(31,803), X_MASK, E500MC, 0, {FRT, RA, RB}},
  5130. {"lvtrxl", X(31,805), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  5131. {"stvepx", X(31,807), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5132. {"lvrxl", X(31,807), X_MASK, CELL, 0, {VD, RA0, RB}},
  5133. {"lxvh8x", X(31,812), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  5134. {"lxsihzx", X(31,813), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  5135. {"tabortdc.", XRC(31,814,1), X_MASK, PPCHTM, 0, {TO, RA, RB}},
  5136. {"rac", X(31,818), X_MASK, M601, 0, {RT, RA, RB}},
  5137. {"erativax", X(31,819), X_MASK, PPCA2, 0, {RS, RA0, RB}},
  5138. {"lhzcix", X(31,821), X_MASK, POWER6, 0, {RT, RA0, RB}},
  5139. {"dss", XDSS(31,822,0), XDSS_MASK, PPCVEC, 0, {STRM}},
  5140. {"lfqux", X(31,823), X_MASK, POWER2, 0, {FRT, RA, RB}},
  5141. {"srawi", XRC(31,824,0), X_MASK, PPCCOM, 0, {RA, RS, SH}},
  5142. {"srai", XRC(31,824,0), X_MASK, PWRCOM, 0, {RA, RS, SH}},
  5143. {"srawi.", XRC(31,824,1), X_MASK, PPCCOM, 0, {RA, RS, SH}},
  5144. {"srai.", XRC(31,824,1), X_MASK, PWRCOM, 0, {RA, RS, SH}},
  5145. {"sradi", XS(31,413,0), XS_MASK, PPC64, 0, {RA, RS, SH6}},
  5146. {"sradi.", XS(31,413,1), XS_MASK, PPC64, 0, {RA, RS, SH6}},
  5147. {"lvtlxl", X(31,837), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  5148. {"cpabort", X(31,838), XRTRARB_MASK,POWER9, 0, {0}},
  5149. {"divo", XO(31,331,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
  5150. {"divo.", XO(31,331,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
  5151. {"lxvd2x", X(31,844), XX1_MASK, PPCVSX, 0, {XT6, RA0, RB}},
  5152. {"lxvx", X(31,844), XX1_MASK, POWER8, POWER9|PPCVSX3, {XT6, RA0, RB}},
  5153. {"tabortwci.", XRC(31,846,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
  5154. {"tlbsrx.", XRC(31,850,1), XRT_MASK, PPCA2, 0, {RA0, RB}},
  5155. {"slbiag", X(31,850), XRARB_MASK, POWER9, 0, {RS}},
  5156. {"slbmfev", X(31,851), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
  5157. {"slbmfev", X(31,851), XRA_MASK, PPC64, POWER9, {RT, RB}},
  5158. {"lbzcix", X(31,853), X_MASK, POWER6, 0, {RT, RA0, RB}},
  5159. {"eieio", X(31,854), 0xffffffff, PPC, BOOKE|PPCA2|PPC476, {0}},
  5160. {"mbar", X(31,854), X_MASK, BOOKE|PPCA2|PPC476, 0, {MO}},
  5161. {"eieio", XMBAR(31,854,1),0xffffffff, E500, 0, {0}},
  5162. {"eieio", X(31,854), 0xffffffff, PPCA2|PPC476, 0, {0}},
  5163. {"lfiwax", X(31,855), X_MASK, POWER6|PPCA2|PPC476, 0, {FRT, RA0, RB}},
  5164. {"lvswxl", X(31,869), X_MASK, PPCVEC2, 0, {VD, RA0, RB}},
  5165. {"abso", XO(31,360,1,0), XORB_MASK, M601, 0, {RT, RA}},
  5166. {"abso.", XO(31,360,1,1), XORB_MASK, M601, 0, {RT, RA}},
  5167. {"divso", XO(31,363,1,0), XO_MASK, M601, 0, {RT, RA, RB}},
  5168. {"divso.", XO(31,363,1,1), XO_MASK, M601, 0, {RT, RA, RB}},
  5169. {"lxvb16x", X(31,876), XX1_MASK, PPCVSX3, 0, {XT6, RA0, RB}},
  5170. {"tabortdci.", XRC(31,878,1), X_MASK, PPCHTM, 0, {TO, RA, HTM_SI}},
  5171. {"rmieg", X(31,882), XRTRA_MASK, POWER9, 0, {RB}},
  5172. {"ldcix", X(31,885), X_MASK, POWER6, 0, {RT, RA0, RB}},
  5173. {"msgsync", X(31,886), 0xffffffff, POWER9, 0, {0}},
  5174. {"lfiwzx", X(31,887), X_MASK, POWER7|PPCA2, 0, {FRT, RA0, RB}},
  5175. {"extswsli", XS(31,445,0), XS_MASK, POWER9, 0, {RA, RS, SH6}},
  5176. {"extswsli.", XS(31,445,1), XS_MASK, POWER9, 0, {RA, RS, SH6}},
  5177. {"paste.", XRCL(31,902,1,1),XRT_MASK, POWER9, 0, {RA0, RB}},
  5178. {"stvlxl", X(31,903), X_MASK, CELL, 0, {VS, RA0, RB}},
  5179. {"stdfcmux", APU(31,903,0), APU_MASK, PPC405, 0, {FCRT, RA, RB}},
  5180. {"divdeuo", XO(31,393,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5181. {"divdeuo.", XO(31,393,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5182. {"divweuo", XO(31,395,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5183. {"divweuo.", XO(31,395,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5184. {"stxvw4x", X(31,908), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
  5185. {"stxsibx", X(31,909), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  5186. {"tabort.", XRC(31,910,1), XRTRB_MASK, PPCHTM, 0, {RA}},
  5187. {"tlbsx", XRC(31,914,0), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
  5188. {"tlbsx.", XRC(31,914,1), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RTO, RA0, RB}},
  5189. {"slbmfee", X(31,915), XRLA_MASK, POWER9, 0, {RT, RB, A_L}},
  5190. {"slbmfee", X(31,915), XRA_MASK, PPC64, POWER9, {RT, RB}},
  5191. {"stwcix", X(31,917), X_MASK, POWER6, 0, {RS, RA0, RB}},
  5192. {"sthbrx", X(31,918), X_MASK, COM, 0, {RS, RA0, RB}},
  5193. {"stfdpx", X(31,919), X_MASK, POWER6, POWER7, {FRSp, RA0, RB}},
  5194. {"stfqx", X(31,919), X_MASK, POWER2, 0, {FRS, RA0, RB}},
  5195. {"sraq", XRC(31,920,0), X_MASK, M601, 0, {RA, RS, RB}},
  5196. {"sraq.", XRC(31,920,1), X_MASK, M601, 0, {RA, RS, RB}},
  5197. {"srea", XRC(31,921,0), X_MASK, M601, 0, {RA, RS, RB}},
  5198. {"srea.", XRC(31,921,1), X_MASK, M601, 0, {RA, RS, RB}},
  5199. {"extsh", XRC(31,922,0), XRB_MASK, PPCCOM, 0, {RA, RS}},
  5200. {"exts", XRC(31,922,0), XRB_MASK, PWRCOM, 0, {RA, RS}},
  5201. {"extsh.", XRC(31,922,1), XRB_MASK, PPCCOM, 0, {RA, RS}},
  5202. {"exts.", XRC(31,922,1), XRB_MASK, PWRCOM, 0, {RA, RS}},
  5203. {"stfddx", X(31,931), X_MASK, E500MC, 0, {FRS, RA, RB}},
  5204. {"stvfrxl", X(31,933), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5205. {"wclrone", XOPL2(31,934,2),XRT_MASK, PPCA2, 0, {RA0, RB}},
  5206. {"wclrall", X(31,934), XRARB_MASK, PPCA2, 0, {L2}},
  5207. {"wclr", X(31,934), X_MASK, PPCA2, 0, {L2, RA0, RB}},
  5208. {"stvrxl", X(31,935), X_MASK, CELL, 0, {VS, RA0, RB}},
  5209. {"divdeo", XO(31,425,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5210. {"divdeo.", XO(31,425,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5211. {"divweo", XO(31,427,1,0), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5212. {"divweo.", XO(31,427,1,1), XO_MASK, POWER7|PPCA2, 0, {RT, RA, RB}},
  5213. {"stxvh8x", X(31,940), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  5214. {"stxsihx", X(31,941), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  5215. {"treclaim.", XRC(31,942,1), XRTRB_MASK, PPCHTM, 0, {RA}},
  5216. {"tlbrehi", XTLB(31,946,0), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
  5217. {"tlbrelo", XTLB(31,946,1), XTLB_MASK, PPC403, PPCA2, {RT, RA}},
  5218. {"tlbre", X(31,946), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
  5219. {"sthcix", X(31,949), X_MASK, POWER6, 0, {RS, RA0, RB}},
  5220. {"icswepx", XRC(31,950,0), X_MASK, PPCA2, 0, {RS, RA, RB}},
  5221. {"icswepx.", XRC(31,950,1), X_MASK, PPCA2, 0, {RS, RA, RB}},
  5222. {"stfqux", X(31,951), X_MASK, POWER2, 0, {FRS, RA, RB}},
  5223. {"sraiq", XRC(31,952,0), X_MASK, M601, 0, {RA, RS, SH}},
  5224. {"sraiq.", XRC(31,952,1), X_MASK, M601, 0, {RA, RS, SH}},
  5225. {"extsb", XRC(31,954,0), XRB_MASK, PPC, 0, {RA, RS}},
  5226. {"extsb.", XRC(31,954,1), XRB_MASK, PPC, 0, {RA, RS}},
  5227. {"stvflxl", X(31,965), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5228. {"iccci", X(31,966), XRT_MASK, PPC403|PPC440|TITAN|PPCA2, 0, {RAOPT, RBOPT}},
  5229. {"ici", X(31,966), XRARB_MASK, PPCA2|PPC476, 0, {CT}},
  5230. {"divduo", XO(31,457,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5231. {"divduo.", XO(31,457,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5232. {"divwuo", XO(31,459,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  5233. {"divwuo.", XO(31,459,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  5234. {"stxvd2x", X(31,972), XX1_MASK, PPCVSX, 0, {XS6, RA0, RB}},
  5235. {"stxvx", X(31,972), XX1_MASK, POWER8, POWER9|PPCVSX3, {XS6, RA0, RB}},
  5236. {"tlbld", X(31,978), XRTRA_MASK, PPC, PPC403|BOOKE|PPCA2|PPC476, {RB}},
  5237. {"tlbwehi", XTLB(31,978,0), XTLB_MASK, PPC403, 0, {RT, RA}},
  5238. {"tlbwelo", XTLB(31,978,1), XTLB_MASK, PPC403, 0, {RT, RA}},
  5239. {"tlbwe", X(31,978), X_MASK, PPC403|BOOKE|PPCA2|PPC476, 0, {RSO, RAOPT, SHO}},
  5240. {"slbfee.", XRC(31,979,1), XRA_MASK, POWER6, 0, {RT, RB}},
  5241. {"stbcix", X(31,981), X_MASK, POWER6, 0, {RS, RA0, RB}},
  5242. {"icbi", X(31,982), XRT_MASK, PPC, 0, {RA0, RB}},
  5243. {"stfiwx", X(31,983), X_MASK, PPC, PPCEFS, {FRS, RA0, RB}},
  5244. {"extsw", XRC(31,986,0), XRB_MASK, PPC64, 0, {RA, RS}},
  5245. {"extsw.", XRC(31,986,1), XRB_MASK, PPC64, 0, {RA, RS}},
  5246. {"icbiep", XRT(31,991,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
  5247. {"stvswxl", X(31,997), X_MASK, PPCVEC2, 0, {VS, RA0, RB}},
  5248. {"icread", X(31,998), XRT_MASK, PPC403|PPC440|PPC476|TITAN, 0, {RA0, RB}},
  5249. {"nabso", XO(31,488,1,0), XORB_MASK, M601, 0, {RT, RA}},
  5250. {"nabso.", XO(31,488,1,1), XORB_MASK, M601, 0, {RT, RA}},
  5251. {"divdo", XO(31,489,1,0), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5252. {"divdo.", XO(31,489,1,1), XO_MASK, PPC64, 0, {RT, RA, RB}},
  5253. {"divwo", XO(31,491,1,0), XO_MASK, PPC, 0, {RT, RA, RB}},
  5254. {"divwo.", XO(31,491,1,1), XO_MASK, PPC, 0, {RT, RA, RB}},
  5255. {"stxvb16x", X(31,1004), XX1_MASK, PPCVSX3, 0, {XS6, RA0, RB}},
  5256. {"trechkpt.", XRC(31,1006,1), XRTRARB_MASK,PPCHTM, 0, {0}},
  5257. {"tlbli", X(31,1010), XRTRA_MASK, PPC, TITAN, {RB}},
  5258. {"stdcix", X(31,1013), X_MASK, POWER6, 0, {RS, RA0, RB}},
  5259. {"dcbz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
  5260. {"dclz", X(31,1014), XRT_MASK, PPC, 0, {RA0, RB}},
  5261. {"dcbzep", XRT(31,1023,0), XRT_MASK, E500MC|PPCA2, 0, {RA0, RB}},
  5262. {"dcbzl", XOPL(31,1014,1), XRT_MASK, POWER4|E500MC, PPC476, {RA0, RB}},
  5263. {"cctpl", 0x7c210b78, 0xffffffff, CELL, 0, {0}},
  5264. {"cctpm", 0x7c421378, 0xffffffff, CELL, 0, {0}},
  5265. {"cctph", 0x7c631b78, 0xffffffff, CELL, 0, {0}},
  5266. {"dstt", XDSS(31,342,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
  5267. {"dststt", XDSS(31,374,1), XDSS_MASK, PPCVEC, 0, {RA, RB, STRM}},
  5268. {"dssall", XDSS(31,822,1), XDSS_MASK, PPCVEC, 0, {0}},
  5269. {"db8cyc", 0x7f9ce378, 0xffffffff, CELL, 0, {0}},
  5270. {"db10cyc", 0x7fbdeb78, 0xffffffff, CELL, 0, {0}},
  5271. {"db12cyc", 0x7fdef378, 0xffffffff, CELL, 0, {0}},
  5272. {"db16cyc", 0x7ffffb78, 0xffffffff, CELL, 0, {0}},
  5273. {"lwz", OP(32), OP_MASK, PPCCOM, PPCVLE, {RT, D, RA0}},
  5274. {"l", OP(32), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
  5275. {"lwzu", OP(33), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAL}},
  5276. {"lu", OP(33), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
  5277. {"lbz", OP(34), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
  5278. {"lbzu", OP(35), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
  5279. {"stw", OP(36), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
  5280. {"st", OP(36), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
  5281. {"stwu", OP(37), OP_MASK, PPCCOM, PPCVLE, {RS, D, RAS}},
  5282. {"stu", OP(37), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
  5283. {"stb", OP(38), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
  5284. {"stbu", OP(39), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
  5285. {"lhz", OP(40), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
  5286. {"lhzu", OP(41), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
  5287. {"lha", OP(42), OP_MASK, COM, PPCVLE, {RT, D, RA0}},
  5288. {"lhau", OP(43), OP_MASK, COM, PPCVLE, {RT, D, RAL}},
  5289. {"sth", OP(44), OP_MASK, COM, PPCVLE, {RS, D, RA0}},
  5290. {"sthu", OP(45), OP_MASK, COM, PPCVLE, {RS, D, RAS}},
  5291. {"lmw", OP(46), OP_MASK, PPCCOM, PPCVLE, {RT, D, RAM}},
  5292. {"lm", OP(46), OP_MASK, PWRCOM, PPCVLE, {RT, D, RA0}},
  5293. {"stmw", OP(47), OP_MASK, PPCCOM, PPCVLE, {RS, D, RA0}},
  5294. {"stm", OP(47), OP_MASK, PWRCOM, PPCVLE, {RS, D, RA0}},
  5295. {"lfs", OP(48), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
  5296. {"lfsu", OP(49), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
  5297. {"lfd", OP(50), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RA0}},
  5298. {"lfdu", OP(51), OP_MASK, COM, PPCEFS|PPCVLE, {FRT, D, RAS}},
  5299. {"stfs", OP(52), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
  5300. {"stfsu", OP(53), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
  5301. {"stfd", OP(54), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RA0}},
  5302. {"stfdu", OP(55), OP_MASK, COM, PPCEFS|PPCVLE, {FRS, D, RAS}},
  5303. {"lq", OP(56), OP_MASK, POWER4, PPC476|PPCVLE, {RTQ, DQ, RAQ}},
  5304. {"psq_l", OP(56), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
  5305. {"lfq", OP(56), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
  5306. {"lxsd", DSO(57,2), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
  5307. {"lxssp", DSO(57,3), DS_MASK, PPCVSX3, PPCVLE, {VD, DS, RA0}},
  5308. {"lfdp", OP(57), OP_MASK, POWER6, POWER7|PPCVLE, {FRTp, DS, RA0}},
  5309. {"psq_lu", OP(57), OP_MASK, PPCPS, PPCVLE, {FRT,PSD,RA,PSW,PSQ}},
  5310. {"lfqu", OP(57), OP_MASK, POWER2, PPCVLE, {FRT, D, RA0}},
  5311. {"ld", DSO(58,0), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
  5312. {"ldu", DSO(58,1), DS_MASK, PPC64, PPCVLE, {RT, DS, RAL}},
  5313. {"lwa", DSO(58,2), DS_MASK, PPC64, PPCVLE, {RT, DS, RA0}},
  5314. {"dadd", XRC(59,2,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5315. {"dadd.", XRC(59,2,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5316. {"dqua", ZRC(59,3,0), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
  5317. {"dqua.", ZRC(59,3,1), Z2_MASK, POWER6, PPCVLE, {FRT,FRA,FRB,RMC}},
  5318. {"fdivs", A(59,18,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5319. {"fdivs.", A(59,18,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5320. {"fsubs", A(59,20,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5321. {"fsubs.", A(59,20,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5322. {"fadds", A(59,21,0), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5323. {"fadds.", A(59,21,1), AFRC_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5324. {"fsqrts", A(59,22,0), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
  5325. {"fsqrts.", A(59,22,1), AFRAFRC_MASK, PPC, TITAN|PPCVLE, {FRT, FRB}},
  5326. {"fres", A(59,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5327. {"fres", A(59,24,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5328. {"fres.", A(59,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5329. {"fres.", A(59,24,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5330. {"fmuls", A(59,25,0), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
  5331. {"fmuls.", A(59,25,1), AFRB_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
  5332. {"frsqrtes", A(59,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5333. {"frsqrtes", A(59,26,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5334. {"frsqrtes.", A(59,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5335. {"frsqrtes.", A(59,26,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5336. {"fmsubs", A(59,28,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5337. {"fmsubs.", A(59,28,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5338. {"fmadds", A(59,29,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5339. {"fmadds.", A(59,29,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5340. {"fnmsubs", A(59,30,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5341. {"fnmsubs.", A(59,30,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5342. {"fnmadds", A(59,31,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5343. {"fnmadds.", A(59,31,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5344. {"dmul", XRC(59,34,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5345. {"dmul.", XRC(59,34,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5346. {"drrnd", ZRC(59,35,0), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
  5347. {"drrnd.", ZRC(59,35,1), Z2_MASK, POWER6, PPCVLE, {FRT, FRA, FRB, RMC}},
  5348. {"dscli", ZRC(59,66,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
  5349. {"dscli.", ZRC(59,66,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
  5350. {"dquai", ZRC(59,67,0), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
  5351. {"dquai.", ZRC(59,67,1), Z2_MASK, POWER6, PPCVLE, {TE, FRT,FRB,RMC}},
  5352. {"dscri", ZRC(59,98,0), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
  5353. {"dscri.", ZRC(59,98,1), Z_MASK, POWER6, PPCVLE, {FRT, FRA, SH16}},
  5354. {"drintx", ZRC(59,99,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
  5355. {"drintx.", ZRC(59,99,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
  5356. {"dcmpo", X(59,130), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
  5357. {"dtstex", X(59,162), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
  5358. {"dtstdc", Z(59,194), Z_MASK, POWER6, PPCVLE, {BF, FRA, DCM}},
  5359. {"dtstdg", Z(59,226), Z_MASK, POWER6, PPCVLE, {BF, FRA, DGM}},
  5360. {"drintn", ZRC(59,227,0), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
  5361. {"drintn.", ZRC(59,227,1), Z2_MASK, POWER6, PPCVLE, {R, FRT, FRB, RMC}},
  5362. {"dctdp", XRC(59,258,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5363. {"dctdp.", XRC(59,258,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5364. {"dctfix", XRC(59,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5365. {"dctfix.", XRC(59,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5366. {"ddedpd", XRC(59,322,0), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
  5367. {"ddedpd.", XRC(59,322,1), X_MASK, POWER6, PPCVLE, {SP, FRT, FRB}},
  5368. {"dxex", XRC(59,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5369. {"dxex.", XRC(59,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5370. {"dsub", XRC(59,514,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5371. {"dsub.", XRC(59,514,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5372. {"ddiv", XRC(59,546,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5373. {"ddiv.", XRC(59,546,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5374. {"dcmpu", X(59,642), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
  5375. {"dtstsf", X(59,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRB}},
  5376. {"dtstsfi", X(59,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRB}},
  5377. {"drsp", XRC(59,770,0), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5378. {"drsp.", XRC(59,770,1), X_MASK, POWER6, PPCVLE, {FRT, FRB}},
  5379. {"dcffix", XRC(59,802,0), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5380. {"dcffix.", XRC(59,802,1), X_MASK|FRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5381. {"denbcd", XRC(59,834,0), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
  5382. {"denbcd.", XRC(59,834,1), X_MASK, POWER6, PPCVLE, {S, FRT, FRB}},
  5383. {"fcfids", XRC(59,846,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5384. {"fcfids.", XRC(59,846,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5385. {"diex", XRC(59,866,0), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5386. {"diex.", XRC(59,866,1), X_MASK, POWER6, PPCVLE, {FRT, FRA, FRB}},
  5387. {"fcfidus", XRC(59,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5388. {"fcfidus.", XRC(59,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5389. {"xsaddsp", XX3(60,0), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5390. {"xsmaddasp", XX3(60,1), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5391. {"xxsldwi", XX3(60,2), XX3SHW_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, SHW}},
  5392. {"xscmpeqdp", XX3(60,3), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5393. {"xsrsqrtesp", XX2(60,10), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5394. {"xssqrtsp", XX2(60,11), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5395. {"xxsel", XX4(60,3), XX4_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, XC6}},
  5396. {"xssubsp", XX3(60,8), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5397. {"xsmaddmsp", XX3(60,9), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5398. {"xxspltd", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S, DMEX}},
  5399. {"xxmrghd", XX3(60,10), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5400. {"xxswapd", XX3(60,10)|(2<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
  5401. {"xxmrgld", XX3(60,10)|(3<<8), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5402. {"xxpermdi", XX3(60,10), XX3DM_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6, DM}},
  5403. {"xscmpgtdp", XX3(60,11), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5404. {"xsresp", XX2(60,26), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5405. {"xsmulsp", XX3(60,16), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5406. {"xsmsubasp", XX3(60,17), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5407. {"xxmrghw", XX3(60,18), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5408. {"xscmpgedp", XX3(60,19), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5409. {"xsdivsp", XX3(60,24), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5410. {"xsmsubmsp", XX3(60,25), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5411. {"xxperm", XX3(60,26), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5412. {"xsadddp", XX3(60,32), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5413. {"xsmaddadp", XX3(60,33), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5414. {"xscmpudp", XX3(60,35), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
  5415. {"xscvdpuxws", XX2(60,72), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5416. {"xsrdpi", XX2(60,73), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5417. {"xsrsqrtedp", XX2(60,74), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5418. {"xssqrtdp", XX2(60,75), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5419. {"xssubdp", XX3(60,40), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5420. {"xsmaddmdp", XX3(60,41), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5421. {"xscmpodp", XX3(60,43), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
  5422. {"xscvdpsxws", XX2(60,88), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5423. {"xsrdpiz", XX2(60,89), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5424. {"xsredp", XX2(60,90), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5425. {"xsmuldp", XX3(60,48), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5426. {"xsmsubadp", XX3(60,49), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5427. {"xxmrglw", XX3(60,50), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5428. {"xsrdpip", XX2(60,105), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5429. {"xstsqrtdp", XX2(60,106), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
  5430. {"xsrdpic", XX2(60,107), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5431. {"xsdivdp", XX3(60,56), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5432. {"xsmsubmdp", XX3(60,57), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5433. {"xxpermr", XX3(60,58), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5434. {"xscmpexpdp", XX3(60,59), XX3BF_MASK, PPCVSX3, PPCVLE, {BF, XA6, XB6}},
  5435. {"xsrdpim", XX2(60,121), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5436. {"xstdivdp", XX3(60,61), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
  5437. {"xvaddsp", XX3(60,64), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5438. {"xvmaddasp", XX3(60,65), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5439. {"xvcmpeqsp", XX3RC(60,67,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5440. {"xvcmpeqsp.", XX3RC(60,67,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5441. {"xvcvspuxws", XX2(60,136), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5442. {"xvrspi", XX2(60,137), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5443. {"xvrsqrtesp", XX2(60,138), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5444. {"xvsqrtsp", XX2(60,139), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5445. {"xvsubsp", XX3(60,72), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5446. {"xvmaddmsp", XX3(60,73), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5447. {"xvcmpgtsp", XX3RC(60,75,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5448. {"xvcmpgtsp.", XX3RC(60,75,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5449. {"xvcvspsxws", XX2(60,152), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5450. {"xvrspiz", XX2(60,153), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5451. {"xvresp", XX2(60,154), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5452. {"xvmulsp", XX3(60,80), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5453. {"xvmsubasp", XX3(60,81), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5454. {"xxspltw", XX2(60,164), XX2UIM_MASK, PPCVSX, PPCVLE, {XT6, XB6, UIM}},
  5455. {"xxextractuw", XX2(60,165), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
  5456. {"xvcmpgesp", XX3RC(60,83,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5457. {"xvcmpgesp.", XX3RC(60,83,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5458. {"xvcvuxwsp", XX2(60,168), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5459. {"xvrspip", XX2(60,169), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5460. {"xvtsqrtsp", XX2(60,170), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
  5461. {"xvrspic", XX2(60,171), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5462. {"xvdivsp", XX3(60,88), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5463. {"xvmsubmsp", XX3(60,89), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5464. {"xxspltib", X(60,360), XX1_MASK|3<<19, PPCVSX3, PPCVLE, {XT6, IMM8}},
  5465. {"xxinsertw", XX2(60,181), XX2UIM4_MASK, PPCVSX3, PPCVLE, {XT6, XB6, UIMM4}},
  5466. {"xvcvsxwsp", XX2(60,184), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5467. {"xvrspim", XX2(60,185), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5468. {"xvtdivsp", XX3(60,93), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
  5469. {"xvadddp", XX3(60,96), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5470. {"xvmaddadp", XX3(60,97), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5471. {"xvcmpeqdp", XX3RC(60,99,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5472. {"xvcmpeqdp.", XX3RC(60,99,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5473. {"xvcvdpuxws", XX2(60,200), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5474. {"xvrdpi", XX2(60,201), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5475. {"xvrsqrtedp", XX2(60,202), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5476. {"xvsqrtdp", XX2(60,203), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5477. {"xvsubdp", XX3(60,104), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5478. {"xvmaddmdp", XX3(60,105), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5479. {"xvcmpgtdp", XX3RC(60,107,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5480. {"xvcmpgtdp.", XX3RC(60,107,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5481. {"xvcvdpsxws", XX2(60,216), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5482. {"xvrdpiz", XX2(60,217), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5483. {"xvredp", XX2(60,218), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5484. {"xvmuldp", XX3(60,112), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5485. {"xvmsubadp", XX3(60,113), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5486. {"xvcmpgedp", XX3RC(60,115,0), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5487. {"xvcmpgedp.", XX3RC(60,115,1), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5488. {"xvcvuxwdp", XX2(60,232), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5489. {"xvrdpip", XX2(60,233), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5490. {"xvtsqrtdp", XX2(60,234), XX2BF_MASK, PPCVSX, PPCVLE, {BF, XB6}},
  5491. {"xvrdpic", XX2(60,235), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5492. {"xvdivdp", XX3(60,120), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5493. {"xvmsubmdp", XX3(60,121), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5494. {"xvcvsxwdp", XX2(60,248), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5495. {"xvrdpim", XX2(60,249), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5496. {"xvtdivdp", XX3(60,125), XX3BF_MASK, PPCVSX, PPCVLE, {BF, XA6, XB6}},
  5497. {"xsmaxcdp", XX3(60,128), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5498. {"xsnmaddasp", XX3(60,129), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5499. {"xxland", XX3(60,130), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5500. {"xscvdpsp", XX2(60,265), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5501. {"xscvdpspn", XX2(60,267), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5502. {"xsmincdp", XX3(60,136), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5503. {"xsnmaddmsp", XX3(60,137), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5504. {"xxlandc", XX3(60,138), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5505. {"xsrsp", XX2(60,281), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5506. {"xsmaxjdp", XX3(60,144), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5507. {"xsnmsubasp", XX3(60,145), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5508. {"xxlor", XX3(60,146), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5509. {"xscvuxdsp", XX2(60,296), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5510. {"xststdcsp", XX2(60,298), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
  5511. {"xsminjdp", XX3(60,152), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5512. {"xsnmsubmsp", XX3(60,153), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5513. {"xxlxor", XX3(60,154), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5514. {"xscvsxdsp", XX2(60,312), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5515. {"xsmaxdp", XX3(60,160), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5516. {"xsnmaddadp", XX3(60,161), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5517. {"xxlnor", XX3(60,162), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5518. {"xscvdpuxds", XX2(60,328), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5519. {"xscvspdp", XX2(60,329), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5520. {"xscvspdpn", XX2(60,331), XX2_MASK, PPCVSX2, PPCVLE, {XT6, XB6}},
  5521. {"xsmindp", XX3(60,168), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5522. {"xsnmaddmdp", XX3(60,169), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5523. {"xxlorc", XX3(60,170), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5524. {"xscvdpsxds", XX2(60,344), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5525. {"xsabsdp", XX2(60,345), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5526. {"xsxexpdp", XX2VA(60,347,0),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
  5527. {"xsxsigdp", XX2VA(60,347,1),XX2_MASK|1, PPCVSX3, PPCVLE, {RT, XB6}},
  5528. {"xscvhpdp", XX2VA(60,347,16),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5529. {"xscvdphp", XX2VA(60,347,17),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5530. {"xscpsgndp", XX3(60,176), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5531. {"xsnmsubadp", XX3(60,177), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5532. {"xxlnand", XX3(60,178), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5533. {"xscvuxddp", XX2(60,360), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5534. {"xsnabsdp", XX2(60,361), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5535. {"xststdcdp", XX2(60,362), XX2BFD_MASK, PPCVSX3, PPCVLE, {BF, XB6, DCMX}},
  5536. {"xsnmsubmdp", XX3(60,185), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5537. {"xxleqv", XX3(60,186), XX3_MASK, PPCVSX2, PPCVLE, {XT6, XA6, XB6}},
  5538. {"xscvsxddp", XX2(60,376), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5539. {"xsnegdp", XX2(60,377), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5540. {"xvmaxsp", XX3(60,192), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5541. {"xvnmaddasp", XX3(60,193), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5542. {"xvcvspuxds", XX2(60,392), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5543. {"xvcvdpsp", XX2(60,393), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5544. {"xvminsp", XX3(60,200), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5545. {"xvnmaddmsp", XX3(60,201), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5546. {"xvcvspsxds", XX2(60,408), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5547. {"xvabssp", XX2(60,409), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5548. {"xvmovsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
  5549. {"xvcpsgnsp", XX3(60,208), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5550. {"xvnmsubasp", XX3(60,209), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5551. {"xvcvuxdsp", XX2(60,424), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5552. {"xvnabssp", XX2(60,425), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5553. {"xvtstdcsp", XX2(60,426), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
  5554. {"xviexpsp", XX3(60,216), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5555. {"xvnmsubmsp", XX3(60,217), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5556. {"xvcvsxdsp", XX2(60,440), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5557. {"xvnegsp", XX2(60,441), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5558. {"xvmaxdp", XX3(60,224), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5559. {"xvnmaddadp", XX3(60,225), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5560. {"xvcvdpuxds", XX2(60,456), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5561. {"xvcvspdp", XX2(60,457), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5562. {"xsiexpdp", X(60,918), XX1_MASK, PPCVSX3, PPCVLE, {XT6, RA, RB}},
  5563. {"xvmindp", XX3(60,232), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5564. {"xvnmaddmdp", XX3(60,233), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5565. {"xvcvdpsxds", XX2(60,472), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5566. {"xvabsdp", XX2(60,473), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5567. {"xvxexpdp", XX2VA(60,475,0),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5568. {"xvxsigdp", XX2VA(60,475,1),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5569. {"xxbrh", XX2VA(60,475,7),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5570. {"xvxexpsp", XX2VA(60,475,8),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5571. {"xvxsigsp", XX2VA(60,475,9),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5572. {"xxbrw", XX2VA(60,475,15),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5573. {"xxbrd", XX2VA(60,475,23),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5574. {"xvcvhpsp", XX2VA(60,475,24),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5575. {"xvcvsphp", XX2VA(60,475,25),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5576. {"xxbrq", XX2VA(60,475,31),XX2_MASK, PPCVSX3, PPCVLE, {XT6, XB6}},
  5577. {"xvmovdp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6S}},
  5578. {"xvcpsgndp", XX3(60,240), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5579. {"xvnmsubadp", XX3(60,241), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5580. {"xvcvuxddp", XX2(60,488), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5581. {"xvnabsdp", XX2(60,489), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5582. {"xvtstdcdp", XX2(60,490), XX2DCMXS_MASK, PPCVSX3, PPCVLE, {XT6, XB6, DCMXS}},
  5583. {"xviexpdp", XX3(60,248), XX3_MASK, PPCVSX3, PPCVLE, {XT6, XA6, XB6}},
  5584. {"xvnmsubmdp", XX3(60,249), XX3_MASK, PPCVSX, PPCVLE, {XT6, XA6, XB6}},
  5585. {"xvcvsxddp", XX2(60,504), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5586. {"xvnegdp", XX2(60,505), XX2_MASK, PPCVSX, PPCVLE, {XT6, XB6}},
  5587. {"psq_st", OP(60), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
  5588. {"stfq", OP(60), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
  5589. {"lxv", DQX(61,1), DQX_MASK, PPCVSX3, PPCVLE, {XTQ6, DQ, RA0}},
  5590. {"stxv", DQX(61,5), DQX_MASK, PPCVSX3, PPCVLE, {XSQ6, DQ, RA0}},
  5591. {"stxsd", DSO(61,2), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
  5592. {"stxssp", DSO(61,3), DS_MASK, PPCVSX3, PPCVLE, {VS, DS, RA0}},
  5593. {"stfdp", OP(61), OP_MASK, POWER6, POWER7|PPCVLE, {FRSp, DS, RA0}},
  5594. {"psq_stu", OP(61), OP_MASK, PPCPS, PPCVLE, {FRS,PSD,RA,PSW,PSQ}},
  5595. {"stfqu", OP(61), OP_MASK, POWER2, PPCVLE, {FRS, D, RA}},
  5596. {"std", DSO(62,0), DS_MASK, PPC64, PPCVLE, {RS, DS, RA0}},
  5597. {"stdu", DSO(62,1), DS_MASK, PPC64, PPCVLE, {RS, DS, RAS}},
  5598. {"stq", DSO(62,2), DS_MASK, POWER4, PPC476|PPCVLE, {RSQ, DS, RA0}},
  5599. {"fcmpu", X(63,0), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
  5600. {"daddq", XRC(63,2,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5601. {"daddq.", XRC(63,2,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5602. {"dquaq", ZRC(63,3,0), Z2_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
  5603. {"dquaq.", ZRC(63,3,1), Z2_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp, RMC}},
  5604. {"xsaddqp", XRC(63,4,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5605. {"xsaddqpo", XRC(63,4,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5606. {"xsrqpi", ZRC(63,5,0), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
  5607. {"xsrqpix", ZRC(63,5,1), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
  5608. {"fcpsgn", XRC(63,8,0), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
  5609. {"fcpsgn.", XRC(63,8,1), X_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FRT, FRA, FRB}},
  5610. {"frsp", XRC(63,12,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5611. {"frsp.", XRC(63,12,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5612. {"fctiw", XRC(63,14,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
  5613. {"fcir", XRC(63,14,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
  5614. {"fctiw.", XRC(63,14,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
  5615. {"fcir.", XRC(63,14,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
  5616. {"fctiwz", XRC(63,15,0), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
  5617. {"fcirz", XRC(63,15,0), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
  5618. {"fctiwz.", XRC(63,15,1), XRA_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRB}},
  5619. {"fcirz.", XRC(63,15,1), XRA_MASK, PWR2COM, PPCVLE, {FRT, FRB}},
  5620. {"fdiv", A(63,18,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5621. {"fd", A(63,18,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5622. {"fdiv.", A(63,18,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5623. {"fd.", A(63,18,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5624. {"fsub", A(63,20,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5625. {"fs", A(63,20,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5626. {"fsub.", A(63,20,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5627. {"fs.", A(63,20,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5628. {"fadd", A(63,21,0), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5629. {"fa", A(63,21,0), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5630. {"fadd.", A(63,21,1), AFRC_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRB}},
  5631. {"fa.", A(63,21,1), AFRC_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRB}},
  5632. {"fsqrt", A(63,22,0), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
  5633. {"fsqrt.", A(63,22,1), AFRAFRC_MASK, PPCPWR2, TITAN|PPCVLE, {FRT, FRB}},
  5634. {"fsel", A(63,23,0), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5635. {"fsel.", A(63,23,1), A_MASK, PPC, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5636. {"fre", A(63,24,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5637. {"fre", A(63,24,0), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5638. {"fre.", A(63,24,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5639. {"fre.", A(63,24,1), AFRALFRC_MASK, POWER5, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5640. {"fmul", A(63,25,0), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
  5641. {"fm", A(63,25,0), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
  5642. {"fmul.", A(63,25,1), AFRB_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC}},
  5643. {"fm.", A(63,25,1), AFRB_MASK, PWRCOM, PPCVLE|PPCVLE, {FRT, FRA, FRC}},
  5644. {"frsqrte", A(63,26,0), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5645. {"frsqrte", A(63,26,0), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5646. {"frsqrte.", A(63,26,1), AFRAFRC_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5647. {"frsqrte.", A(63,26,1), AFRALFRC_MASK, PPC, POWER7|PPCVLE, {FRT, FRB, A_L}},
  5648. {"fmsub", A(63,28,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5649. {"fms", A(63,28,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5650. {"fmsub.", A(63,28,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5651. {"fms.", A(63,28,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5652. {"fmadd", A(63,29,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5653. {"fma", A(63,29,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5654. {"fmadd.", A(63,29,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5655. {"fma.", A(63,29,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5656. {"fnmsub", A(63,30,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5657. {"fnms", A(63,30,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5658. {"fnmsub.", A(63,30,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5659. {"fnms.", A(63,30,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5660. {"fnmadd", A(63,31,0), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5661. {"fnma", A(63,31,0), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5662. {"fnmadd.", A(63,31,1), A_MASK, PPCCOM, PPCEFS|PPCVLE, {FRT, FRA, FRC, FRB}},
  5663. {"fnma.", A(63,31,1), A_MASK, PWRCOM, PPCVLE, {FRT, FRA, FRC, FRB}},
  5664. {"fcmpo", X(63,32), XBF_MASK, COM, PPCEFS|PPCVLE, {BF, FRA, FRB}},
  5665. {"dmulq", XRC(63,34,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5666. {"dmulq.", XRC(63,34,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5667. {"drrndq", ZRC(63,35,0), Z2_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
  5668. {"drrndq.", ZRC(63,35,1), Z2_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp, RMC}},
  5669. {"xsmulqp", XRC(63,36,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5670. {"xsmulqpo", XRC(63,36,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5671. {"xsrqpxp", Z(63,37), Z2_MASK, PPCVSX3, PPCVLE, {R, VD, VB, RMC}},
  5672. {"mtfsb1", XRC(63,38,0), XRARB_MASK, COM, PPCVLE, {BT}},
  5673. {"mtfsb1.", XRC(63,38,1), XRARB_MASK, COM, PPCVLE, {BT}},
  5674. {"fneg", XRC(63,40,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5675. {"fneg.", XRC(63,40,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5676. {"mcrfs", X(63,64), XRB_MASK|(3<<21)|(3<<16), COM, PPCVLE, {BF, BFA}},
  5677. {"dscliq", ZRC(63,66,0), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
  5678. {"dscliq.", ZRC(63,66,1), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
  5679. {"dquaiq", ZRC(63,67,0), Z2_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
  5680. {"dquaiq.", ZRC(63,67,1), Z2_MASK, POWER6, PPCVLE, {TE, FRTp, FRBp, RMC}},
  5681. {"mtfsb0", XRC(63,70,0), XRARB_MASK, COM, PPCVLE, {BT}},
  5682. {"mtfsb0.", XRC(63,70,1), XRARB_MASK, COM, PPCVLE, {BT}},
  5683. {"fmr", XRC(63,72,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5684. {"fmr.", XRC(63,72,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5685. {"dscriq", ZRC(63,98,0), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
  5686. {"dscriq.", ZRC(63,98,1), Z_MASK, POWER6, PPCVLE, {FRTp, FRAp, SH16}},
  5687. {"drintxq", ZRC(63,99,0), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
  5688. {"drintxq.", ZRC(63,99,1), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
  5689. {"xscpsgnqp", X(63,100), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5690. {"ftdiv", X(63,128), XBF_MASK, POWER7, PPCVLE, {BF, FRA, FRB}},
  5691. {"dcmpoq", X(63,130), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
  5692. {"xscmpoqp", X(63,132), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
  5693. {"mtfsfi", XRC(63,134,0), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
  5694. {"mtfsfi", XRC(63,134,0), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
  5695. {"mtfsfi.", XRC(63,134,1), XWRA_MASK|(3<<21)|(1<<11), POWER6|PPCA2|PPC476, PPCVLE, {BFF, U, W}},
  5696. {"mtfsfi.", XRC(63,134,1), XRA_MASK|(3<<21)|(1<<11), COM, POWER6|PPCA2|PPC476|PPCVLE, {BFF, U}},
  5697. {"fnabs", XRC(63,136,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5698. {"fnabs.", XRC(63,136,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5699. {"fctiwu", XRC(63,142,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5700. {"fctiwu.", XRC(63,142,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5701. {"fctiwuz", XRC(63,143,0), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5702. {"fctiwuz.", XRC(63,143,1), XRA_MASK, POWER7, PPCVLE, {FRT, FRB}},
  5703. {"ftsqrt", X(63,160), XBF_MASK|FRA_MASK, POWER7, PPCVLE, {BF, FRB}},
  5704. {"dtstexq", X(63,162), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
  5705. {"xscmpexpqp", X(63,164), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
  5706. {"dtstdcq", Z(63,194), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DCM}},
  5707. {"dtstdgq", Z(63,226), Z_MASK, POWER6, PPCVLE, {BF, FRAp, DGM}},
  5708. {"drintnq", ZRC(63,227,0), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
  5709. {"drintnq.", ZRC(63,227,1), Z2_MASK, POWER6, PPCVLE, {R, FRTp, FRBp, RMC}},
  5710. {"dctqpq", XRC(63,258,0), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
  5711. {"dctqpq.", XRC(63,258,1), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
  5712. {"fabs", XRC(63,264,0), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5713. {"fabs.", XRC(63,264,1), XRA_MASK, COM, PPCEFS|PPCVLE, {FRT, FRB}},
  5714. {"dctfixq", XRC(63,290,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
  5715. {"dctfixq.", XRC(63,290,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
  5716. {"ddedpdq", XRC(63,322,0), X_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
  5717. {"ddedpdq.", XRC(63,322,1), X_MASK, POWER6, PPCVLE, {SP, FRTp, FRBp}},
  5718. {"dxexq", XRC(63,354,0), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
  5719. {"dxexq.", XRC(63,354,1), X_MASK, POWER6, PPCVLE, {FRT, FRBp}},
  5720. {"xsmaddqp", XRC(63,388,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5721. {"xsmaddqpo", XRC(63,388,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5722. {"frin", XRC(63,392,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5723. {"frin.", XRC(63,392,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5724. {"xsmsubqp", XRC(63,420,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5725. {"xsmsubqpo", XRC(63,420,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5726. {"friz", XRC(63,424,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5727. {"friz.", XRC(63,424,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5728. {"xsnmaddqp", XRC(63,452,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5729. {"xsnmaddqpo", XRC(63,452,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5730. {"frip", XRC(63,456,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5731. {"frip.", XRC(63,456,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5732. {"xsnmsubqp", XRC(63,484,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5733. {"xsnmsubqpo", XRC(63,484,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5734. {"frim", XRC(63,488,0), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5735. {"frim.", XRC(63,488,1), XRA_MASK, POWER5, PPCVLE, {FRT, FRB}},
  5736. {"dsubq", XRC(63,514,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5737. {"dsubq.", XRC(63,514,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5738. {"xssubqp", XRC(63,516,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5739. {"xssubqpo", XRC(63,516,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5740. {"ddivq", XRC(63,546,0), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5741. {"ddivq.", XRC(63,546,1), X_MASK, POWER6, PPCVLE, {FRTp, FRAp, FRBp}},
  5742. {"xsdivqp", XRC(63,548,0), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5743. {"xsdivqpo", XRC(63,548,1), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5744. {"mffs", XRC(63,583,0), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
  5745. {"mffs.", XRC(63,583,1), XRARB_MASK, COM, PPCEFS|PPCVLE, {FRT}},
  5746. {"mffsce", XMMF(63,583,0,1), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
  5747. {"mffscdrn", XMMF(63,583,2,4), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
  5748. {"mffscdrni", XMMF(63,583,2,5), XMMF_MASK|(3<<14), POWER9, PPCVLE, {FRT, DRM}},
  5749. {"mffscrn", XMMF(63,583,2,6), XMMF_MASK, POWER9, PPCVLE, {FRT, FRB}},
  5750. {"mffscrni", XMMF(63,583,2,7), XMMF_MASK|(7<<13), POWER9, PPCVLE, {FRT, RM}},
  5751. {"mffsl", XMMF(63,583,3,0), XMMF_MASK|RB_MASK, POWER9, PPCVLE, {FRT}},
  5752. {"dcmpuq", X(63,642), X_MASK, POWER6, PPCVLE, {BF, FRAp, FRBp}},
  5753. {"xscmpuqp", X(63,644), XBF_MASK, PPCVSX3, PPCVLE, {BF, VA, VB}},
  5754. {"dtstsfq", X(63,674), X_MASK, POWER6, PPCVLE, {BF, FRA, FRBp}},
  5755. {"dtstsfiq", X(63,675), X_MASK|1<<22,POWER9, PPCVLE, {BF, UIM6, FRBp}},
  5756. {"xststdcqp", X(63,708), X_MASK, PPCVSX3, PPCVLE, {BF, VB, DCMX}},
  5757. {"mtfsf", XFL(63,711,0), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
  5758. {"mtfsf", XFL(63,711,0), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
  5759. {"mtfsf.", XFL(63,711,1), XFL_MASK, POWER6|PPCA2|PPC476, PPCVLE, {FLM, FRB, XFL_L, W}},
  5760. {"mtfsf.", XFL(63,711,1), XFL_MASK, COM, POWER6|PPCA2|PPC476|PPCEFS|PPCVLE, {FLM, FRB}},
  5761. {"drdpq", XRC(63,770,0), X_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
  5762. {"drdpq.", XRC(63,770,1), X_MASK, POWER6, PPCVLE, {FRTp, FRBp}},
  5763. {"dcffixq", XRC(63,802,0), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
  5764. {"dcffixq.", XRC(63,802,1), X_MASK, POWER6, PPCVLE, {FRTp, FRB}},
  5765. {"xsabsqp", XVA(63,804,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5766. {"xsxexpqp", XVA(63,804,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5767. {"xsnabsqp", XVA(63,804,8), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5768. {"xsnegqp", XVA(63,804,16), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5769. {"xsxsigqp", XVA(63,804,18), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5770. {"xssqrtqp", XVARC(63,804,27,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5771. {"xssqrtqpo", XVARC(63,804,27,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5772. {"fctid", XRC(63,814,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5773. {"fctid", XRC(63,814,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5774. {"fctid.", XRC(63,814,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5775. {"fctid.", XRC(63,814,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5776. {"fctidz", XRC(63,815,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5777. {"fctidz", XRC(63,815,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5778. {"fctidz.", XRC(63,815,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5779. {"fctidz.", XRC(63,815,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5780. {"denbcdq", XRC(63,834,0), X_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
  5781. {"denbcdq.", XRC(63,834,1), X_MASK, POWER6, PPCVLE, {S, FRTp, FRBp}},
  5782. {"xscvqpuwz", XVA(63,836,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5783. {"xscvudqp", XVA(63,836,2), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5784. {"xscvqpswz", XVA(63,836,9), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5785. {"xscvsdqp", XVA(63,836,10), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5786. {"xscvqpudz", XVA(63,836,17), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5787. {"xscvqpdp", XVARC(63,836,20,0), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5788. {"xscvqpdpo", XVARC(63,836,20,1), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5789. {"xscvdpqp", XVA(63,836,22), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5790. {"xscvqpsdz", XVA(63,836,25), XVA_MASK, PPCVSX3, PPCVLE, {VD, VB}},
  5791. {"fmrgow", X(63,838), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
  5792. {"fcfid", XRC(63,846,0), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5793. {"fcfid", XRC(63,846,0), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5794. {"fcfid.", XRC(63,846,1), XRA_MASK, PPC64, PPCVLE, {FRT, FRB}},
  5795. {"fcfid.", XRC(63,846,1), XRA_MASK, PPC476, PPCVLE, {FRT, FRB}},
  5796. {"diexq", XRC(63,866,0), X_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
  5797. {"diexq.", XRC(63,866,1), X_MASK, POWER6, PPCVLE, {FRTp, FRA, FRBp}},
  5798. {"xsiexpqp", X(63,868), X_MASK, PPCVSX3, PPCVLE, {VD, VA, VB}},
  5799. {"fctidu", XRC(63,942,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5800. {"fctidu.", XRC(63,942,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5801. {"fctiduz", XRC(63,943,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5802. {"fctiduz.", XRC(63,943,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5803. {"fmrgew", X(63,966), X_MASK, PPCVSX2, PPCVLE, {FRT, FRA, FRB}},
  5804. {"fcfidu", XRC(63,974,0), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5805. {"fcfidu.", XRC(63,974,1), XRA_MASK, POWER7|PPCA2, PPCVLE, {FRT, FRB}},
  5806. };
  5807. const int powerpc_num_opcodes =
  5808. sizeof (powerpc_opcodes) / sizeof (powerpc_opcodes[0]);
  5809. /* The VLE opcode table.
  5810. The format of this opcode table is the same as the main opcode table. */
  5811. const struct powerpc_opcode vle_opcodes[] = {
  5812. {"se_illegal", C(0), C_MASK, PPCVLE, 0, {}},
  5813. {"se_isync", C(1), C_MASK, PPCVLE, 0, {}},
  5814. {"se_sc", C(2), C_MASK, PPCVLE, 0, {}},
  5815. {"se_blr", C_LK(2,0), C_LK_MASK, PPCVLE, 0, {}},
  5816. {"se_blrl", C_LK(2,1), C_LK_MASK, PPCVLE, 0, {}},
  5817. {"se_bctr", C_LK(3,0), C_LK_MASK, PPCVLE, 0, {}},
  5818. {"se_bctrl", C_LK(3,1), C_LK_MASK, PPCVLE, 0, {}},
  5819. {"se_rfi", C(8), C_MASK, PPCVLE, 0, {}},
  5820. {"se_rfci", C(9), C_MASK, PPCVLE, 0, {}},
  5821. {"se_rfdi", C(10), C_MASK, PPCVLE, 0, {}},
  5822. {"se_rfmci", C(11), C_MASK, PPCRFMCI|PPCVLE, 0, {}},
  5823. {"se_not", SE_R(0,2), SE_R_MASK, PPCVLE, 0, {RX}},
  5824. {"se_neg", SE_R(0,3), SE_R_MASK, PPCVLE, 0, {RX}},
  5825. {"se_mflr", SE_R(0,8), SE_R_MASK, PPCVLE, 0, {RX}},
  5826. {"se_mtlr", SE_R(0,9), SE_R_MASK, PPCVLE, 0, {RX}},
  5827. {"se_mfctr", SE_R(0,10), SE_R_MASK, PPCVLE, 0, {RX}},
  5828. {"se_mtctr", SE_R(0,11), SE_R_MASK, PPCVLE, 0, {RX}},
  5829. {"se_extzb", SE_R(0,12), SE_R_MASK, PPCVLE, 0, {RX}},
  5830. {"se_extsb", SE_R(0,13), SE_R_MASK, PPCVLE, 0, {RX}},
  5831. {"se_extzh", SE_R(0,14), SE_R_MASK, PPCVLE, 0, {RX}},
  5832. {"se_extsh", SE_R(0,15), SE_R_MASK, PPCVLE, 0, {RX}},
  5833. {"se_mr", SE_RR(0,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5834. {"se_mtar", SE_RR(0,2), SE_RR_MASK, PPCVLE, 0, {ARX, RY}},
  5835. {"se_mfar", SE_RR(0,3), SE_RR_MASK, PPCVLE, 0, {RX, ARY}},
  5836. {"se_add", SE_RR(1,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5837. {"se_mullw", SE_RR(1,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5838. {"se_sub", SE_RR(1,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5839. {"se_subf", SE_RR(1,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5840. {"se_cmp", SE_RR(3,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5841. {"se_cmpl", SE_RR(3,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5842. {"se_cmph", SE_RR(3,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5843. {"se_cmphl", SE_RR(3,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5844. {"e_cmpi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
  5845. {"e_cmpwi", SCI8BF(6,0,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
  5846. {"e_cmpli", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
  5847. {"e_cmplwi", SCI8BF(6,1,21), SCI8BF_MASK, PPCVLE, 0, {CRD32, RA, SCLSCI8}},
  5848. {"e_addi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5849. {"e_subi", SCI8(6,16), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
  5850. {"e_addi.", SCI8(6,17), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5851. {"e_addic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5852. {"e_subic", SCI8(6,18), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
  5853. {"e_addic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5854. {"e_subic.", SCI8(6,19), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8N}},
  5855. {"e_mulli", SCI8(6,20), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5856. {"e_subfic", SCI8(6,22), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5857. {"e_subfic.", SCI8(6,23), SCI8_MASK, PPCVLE, 0, {RT, RA, SCLSCI8}},
  5858. {"e_andi", SCI8(6,24), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5859. {"e_andi.", SCI8(6,25), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5860. {"e_nop", SCI8(6,26), 0xffffffff, PPCVLE, 0, {0}},
  5861. {"e_ori", SCI8(6,26), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5862. {"e_ori.", SCI8(6,27), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5863. {"e_xori", SCI8(6,28), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5864. {"e_xori.", SCI8(6,29), SCI8_MASK, PPCVLE, 0, {RA, RS, SCLSCI8}},
  5865. {"e_lbzu", OPVUP(6,0), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5866. {"e_lhau", OPVUP(6,3), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5867. {"e_lhzu", OPVUP(6,1), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5868. {"e_lmw", OPVUP(6,8), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5869. {"e_lwzu", OPVUP(6,2), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5870. {"e_stbu", OPVUP(6,4), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5871. {"e_sthu", OPVUP(6,5), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5872. {"e_stwu", OPVUP(6,6), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5873. {"e_stmw", OPVUP(6,9), OPVUP_MASK, PPCVLE, 0, {RT, D8, RA0}},
  5874. {"e_ldmvgprw", OPVUPRT(6,16,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5875. {"e_stmvgprw", OPVUPRT(6,17,0),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5876. {"e_ldmvsprw", OPVUPRT(6,16,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5877. {"e_stmvsprw", OPVUPRT(6,17,1),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5878. {"e_ldmvsrrw", OPVUPRT(6,16,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5879. {"e_stmvsrrw", OPVUPRT(6,17,4),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5880. {"e_ldmvcsrrw", OPVUPRT(6,16,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5881. {"e_stmvcsrrw", OPVUPRT(6,17,5),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5882. {"e_ldmvdsrrw", OPVUPRT(6,16,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5883. {"e_stmvdsrrw", OPVUPRT(6,17,6),OPVUPRT_MASK, PPCVLE, 0, {D8, RA0}},
  5884. {"e_add16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, SI}},
  5885. {"e_la", OP(7), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5886. {"e_sub16i", OP(7), OP_MASK, PPCVLE, 0, {RT, RA, NSI}},
  5887. {"se_addi", SE_IM5(8,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
  5888. {"se_cmpli", SE_IM5(8,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
  5889. {"se_subi", SE_IM5(9,0), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
  5890. {"se_subi.", SE_IM5(9,1), SE_IM5_MASK, PPCVLE, 0, {RX, OIMM5}},
  5891. {"se_cmpi", SE_IM5(10,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5892. {"se_bmaski", SE_IM5(11,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5893. {"se_andi", SE_IM5(11,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5894. {"e_lbz", OP(12), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5895. {"e_stb", OP(13), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5896. {"e_lha", OP(14), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5897. {"se_srw", SE_RR(16,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5898. {"se_sraw", SE_RR(16,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5899. {"se_slw", SE_RR(16,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5900. {"se_nop", SE_RR(17,0), 0xffff, PPCVLE, 0, {0}},
  5901. {"se_or", SE_RR(17,0), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5902. {"se_andc", SE_RR(17,1), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5903. {"se_and", SE_RR(17,2), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5904. {"se_and.", SE_RR(17,3), SE_RR_MASK, PPCVLE, 0, {RX, RY}},
  5905. {"se_li", IM7(9), IM7_MASK, PPCVLE, 0, {RX, UI7}},
  5906. {"e_lwz", OP(20), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5907. {"e_stw", OP(21), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5908. {"e_lhz", OP(22), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5909. {"e_sth", OP(23), OP_MASK, PPCVLE, 0, {RT, D, RA0}},
  5910. {"se_bclri", SE_IM5(24,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5911. {"se_bgeni", SE_IM5(24,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5912. {"se_bseti", SE_IM5(25,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5913. {"se_btsti", SE_IM5(25,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5914. {"se_srwi", SE_IM5(26,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5915. {"se_srawi", SE_IM5(26,1), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5916. {"se_slwi", SE_IM5(27,0), SE_IM5_MASK, PPCVLE, 0, {RX, UI5}},
  5917. {"e_lis", I16L(28,28), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
  5918. {"e_and2is.", I16L(28,29), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
  5919. {"e_or2is", I16L(28,26), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
  5920. {"e_and2i.", I16L(28,25), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
  5921. {"e_or2i", I16L(28,24), I16L_MASK, PPCVLE, 0, {RD, VLEUIMML}},
  5922. {"e_cmphl16i", IA16(28,23), IA16_MASK, PPCVLE, 0, {RA, VLEUIMM}},
  5923. {"e_cmph16i", IA16(28,22), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
  5924. {"e_cmpl16i", I16A(28,21), I16A_MASK, PPCVLE, 0, {RA, VLEUIMM}},
  5925. {"e_mull2i", I16A(28,20), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
  5926. {"e_cmp16i", IA16(28,19), IA16_MASK, PPCVLE, 0, {RA, VLESIMM}},
  5927. {"e_sub2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
  5928. {"e_add2is", I16A(28,18), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
  5929. {"e_sub2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLENSIMM}},
  5930. {"e_add2i.", I16A(28,17), I16A_MASK, PPCVLE, 0, {RA, VLESIMM}},
  5931. {"e_li", LI20(28,0), LI20_MASK, PPCVLE, 0, {RT, IMM20}},
  5932. {"e_rlwimi", M(29,0), M_MASK, PPCVLE, 0, {RA, RS, SH, MB, ME}},
  5933. {"e_rlwinm", M(29,1), M_MASK, PPCVLE, 0, {RA, RT, SH, MBE, ME}},
  5934. {"e_b", BD24(30,0,0), BD24_MASK, PPCVLE, 0, {B24}},
  5935. {"e_bl", BD24(30,0,1), BD24_MASK, PPCVLE, 0, {B24}},
  5936. {"e_bdnz", EBD15(30,8,BO32DNZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
  5937. {"e_bdnzl", EBD15(30,8,BO32DNZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
  5938. {"e_bdz", EBD15(30,8,BO32DZ,0), EBD15_MASK, PPCVLE, 0, {B15}},
  5939. {"e_bdzl", EBD15(30,8,BO32DZ,1), EBD15_MASK, PPCVLE, 0, {B15}},
  5940. {"e_bge", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5941. {"e_bgel", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5942. {"e_bnl", EBD15BI(30,8,BO32F,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5943. {"e_bnll", EBD15BI(30,8,BO32F,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5944. {"e_blt", EBD15BI(30,8,BO32T,CBLT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5945. {"e_bltl", EBD15BI(30,8,BO32T,CBLT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5946. {"e_bgt", EBD15BI(30,8,BO32T,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5947. {"e_bgtl", EBD15BI(30,8,BO32T,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5948. {"e_ble", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5949. {"e_blel", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5950. {"e_bng", EBD15BI(30,8,BO32F,CBGT,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5951. {"e_bngl", EBD15BI(30,8,BO32F,CBGT,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5952. {"e_bne", EBD15BI(30,8,BO32F,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5953. {"e_bnel", EBD15BI(30,8,BO32F,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5954. {"e_beq", EBD15BI(30,8,BO32T,CBEQ,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5955. {"e_beql", EBD15BI(30,8,BO32T,CBEQ,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5956. {"e_bso", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5957. {"e_bsol", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5958. {"e_bun", EBD15BI(30,8,BO32T,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5959. {"e_bunl", EBD15BI(30,8,BO32T,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5960. {"e_bns", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5961. {"e_bnsl", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5962. {"e_bnu", EBD15BI(30,8,BO32F,CBSO,0), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5963. {"e_bnul", EBD15BI(30,8,BO32F,CBSO,1), EBD15BI_MASK, PPCVLE, 0, {CRS,B15}},
  5964. {"e_bc", BD15(30,8,0), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
  5965. {"e_bcl", BD15(30,8,1), BD15_MASK, PPCVLE, 0, {BO32, BI32, B15}},
  5966. {"e_bf", EBD15(30,8,BO32F,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
  5967. {"e_bfl", EBD15(30,8,BO32F,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
  5968. {"e_bt", EBD15(30,8,BO32T,0), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
  5969. {"e_btl", EBD15(30,8,BO32T,1), EBD15_MASK, PPCVLE, 0, {BI32,B15}},
  5970. {"e_cmph", X(31,14), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
  5971. {"e_cmphl", X(31,46), X_MASK, PPCVLE, 0, {CRD, RA, RB}},
  5972. {"e_crandc", XL(31,129), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5973. {"e_crnand", XL(31,225), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5974. {"e_crnot", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BA, BBA}},
  5975. {"e_crnor", XL(31,33), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5976. {"e_crclr", XL(31,193), XL_MASK, PPCVLE, 0, {BT, BAT, BBA}},
  5977. {"e_crxor", XL(31,193), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5978. {"e_mcrf", XL(31,16), XL_MASK, PPCVLE, 0, {CRD, CR}},
  5979. {"e_slwi", EX(31,112), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5980. {"e_slwi.", EX(31,113), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5981. {"e_crand", XL(31,257), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5982. {"e_rlw", EX(31,560), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
  5983. {"e_rlw.", EX(31,561), EX_MASK, PPCVLE, 0, {RA, RS, RB}},
  5984. {"e_crset", XL(31,289), XL_MASK, PPCVLE, 0, {BT, BAT, BBA}},
  5985. {"e_creqv", XL(31,289), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5986. {"e_rlwi", EX(31,624), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5987. {"e_rlwi.", EX(31,625), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5988. {"e_crorc", XL(31,417), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5989. {"e_crmove", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BA, BBA}},
  5990. {"e_cror", XL(31,449), XL_MASK, PPCVLE, 0, {BT, BA, BB}},
  5991. {"mtmas1", XSPR(31,467,625), XSPR_MASK, PPCVLE, 0, {RS}},
  5992. {"e_srwi", EX(31,1136), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5993. {"e_srwi.", EX(31,1137), EX_MASK, PPCVLE, 0, {RA, RS, SH}},
  5994. {"se_lbz", SD4(8), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
  5995. {"se_stb", SD4(9), SD4_MASK, PPCVLE, 0, {RZ, SE_SD, RX}},
  5996. {"se_lhz", SD4(10), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
  5997. {"se_sth", SD4(11), SD4_MASK, PPCVLE, 0, {RZ, SE_SDH, RX}},
  5998. {"se_lwz", SD4(12), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
  5999. {"se_stw", SD4(13), SD4_MASK, PPCVLE, 0, {RZ, SE_SDW, RX}},
  6000. {"se_bge", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6001. {"se_bnl", EBD8IO(28,0,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6002. {"se_ble", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6003. {"se_bng", EBD8IO(28,0,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6004. {"se_bne", EBD8IO(28,0,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6005. {"se_bns", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6006. {"se_bnu", EBD8IO(28,0,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6007. {"se_bf", EBD8IO(28,0,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
  6008. {"se_blt", EBD8IO(28,1,0), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6009. {"se_bgt", EBD8IO(28,1,1), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6010. {"se_beq", EBD8IO(28,1,2), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6011. {"se_bso", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6012. {"se_bun", EBD8IO(28,1,3), EBD8IO3_MASK, PPCVLE, 0, {B8}},
  6013. {"se_bt", EBD8IO(28,1,0), EBD8IO2_MASK, PPCVLE, 0, {BI16, B8}},
  6014. {"se_bc", BD8IO(28), BD8IO_MASK, PPCVLE, 0, {BO16, BI16, B8}},
  6015. {"se_b", BD8(58,0,0), BD8_MASK, PPCVLE, 0, {B8}},
  6016. {"se_bl", BD8(58,0,1), BD8_MASK, PPCVLE, 0, {B8}},
  6017. };
  6018. const int vle_num_opcodes =
  6019. sizeof (vle_opcodes) / sizeof (vle_opcodes[0]);
  6020. /* The macro table. This is only used by the assembler. */
  6021. /* The expressions of the form (-x ! 31) & (x | 31) have the value 0
  6022. when x=0; 32-x when x is between 1 and 31; are negative if x is
  6023. negative; and are 32 or more otherwise. This is what you want
  6024. when, for instance, you are emulating a right shift by a
  6025. rotate-left-and-mask, because the underlying instructions support
  6026. shifts of size 0 but not shifts of size 32. By comparison, when
  6027. extracting x bits from some word you want to use just 32-x, because
  6028. the underlying instructions don't support extracting 0 bits but do
  6029. support extracting the whole word (32 bits in this case). */
  6030. const struct powerpc_macro powerpc_macros[] = {
  6031. {"extldi", 4, PPC64, "rldicr %0,%1,%3,(%2)-1"},
  6032. {"extldi.", 4, PPC64, "rldicr. %0,%1,%3,(%2)-1"},
  6033. {"extrdi", 4, PPC64, "rldicl %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
  6034. {"extrdi.", 4, PPC64, "rldicl. %0,%1,((%2)+(%3))&((%2)+(%3)<>64),64-(%2)"},
  6035. {"insrdi", 4, PPC64, "rldimi %0,%1,64-((%2)+(%3)),%3"},
  6036. {"insrdi.", 4, PPC64, "rldimi. %0,%1,64-((%2)+(%3)),%3"},
  6037. {"rotrdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),0"},
  6038. {"rotrdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),0"},
  6039. {"sldi", 3, PPC64, "rldicr %0,%1,%2,63-(%2)"},
  6040. {"sldi.", 3, PPC64, "rldicr. %0,%1,%2,63-(%2)"},
  6041. {"srdi", 3, PPC64, "rldicl %0,%1,(-(%2)!63)&((%2)|63),%2"},
  6042. {"srdi.", 3, PPC64, "rldicl. %0,%1,(-(%2)!63)&((%2)|63),%2"},
  6043. {"clrrdi", 3, PPC64, "rldicr %0,%1,0,63-(%2)"},
  6044. {"clrrdi.", 3, PPC64, "rldicr. %0,%1,0,63-(%2)"},
  6045. {"clrlsldi", 4, PPC64, "rldic %0,%1,%3,(%2)-(%3)"},
  6046. {"clrlsldi.",4, PPC64, "rldic. %0,%1,%3,(%2)-(%3)"},
  6047. {"extlwi", 4, PPCCOM, "rlwinm %0,%1,%3,0,(%2)-1"},
  6048. {"extlwi.", 4, PPCCOM, "rlwinm. %0,%1,%3,0,(%2)-1"},
  6049. {"extrwi", 4, PPCCOM, "rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
  6050. {"extrwi.", 4, PPCCOM, "rlwinm. %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
  6051. {"inslwi", 4, PPCCOM, "rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
  6052. {"inslwi.", 4, PPCCOM, "rlwimi. %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
  6053. {"insrwi", 4, PPCCOM, "rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
  6054. {"insrwi.", 4, PPCCOM, "rlwimi. %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
  6055. {"rotrwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
  6056. {"rotrwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),0,31"},
  6057. {"slwi", 3, PPCCOM, "rlwinm %0,%1,%2,0,31-(%2)"},
  6058. {"sli", 3, PWRCOM, "rlinm %0,%1,%2,0,31-(%2)"},
  6059. {"slwi.", 3, PPCCOM, "rlwinm. %0,%1,%2,0,31-(%2)"},
  6060. {"sli.", 3, PWRCOM, "rlinm. %0,%1,%2,0,31-(%2)"},
  6061. {"srwi", 3, PPCCOM, "rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
  6062. {"sri", 3, PWRCOM, "rlinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
  6063. {"srwi.", 3, PPCCOM, "rlwinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
  6064. {"sri.", 3, PWRCOM, "rlinm. %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
  6065. {"clrrwi", 3, PPCCOM, "rlwinm %0,%1,0,0,31-(%2)"},
  6066. {"clrrwi.", 3, PPCCOM, "rlwinm. %0,%1,0,0,31-(%2)"},
  6067. {"clrlslwi", 4, PPCCOM, "rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
  6068. {"clrlslwi.",4, PPCCOM, "rlwinm. %0,%1,%3,(%2)-(%3),31-(%3)"},
  6069. {"e_extlwi", 4, PPCVLE, "e_rlwinm %0,%1,%3,0,(%2)-1"},
  6070. {"e_extrwi", 4, PPCVLE, "e_rlwinm %0,%1,((%2)+(%3))&((%2)+(%3)<>32),32-(%2),31"},
  6071. {"e_inslwi", 4, PPCVLE, "e_rlwimi %0,%1,(-(%3)!31)&((%3)|31),%3,(%2)+(%3)-1"},
  6072. {"e_insrwi", 4, PPCVLE, "e_rlwimi %0,%1,32-((%2)+(%3)),%3,(%2)+(%3)-1"},
  6073. {"e_rotlwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31"},
  6074. {"e_rotrwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),0,31"},
  6075. {"e_slwi", 3, PPCVLE, "e_rlwinm %0,%1,%2,0,31-(%2)"},
  6076. {"e_srwi", 3, PPCVLE, "e_rlwinm %0,%1,(-(%2)!31)&((%2)|31),%2,31"},
  6077. {"e_clrlwi", 3, PPCVLE, "e_rlwinm %0,%1,0,%2,31"},
  6078. {"e_clrrwi", 3, PPCVLE, "e_rlwinm %0,%1,0,0,31-(%2)"},
  6079. {"e_clrlslwi",4, PPCVLE, "e_rlwinm %0,%1,%3,(%2)-(%3),31-(%3)"},
  6080. };
  6081. const int powerpc_num_macros =
  6082. sizeof (powerpc_macros) / sizeof (powerpc_macros[0]);