isa207-common.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright 2009 Paul Mackerras, IBM Corporation.
  4. * Copyright 2013 Michael Ellerman, IBM Corporation.
  5. * Copyright 2016 Madhavan Srinivasan, IBM Corporation.
  6. */
  7. #ifndef _LINUX_POWERPC_PERF_ISA207_COMMON_H_
  8. #define _LINUX_POWERPC_PERF_ISA207_COMMON_H_
  9. #include <linux/kernel.h>
  10. #include <linux/perf_event.h>
  11. #include <asm/firmware.h>
  12. #include <asm/cputable.h>
  13. #include "internal.h"
  14. #define EVENT_EBB_MASK 1ull
  15. #define EVENT_EBB_SHIFT PERF_EVENT_CONFIG_EBB_SHIFT
  16. #define EVENT_BHRB_MASK 1ull
  17. #define EVENT_BHRB_SHIFT 62
  18. #define EVENT_WANTS_BHRB (EVENT_BHRB_MASK << EVENT_BHRB_SHIFT)
  19. #define EVENT_IFM_MASK 3ull
  20. #define EVENT_IFM_SHIFT 60
  21. #define EVENT_THR_CMP_SHIFT 40 /* Threshold CMP value */
  22. #define EVENT_THR_CMP_MASK 0x3ff
  23. #define EVENT_THR_CTL_SHIFT 32 /* Threshold control value (start/stop) */
  24. #define EVENT_THR_CTL_MASK 0xffull
  25. #define EVENT_THR_SEL_SHIFT 29 /* Threshold select value */
  26. #define EVENT_THR_SEL_MASK 0x7
  27. #define EVENT_THRESH_SHIFT 29 /* All threshold bits */
  28. #define EVENT_THRESH_MASK 0x1fffffull
  29. #define EVENT_SAMPLE_SHIFT 24 /* Sampling mode & eligibility */
  30. #define EVENT_SAMPLE_MASK 0x1f
  31. #define EVENT_CACHE_SEL_SHIFT 20 /* L2/L3 cache select */
  32. #define EVENT_CACHE_SEL_MASK 0xf
  33. #define EVENT_IS_L1 (4 << EVENT_CACHE_SEL_SHIFT)
  34. #define EVENT_PMC_SHIFT 16 /* PMC number (1-based) */
  35. #define EVENT_PMC_MASK 0xf
  36. #define EVENT_UNIT_SHIFT 12 /* Unit */
  37. #define EVENT_UNIT_MASK 0xf
  38. #define EVENT_COMBINE_SHIFT 11 /* Combine bit */
  39. #define EVENT_COMBINE_MASK 0x1
  40. #define EVENT_COMBINE(v) (((v) >> EVENT_COMBINE_SHIFT) & EVENT_COMBINE_MASK)
  41. #define EVENT_MARKED_SHIFT 8 /* Marked bit */
  42. #define EVENT_MARKED_MASK 0x1
  43. #define EVENT_IS_MARKED (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT)
  44. #define EVENT_PSEL_MASK 0xff /* PMCxSEL value */
  45. /* Bits defined by Linux */
  46. #define EVENT_LINUX_MASK \
  47. ((EVENT_EBB_MASK << EVENT_EBB_SHIFT) | \
  48. (EVENT_BHRB_MASK << EVENT_BHRB_SHIFT) | \
  49. (EVENT_IFM_MASK << EVENT_IFM_SHIFT))
  50. #define EVENT_VALID_MASK \
  51. ((EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  52. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  53. (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  54. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  55. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  56. (EVENT_COMBINE_MASK << EVENT_COMBINE_SHIFT) | \
  57. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  58. EVENT_LINUX_MASK | \
  59. EVENT_PSEL_MASK)
  60. #define ONLY_PLM \
  61. (PERF_SAMPLE_BRANCH_USER |\
  62. PERF_SAMPLE_BRANCH_KERNEL |\
  63. PERF_SAMPLE_BRANCH_HV)
  64. /* Contants to support power9 raw encoding format */
  65. #define p9_EVENT_COMBINE_SHIFT 10 /* Combine bit */
  66. #define p9_EVENT_COMBINE_MASK 0x3ull
  67. #define p9_EVENT_COMBINE(v) (((v) >> p9_EVENT_COMBINE_SHIFT) & p9_EVENT_COMBINE_MASK)
  68. #define p9_SDAR_MODE_SHIFT 50
  69. #define p9_SDAR_MODE_MASK 0x3ull
  70. #define p9_SDAR_MODE(v) (((v) >> p9_SDAR_MODE_SHIFT) & p9_SDAR_MODE_MASK)
  71. #define p9_EVENT_VALID_MASK \
  72. ((p9_SDAR_MODE_MASK << p9_SDAR_MODE_SHIFT | \
  73. (EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  74. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  75. (EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  76. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  77. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  78. (p9_EVENT_COMBINE_MASK << p9_EVENT_COMBINE_SHIFT) | \
  79. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  80. EVENT_LINUX_MASK | \
  81. EVENT_PSEL_MASK))
  82. /* Contants to support power10 raw encoding format */
  83. #define p10_SDAR_MODE_SHIFT 22
  84. #define p10_SDAR_MODE_MASK 0x3ull
  85. #define p10_SDAR_MODE(v) (((v) >> p10_SDAR_MODE_SHIFT) & \
  86. p10_SDAR_MODE_MASK)
  87. #define p10_EVENT_L2L3_SEL_MASK 0x1f
  88. #define p10_L2L3_SEL_SHIFT 3
  89. #define p10_L2L3_EVENT_SHIFT 40
  90. #define p10_EVENT_THRESH_MASK 0xffffull
  91. #define p10_EVENT_CACHE_SEL_MASK 0x3ull
  92. #define p10_EVENT_MMCR3_MASK 0x7fffull
  93. #define p10_EVENT_MMCR3_SHIFT 45
  94. #define p10_EVENT_RADIX_SCOPE_QUAL_SHIFT 9
  95. #define p10_EVENT_RADIX_SCOPE_QUAL_MASK 0x1
  96. #define p10_MMCR1_RADIX_SCOPE_QUAL_SHIFT 45
  97. /* Event Threshold Compare bit constant for power10 in config1 attribute */
  98. #define p10_EVENT_THR_CMP_SHIFT 0
  99. #define p10_EVENT_THR_CMP_MASK 0x3FFFFull
  100. #define p10_EVENT_VALID_MASK \
  101. ((p10_SDAR_MODE_MASK << p10_SDAR_MODE_SHIFT | \
  102. (p10_EVENT_THRESH_MASK << EVENT_THRESH_SHIFT) | \
  103. (EVENT_SAMPLE_MASK << EVENT_SAMPLE_SHIFT) | \
  104. (p10_EVENT_CACHE_SEL_MASK << EVENT_CACHE_SEL_SHIFT) | \
  105. (EVENT_PMC_MASK << EVENT_PMC_SHIFT) | \
  106. (EVENT_UNIT_MASK << EVENT_UNIT_SHIFT) | \
  107. (p9_EVENT_COMBINE_MASK << p9_EVENT_COMBINE_SHIFT) | \
  108. (p10_EVENT_MMCR3_MASK << p10_EVENT_MMCR3_SHIFT) | \
  109. (EVENT_MARKED_MASK << EVENT_MARKED_SHIFT) | \
  110. (p10_EVENT_RADIX_SCOPE_QUAL_MASK << p10_EVENT_RADIX_SCOPE_QUAL_SHIFT) | \
  111. EVENT_LINUX_MASK | \
  112. EVENT_PSEL_MASK))
  113. /*
  114. * Layout of constraint bits:
  115. *
  116. * 60 56 52 48 44 40 36 32
  117. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  118. * [ fab_match ] [ thresh_cmp ] [ thresh_ctl ] [ ]
  119. * | |
  120. * [ thresh_cmp bits for p10] thresh_sel -*
  121. *
  122. * 28 24 20 16 12 8 4 0
  123. * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
  124. * [ ] | [ ] | [ sample ] [ ] [6] [5] [4] [3] [2] [1]
  125. * | | | | |
  126. * BHRB IFM -* | | |*radix_scope | Count of events for each PMC.
  127. * EBB -* | | p1, p2, p3, p4, p5, p6.
  128. * L1 I/D qualifier -* |
  129. * nc - number of counters -*
  130. *
  131. * The PMC fields P1..P6, and NC, are adder fields. As we accumulate constraints
  132. * we want the low bit of each field to be added to any existing value.
  133. *
  134. * Everything else is a value field.
  135. */
  136. #define CNST_FAB_MATCH_VAL(v) (((v) & EVENT_THR_CTL_MASK) << 56)
  137. #define CNST_FAB_MATCH_MASK CNST_FAB_MATCH_VAL(EVENT_THR_CTL_MASK)
  138. /* We just throw all the threshold bits into the constraint */
  139. #define CNST_THRESH_VAL(v) (((v) & EVENT_THRESH_MASK) << 32)
  140. #define CNST_THRESH_MASK CNST_THRESH_VAL(EVENT_THRESH_MASK)
  141. #define CNST_THRESH_CTL_SEL_VAL(v) (((v) & 0x7ffull) << 32)
  142. #define CNST_THRESH_CTL_SEL_MASK CNST_THRESH_CTL_SEL_VAL(0x7ff)
  143. #define p10_CNST_THRESH_CMP_VAL(v) (((v) & 0x7ffull) << 43)
  144. #define p10_CNST_THRESH_CMP_MASK p10_CNST_THRESH_CMP_VAL(0x7ff)
  145. #define CNST_EBB_VAL(v) (((v) & EVENT_EBB_MASK) << 24)
  146. #define CNST_EBB_MASK CNST_EBB_VAL(EVENT_EBB_MASK)
  147. #define CNST_IFM_VAL(v) (((v) & EVENT_IFM_MASK) << 25)
  148. #define CNST_IFM_MASK CNST_IFM_VAL(EVENT_IFM_MASK)
  149. #define CNST_L1_QUAL_VAL(v) (((v) & 3) << 22)
  150. #define CNST_L1_QUAL_MASK CNST_L1_QUAL_VAL(3)
  151. #define CNST_SAMPLE_VAL(v) (((v) & EVENT_SAMPLE_MASK) << 16)
  152. #define CNST_SAMPLE_MASK CNST_SAMPLE_VAL(EVENT_SAMPLE_MASK)
  153. #define CNST_CACHE_GROUP_VAL(v) (((v) & 0xffull) << 55)
  154. #define CNST_CACHE_GROUP_MASK CNST_CACHE_GROUP_VAL(0xff)
  155. #define CNST_CACHE_PMC4_VAL (1ull << 54)
  156. #define CNST_CACHE_PMC4_MASK CNST_CACHE_PMC4_VAL
  157. #define CNST_L2L3_GROUP_VAL(v) (((v) & 0x1full) << 55)
  158. #define CNST_L2L3_GROUP_MASK CNST_L2L3_GROUP_VAL(0x1f)
  159. #define CNST_RADIX_SCOPE_GROUP_VAL(v) (((v) & 0x1ull) << 21)
  160. #define CNST_RADIX_SCOPE_GROUP_MASK CNST_RADIX_SCOPE_GROUP_VAL(1)
  161. /*
  162. * For NC we are counting up to 4 events. This requires three bits, and we need
  163. * the fifth event to overflow and set the 4th bit. To achieve that we bias the
  164. * fields by 3 in test_adder.
  165. */
  166. #define CNST_NC_SHIFT 12
  167. #define CNST_NC_VAL (1 << CNST_NC_SHIFT)
  168. #define CNST_NC_MASK (8 << CNST_NC_SHIFT)
  169. #define ISA207_TEST_ADDER (3 << CNST_NC_SHIFT)
  170. /*
  171. * For the per-PMC fields we have two bits. The low bit is added, so if two
  172. * events ask for the same PMC the sum will overflow, setting the high bit,
  173. * indicating an error. So our mask sets the high bit.
  174. */
  175. #define CNST_PMC_SHIFT(pmc) ((pmc - 1) * 2)
  176. #define CNST_PMC_VAL(pmc) (1 << CNST_PMC_SHIFT(pmc))
  177. #define CNST_PMC_MASK(pmc) (2 << CNST_PMC_SHIFT(pmc))
  178. /* Our add_fields is defined as: */
  179. #define ISA207_ADD_FIELDS \
  180. CNST_PMC_VAL(1) | CNST_PMC_VAL(2) | CNST_PMC_VAL(3) | \
  181. CNST_PMC_VAL(4) | CNST_PMC_VAL(5) | CNST_PMC_VAL(6) | CNST_NC_VAL
  182. /* Bits in MMCR1 for PowerISA v2.07 */
  183. #define MMCR1_UNIT_SHIFT(pmc) (60 - (4 * ((pmc) - 1)))
  184. #define MMCR1_COMBINE_SHIFT(pmc) (35 - ((pmc) - 1))
  185. #define MMCR1_PMCSEL_SHIFT(pmc) (24 - (((pmc) - 1)) * 8)
  186. #define MMCR1_FAB_SHIFT 36
  187. #define MMCR1_DC_IC_QUAL_MASK 0x3
  188. #define MMCR1_DC_IC_QUAL_SHIFT 46
  189. /* MMCR1 Combine bits macro for power9 */
  190. #define p9_MMCR1_COMBINE_SHIFT(pmc) (38 - ((pmc - 1) * 2))
  191. /* Bits in MMCRA for PowerISA v2.07 */
  192. #define MMCRA_SAMP_MODE_SHIFT 1
  193. #define MMCRA_SAMP_ELIG_SHIFT 4
  194. #define MMCRA_SAMP_ELIG_MASK 7
  195. #define MMCRA_THR_CTL_SHIFT 8
  196. #define MMCRA_THR_SEL_SHIFT 16
  197. #define MMCRA_THR_CMP_SHIFT 32
  198. #define MMCRA_SDAR_MODE_SHIFT 42
  199. #define MMCRA_SDAR_MODE_TLB (1ull << MMCRA_SDAR_MODE_SHIFT)
  200. #define MMCRA_SDAR_MODE_NO_UPDATES ~(0x3ull << MMCRA_SDAR_MODE_SHIFT)
  201. #define MMCRA_SDAR_MODE_DCACHE (2ull << MMCRA_SDAR_MODE_SHIFT)
  202. #define MMCRA_IFM_SHIFT 30
  203. #define MMCRA_THR_CTR_MANT_SHIFT 19
  204. #define MMCRA_THR_CTR_MANT_MASK 0x7Ful
  205. #define MMCRA_THR_CTR_MANT(v) (((v) >> MMCRA_THR_CTR_MANT_SHIFT) &\
  206. MMCRA_THR_CTR_MANT_MASK)
  207. #define MMCRA_THR_CTR_EXP_SHIFT 27
  208. #define MMCRA_THR_CTR_EXP_MASK 0x7ul
  209. #define MMCRA_THR_CTR_EXP(v) (((v) >> MMCRA_THR_CTR_EXP_SHIFT) &\
  210. MMCRA_THR_CTR_EXP_MASK)
  211. #define P10_MMCRA_THR_CTR_MANT_MASK 0xFFul
  212. #define P10_MMCRA_THR_CTR_MANT(v) (((v) >> MMCRA_THR_CTR_MANT_SHIFT) &\
  213. P10_MMCRA_THR_CTR_MANT_MASK)
  214. /* MMCRA Threshold Compare bit constant for power9 */
  215. #define p9_MMCRA_THR_CMP_SHIFT 45
  216. /* Bits in MMCR2 for PowerISA v2.07 */
  217. #define MMCR2_FCS(pmc) (1ull << (63 - (((pmc) - 1) * 9)))
  218. #define MMCR2_FCP(pmc) (1ull << (62 - (((pmc) - 1) * 9)))
  219. #define MMCR2_FCWAIT(pmc) (1ull << (58 - (((pmc) - 1) * 9)))
  220. #define MMCR2_FCH(pmc) (1ull << (57 - (((pmc) - 1) * 9)))
  221. #define MAX_ALT 2
  222. #define MAX_PMU_COUNTERS 6
  223. /* Bits in MMCR3 for PowerISA v3.10 */
  224. #define MMCR3_SHIFT(pmc) (49 - (15 * ((pmc) - 1)))
  225. #define ISA207_SIER_TYPE_SHIFT 15
  226. #define ISA207_SIER_TYPE_MASK (0x7ull << ISA207_SIER_TYPE_SHIFT)
  227. #define ISA207_SIER_LDST_SHIFT 1
  228. #define ISA207_SIER_LDST_MASK (0x7ull << ISA207_SIER_LDST_SHIFT)
  229. #define ISA207_SIER_DATA_SRC_SHIFT 53
  230. #define ISA207_SIER_DATA_SRC_MASK (0x7ull << ISA207_SIER_DATA_SRC_SHIFT)
  231. /* Bits in SIER2/SIER3 for Power10 */
  232. #define P10_SIER2_FINISH_CYC(sier2) (((sier2) >> (63 - 37)) & 0x7fful)
  233. #define P10_SIER2_DISPATCH_CYC(sier2) (((sier2) >> (63 - 13)) & 0x7fful)
  234. #define P(a, b) PERF_MEM_S(a, b)
  235. #define PH(a, b) (P(LVL, HIT) | P(a, b))
  236. #define PM(a, b) (P(LVL, MISS) | P(a, b))
  237. #define LEVEL(x) P(LVLNUM, x)
  238. #define REM P(REMOTE, REMOTE)
  239. int isa207_get_constraint(u64 event, unsigned long *maskp, unsigned long *valp, u64 event_config1);
  240. int isa207_compute_mmcr(u64 event[], int n_ev,
  241. unsigned int hwc[], struct mmcr_regs *mmcr,
  242. struct perf_event *pevents[], u32 flags);
  243. void isa207_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr);
  244. int isa207_get_alternatives(u64 event, u64 alt[], int size, unsigned int flags,
  245. const unsigned int ev_alt[][MAX_ALT]);
  246. void isa207_get_mem_data_src(union perf_mem_data_src *dsrc, u32 flags,
  247. struct pt_regs *regs);
  248. void isa207_get_mem_weight(u64 *weight, u64 type);
  249. int isa3XX_check_attr_config(struct perf_event *ev);
  250. #endif