mpic.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852
  1. /*
  2. * OpenPIC emulation
  3. *
  4. * Copyright (c) 2004 Jocelyn Mayer
  5. * 2011 Alexander Graf
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. */
  25. #include <linux/slab.h>
  26. #include <linux/mutex.h>
  27. #include <linux/kvm_host.h>
  28. #include <linux/errno.h>
  29. #include <linux/fs.h>
  30. #include <linux/anon_inodes.h>
  31. #include <linux/uaccess.h>
  32. #include <asm/mpic.h>
  33. #include <asm/kvm_para.h>
  34. #include <asm/kvm_ppc.h>
  35. #include <kvm/iodev.h>
  36. #define MAX_CPU 32
  37. #define MAX_SRC 256
  38. #define MAX_TMR 4
  39. #define MAX_IPI 4
  40. #define MAX_MSI 8
  41. #define MAX_IRQ (MAX_SRC + MAX_IPI + MAX_TMR)
  42. #define VID 0x03 /* MPIC version ID */
  43. /* OpenPIC capability flags */
  44. #define OPENPIC_FLAG_IDR_CRIT (1 << 0)
  45. #define OPENPIC_FLAG_ILR (2 << 0)
  46. /* OpenPIC address map */
  47. #define OPENPIC_REG_SIZE 0x40000
  48. #define OPENPIC_GLB_REG_START 0x0
  49. #define OPENPIC_GLB_REG_SIZE 0x10F0
  50. #define OPENPIC_TMR_REG_START 0x10F0
  51. #define OPENPIC_TMR_REG_SIZE 0x220
  52. #define OPENPIC_MSI_REG_START 0x1600
  53. #define OPENPIC_MSI_REG_SIZE 0x200
  54. #define OPENPIC_SUMMARY_REG_START 0x3800
  55. #define OPENPIC_SUMMARY_REG_SIZE 0x800
  56. #define OPENPIC_SRC_REG_START 0x10000
  57. #define OPENPIC_SRC_REG_SIZE (MAX_SRC * 0x20)
  58. #define OPENPIC_CPU_REG_START 0x20000
  59. #define OPENPIC_CPU_REG_SIZE (0x100 + ((MAX_CPU - 1) * 0x1000))
  60. struct fsl_mpic_info {
  61. int max_ext;
  62. };
  63. static struct fsl_mpic_info fsl_mpic_20 = {
  64. .max_ext = 12,
  65. };
  66. static struct fsl_mpic_info fsl_mpic_42 = {
  67. .max_ext = 12,
  68. };
  69. #define FRR_NIRQ_SHIFT 16
  70. #define FRR_NCPU_SHIFT 8
  71. #define FRR_VID_SHIFT 0
  72. #define VID_REVISION_1_2 2
  73. #define VID_REVISION_1_3 3
  74. #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
  75. #define GCR_RESET 0x80000000
  76. #define GCR_MODE_PASS 0x00000000
  77. #define GCR_MODE_MIXED 0x20000000
  78. #define GCR_MODE_PROXY 0x60000000
  79. #define TBCR_CI 0x80000000 /* count inhibit */
  80. #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
  81. #define IDR_EP_SHIFT 31
  82. #define IDR_EP_MASK (1 << IDR_EP_SHIFT)
  83. #define IDR_CI0_SHIFT 30
  84. #define IDR_CI1_SHIFT 29
  85. #define IDR_P1_SHIFT 1
  86. #define IDR_P0_SHIFT 0
  87. #define ILR_INTTGT_MASK 0x000000ff
  88. #define ILR_INTTGT_INT 0x00
  89. #define ILR_INTTGT_CINT 0x01 /* critical */
  90. #define ILR_INTTGT_MCP 0x02 /* machine check */
  91. #define NUM_OUTPUTS 3
  92. #define MSIIR_OFFSET 0x140
  93. #define MSIIR_SRS_SHIFT 29
  94. #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
  95. #define MSIIR_IBS_SHIFT 24
  96. #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
  97. static int get_current_cpu(void)
  98. {
  99. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  100. struct kvm_vcpu *vcpu = current->thread.kvm_vcpu;
  101. return vcpu ? vcpu->arch.irq_cpu_id : -1;
  102. #else
  103. /* XXX */
  104. return -1;
  105. #endif
  106. }
  107. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  108. u32 val, int idx);
  109. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  110. u32 *ptr, int idx);
  111. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  112. uint32_t val);
  113. enum irq_type {
  114. IRQ_TYPE_NORMAL = 0,
  115. IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
  116. IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
  117. };
  118. struct irq_queue {
  119. /* Round up to the nearest 64 IRQs so that the queue length
  120. * won't change when moving between 32 and 64 bit hosts.
  121. */
  122. unsigned long queue[BITS_TO_LONGS((MAX_IRQ + 63) & ~63)];
  123. int next;
  124. int priority;
  125. };
  126. struct irq_source {
  127. uint32_t ivpr; /* IRQ vector/priority register */
  128. uint32_t idr; /* IRQ destination register */
  129. uint32_t destmask; /* bitmap of CPU destinations */
  130. int last_cpu;
  131. int output; /* IRQ level, e.g. ILR_INTTGT_INT */
  132. int pending; /* TRUE if IRQ is pending */
  133. enum irq_type type;
  134. bool level:1; /* level-triggered */
  135. bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
  136. };
  137. #define IVPR_MASK_SHIFT 31
  138. #define IVPR_MASK_MASK (1 << IVPR_MASK_SHIFT)
  139. #define IVPR_ACTIVITY_SHIFT 30
  140. #define IVPR_ACTIVITY_MASK (1 << IVPR_ACTIVITY_SHIFT)
  141. #define IVPR_MODE_SHIFT 29
  142. #define IVPR_MODE_MASK (1 << IVPR_MODE_SHIFT)
  143. #define IVPR_POLARITY_SHIFT 23
  144. #define IVPR_POLARITY_MASK (1 << IVPR_POLARITY_SHIFT)
  145. #define IVPR_SENSE_SHIFT 22
  146. #define IVPR_SENSE_MASK (1 << IVPR_SENSE_SHIFT)
  147. #define IVPR_PRIORITY_MASK (0xF << 16)
  148. #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
  149. #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
  150. /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
  151. #define IDR_EP 0x80000000 /* external pin */
  152. #define IDR_CI 0x40000000 /* critical interrupt */
  153. struct irq_dest {
  154. struct kvm_vcpu *vcpu;
  155. int32_t ctpr; /* CPU current task priority */
  156. struct irq_queue raised;
  157. struct irq_queue servicing;
  158. /* Count of IRQ sources asserting on non-INT outputs */
  159. uint32_t outputs_active[NUM_OUTPUTS];
  160. };
  161. #define MAX_MMIO_REGIONS 10
  162. struct openpic {
  163. struct kvm *kvm;
  164. struct kvm_device *dev;
  165. struct kvm_io_device mmio;
  166. const struct mem_reg *mmio_regions[MAX_MMIO_REGIONS];
  167. int num_mmio_regions;
  168. gpa_t reg_base;
  169. spinlock_t lock;
  170. /* Behavior control */
  171. struct fsl_mpic_info *fsl;
  172. uint32_t model;
  173. uint32_t flags;
  174. uint32_t nb_irqs;
  175. uint32_t vid;
  176. uint32_t vir; /* Vendor identification register */
  177. uint32_t vector_mask;
  178. uint32_t tfrr_reset;
  179. uint32_t ivpr_reset;
  180. uint32_t idr_reset;
  181. uint32_t brr1;
  182. uint32_t mpic_mode_mask;
  183. /* Global registers */
  184. uint32_t frr; /* Feature reporting register */
  185. uint32_t gcr; /* Global configuration register */
  186. uint32_t pir; /* Processor initialization register */
  187. uint32_t spve; /* Spurious vector register */
  188. uint32_t tfrr; /* Timer frequency reporting register */
  189. /* Source registers */
  190. struct irq_source src[MAX_IRQ];
  191. /* Local registers per output pin */
  192. struct irq_dest dst[MAX_CPU];
  193. uint32_t nb_cpus;
  194. /* Timer registers */
  195. struct {
  196. uint32_t tccr; /* Global timer current count register */
  197. uint32_t tbcr; /* Global timer base count register */
  198. } timers[MAX_TMR];
  199. /* Shared MSI registers */
  200. struct {
  201. uint32_t msir; /* Shared Message Signaled Interrupt Register */
  202. } msi[MAX_MSI];
  203. uint32_t max_irq;
  204. uint32_t irq_ipi0;
  205. uint32_t irq_tim0;
  206. uint32_t irq_msi;
  207. };
  208. static void mpic_irq_raise(struct openpic *opp, struct irq_dest *dst,
  209. int output)
  210. {
  211. struct kvm_interrupt irq = {
  212. .irq = KVM_INTERRUPT_SET_LEVEL,
  213. };
  214. if (!dst->vcpu) {
  215. pr_debug("%s: destination cpu %d does not exist\n",
  216. __func__, (int)(dst - &opp->dst[0]));
  217. return;
  218. }
  219. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  220. output);
  221. if (output != ILR_INTTGT_INT) /* TODO */
  222. return;
  223. kvm_vcpu_ioctl_interrupt(dst->vcpu, &irq);
  224. }
  225. static void mpic_irq_lower(struct openpic *opp, struct irq_dest *dst,
  226. int output)
  227. {
  228. if (!dst->vcpu) {
  229. pr_debug("%s: destination cpu %d does not exist\n",
  230. __func__, (int)(dst - &opp->dst[0]));
  231. return;
  232. }
  233. pr_debug("%s: cpu %d output %d\n", __func__, dst->vcpu->arch.irq_cpu_id,
  234. output);
  235. if (output != ILR_INTTGT_INT) /* TODO */
  236. return;
  237. kvmppc_core_dequeue_external(dst->vcpu);
  238. }
  239. static inline void IRQ_setbit(struct irq_queue *q, int n_IRQ)
  240. {
  241. set_bit(n_IRQ, q->queue);
  242. }
  243. static inline void IRQ_resetbit(struct irq_queue *q, int n_IRQ)
  244. {
  245. clear_bit(n_IRQ, q->queue);
  246. }
  247. static void IRQ_check(struct openpic *opp, struct irq_queue *q)
  248. {
  249. int irq = -1;
  250. int next = -1;
  251. int priority = -1;
  252. for (;;) {
  253. irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
  254. if (irq == opp->max_irq)
  255. break;
  256. pr_debug("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
  257. irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
  258. if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
  259. next = irq;
  260. priority = IVPR_PRIORITY(opp->src[irq].ivpr);
  261. }
  262. }
  263. q->next = next;
  264. q->priority = priority;
  265. }
  266. static int IRQ_get_next(struct openpic *opp, struct irq_queue *q)
  267. {
  268. /* XXX: optimize */
  269. IRQ_check(opp, q);
  270. return q->next;
  271. }
  272. static void IRQ_local_pipe(struct openpic *opp, int n_CPU, int n_IRQ,
  273. bool active, bool was_active)
  274. {
  275. struct irq_dest *dst;
  276. struct irq_source *src;
  277. int priority;
  278. dst = &opp->dst[n_CPU];
  279. src = &opp->src[n_IRQ];
  280. pr_debug("%s: IRQ %d active %d was %d\n",
  281. __func__, n_IRQ, active, was_active);
  282. if (src->output != ILR_INTTGT_INT) {
  283. pr_debug("%s: output %d irq %d active %d was %d count %d\n",
  284. __func__, src->output, n_IRQ, active, was_active,
  285. dst->outputs_active[src->output]);
  286. /* On Freescale MPIC, critical interrupts ignore priority,
  287. * IACK, EOI, etc. Before MPIC v4.1 they also ignore
  288. * masking.
  289. */
  290. if (active) {
  291. if (!was_active &&
  292. dst->outputs_active[src->output]++ == 0) {
  293. pr_debug("%s: Raise OpenPIC output %d cpu %d irq %d\n",
  294. __func__, src->output, n_CPU, n_IRQ);
  295. mpic_irq_raise(opp, dst, src->output);
  296. }
  297. } else {
  298. if (was_active &&
  299. --dst->outputs_active[src->output] == 0) {
  300. pr_debug("%s: Lower OpenPIC output %d cpu %d irq %d\n",
  301. __func__, src->output, n_CPU, n_IRQ);
  302. mpic_irq_lower(opp, dst, src->output);
  303. }
  304. }
  305. return;
  306. }
  307. priority = IVPR_PRIORITY(src->ivpr);
  308. /* Even if the interrupt doesn't have enough priority,
  309. * it is still raised, in case ctpr is lowered later.
  310. */
  311. if (active)
  312. IRQ_setbit(&dst->raised, n_IRQ);
  313. else
  314. IRQ_resetbit(&dst->raised, n_IRQ);
  315. IRQ_check(opp, &dst->raised);
  316. if (active && priority <= dst->ctpr) {
  317. pr_debug("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
  318. __func__, n_IRQ, priority, dst->ctpr, n_CPU);
  319. active = 0;
  320. }
  321. if (active) {
  322. if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
  323. priority <= dst->servicing.priority) {
  324. pr_debug("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
  325. __func__, n_IRQ, dst->servicing.next, n_CPU);
  326. } else {
  327. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
  328. __func__, n_CPU, n_IRQ, dst->raised.next);
  329. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  330. }
  331. } else {
  332. IRQ_get_next(opp, &dst->servicing);
  333. if (dst->raised.priority > dst->ctpr &&
  334. dst->raised.priority > dst->servicing.priority) {
  335. pr_debug("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
  336. __func__, n_IRQ, dst->raised.next,
  337. dst->raised.priority, dst->ctpr,
  338. dst->servicing.priority, n_CPU);
  339. /* IRQ line stays asserted */
  340. } else {
  341. pr_debug("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
  342. __func__, n_IRQ, dst->ctpr,
  343. dst->servicing.priority, n_CPU);
  344. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  345. }
  346. }
  347. }
  348. /* update pic state because registers for n_IRQ have changed value */
  349. static void openpic_update_irq(struct openpic *opp, int n_IRQ)
  350. {
  351. struct irq_source *src;
  352. bool active, was_active;
  353. int i;
  354. src = &opp->src[n_IRQ];
  355. active = src->pending;
  356. if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
  357. /* Interrupt source is disabled */
  358. pr_debug("%s: IRQ %d is disabled\n", __func__, n_IRQ);
  359. active = false;
  360. }
  361. was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
  362. /*
  363. * We don't have a similar check for already-active because
  364. * ctpr may have changed and we need to withdraw the interrupt.
  365. */
  366. if (!active && !was_active) {
  367. pr_debug("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
  368. return;
  369. }
  370. if (active)
  371. src->ivpr |= IVPR_ACTIVITY_MASK;
  372. else
  373. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  374. if (src->destmask == 0) {
  375. /* No target */
  376. pr_debug("%s: IRQ %d has no target\n", __func__, n_IRQ);
  377. return;
  378. }
  379. if (src->destmask == (1 << src->last_cpu)) {
  380. /* Only one CPU is allowed to receive this IRQ */
  381. IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
  382. } else if (!(src->ivpr & IVPR_MODE_MASK)) {
  383. /* Directed delivery mode */
  384. for (i = 0; i < opp->nb_cpus; i++) {
  385. if (src->destmask & (1 << i)) {
  386. IRQ_local_pipe(opp, i, n_IRQ, active,
  387. was_active);
  388. }
  389. }
  390. } else {
  391. /* Distributed delivery mode */
  392. for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
  393. if (i == opp->nb_cpus)
  394. i = 0;
  395. if (src->destmask & (1 << i)) {
  396. IRQ_local_pipe(opp, i, n_IRQ, active,
  397. was_active);
  398. src->last_cpu = i;
  399. break;
  400. }
  401. }
  402. }
  403. }
  404. static void openpic_set_irq(void *opaque, int n_IRQ, int level)
  405. {
  406. struct openpic *opp = opaque;
  407. struct irq_source *src;
  408. if (n_IRQ >= MAX_IRQ) {
  409. WARN_ONCE(1, "%s: IRQ %d out of range\n", __func__, n_IRQ);
  410. return;
  411. }
  412. src = &opp->src[n_IRQ];
  413. pr_debug("openpic: set irq %d = %d ivpr=0x%08x\n",
  414. n_IRQ, level, src->ivpr);
  415. if (src->level) {
  416. /* level-sensitive irq */
  417. src->pending = level;
  418. openpic_update_irq(opp, n_IRQ);
  419. } else {
  420. /* edge-sensitive irq */
  421. if (level) {
  422. src->pending = 1;
  423. openpic_update_irq(opp, n_IRQ);
  424. }
  425. if (src->output != ILR_INTTGT_INT) {
  426. /* Edge-triggered interrupts shouldn't be used
  427. * with non-INT delivery, but just in case,
  428. * try to make it do something sane rather than
  429. * cause an interrupt storm. This is close to
  430. * what you'd probably see happen in real hardware.
  431. */
  432. src->pending = 0;
  433. openpic_update_irq(opp, n_IRQ);
  434. }
  435. }
  436. }
  437. static void openpic_reset(struct openpic *opp)
  438. {
  439. int i;
  440. opp->gcr = GCR_RESET;
  441. /* Initialise controller registers */
  442. opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
  443. (opp->vid << FRR_VID_SHIFT);
  444. opp->pir = 0;
  445. opp->spve = -1 & opp->vector_mask;
  446. opp->tfrr = opp->tfrr_reset;
  447. /* Initialise IRQ sources */
  448. for (i = 0; i < opp->max_irq; i++) {
  449. opp->src[i].ivpr = opp->ivpr_reset;
  450. switch (opp->src[i].type) {
  451. case IRQ_TYPE_NORMAL:
  452. opp->src[i].level =
  453. !!(opp->ivpr_reset & IVPR_SENSE_MASK);
  454. break;
  455. case IRQ_TYPE_FSLINT:
  456. opp->src[i].ivpr |= IVPR_POLARITY_MASK;
  457. break;
  458. case IRQ_TYPE_FSLSPECIAL:
  459. break;
  460. }
  461. write_IRQreg_idr(opp, i, opp->idr_reset);
  462. }
  463. /* Initialise IRQ destinations */
  464. for (i = 0; i < MAX_CPU; i++) {
  465. opp->dst[i].ctpr = 15;
  466. memset(&opp->dst[i].raised, 0, sizeof(struct irq_queue));
  467. opp->dst[i].raised.next = -1;
  468. memset(&opp->dst[i].servicing, 0, sizeof(struct irq_queue));
  469. opp->dst[i].servicing.next = -1;
  470. }
  471. /* Initialise timers */
  472. for (i = 0; i < MAX_TMR; i++) {
  473. opp->timers[i].tccr = 0;
  474. opp->timers[i].tbcr = TBCR_CI;
  475. }
  476. /* Go out of RESET state */
  477. opp->gcr = 0;
  478. }
  479. static inline uint32_t read_IRQreg_idr(struct openpic *opp, int n_IRQ)
  480. {
  481. return opp->src[n_IRQ].idr;
  482. }
  483. static inline uint32_t read_IRQreg_ilr(struct openpic *opp, int n_IRQ)
  484. {
  485. if (opp->flags & OPENPIC_FLAG_ILR)
  486. return opp->src[n_IRQ].output;
  487. return 0xffffffff;
  488. }
  489. static inline uint32_t read_IRQreg_ivpr(struct openpic *opp, int n_IRQ)
  490. {
  491. return opp->src[n_IRQ].ivpr;
  492. }
  493. static inline void write_IRQreg_idr(struct openpic *opp, int n_IRQ,
  494. uint32_t val)
  495. {
  496. struct irq_source *src = &opp->src[n_IRQ];
  497. uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
  498. uint32_t crit_mask = 0;
  499. uint32_t mask = normal_mask;
  500. int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
  501. int i;
  502. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  503. crit_mask = mask << crit_shift;
  504. mask |= crit_mask | IDR_EP;
  505. }
  506. src->idr = val & mask;
  507. pr_debug("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
  508. if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
  509. if (src->idr & crit_mask) {
  510. if (src->idr & normal_mask) {
  511. pr_debug("%s: IRQ configured for multiple output types, using critical\n",
  512. __func__);
  513. }
  514. src->output = ILR_INTTGT_CINT;
  515. src->nomask = true;
  516. src->destmask = 0;
  517. for (i = 0; i < opp->nb_cpus; i++) {
  518. int n_ci = IDR_CI0_SHIFT - i;
  519. if (src->idr & (1UL << n_ci))
  520. src->destmask |= 1UL << i;
  521. }
  522. } else {
  523. src->output = ILR_INTTGT_INT;
  524. src->nomask = false;
  525. src->destmask = src->idr & normal_mask;
  526. }
  527. } else {
  528. src->destmask = src->idr;
  529. }
  530. }
  531. static inline void write_IRQreg_ilr(struct openpic *opp, int n_IRQ,
  532. uint32_t val)
  533. {
  534. if (opp->flags & OPENPIC_FLAG_ILR) {
  535. struct irq_source *src = &opp->src[n_IRQ];
  536. src->output = val & ILR_INTTGT_MASK;
  537. pr_debug("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
  538. src->output);
  539. /* TODO: on MPIC v4.0 only, set nomask for non-INT */
  540. }
  541. }
  542. static inline void write_IRQreg_ivpr(struct openpic *opp, int n_IRQ,
  543. uint32_t val)
  544. {
  545. uint32_t mask;
  546. /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
  547. * the polarity bit is read-only on internal interrupts.
  548. */
  549. mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
  550. IVPR_POLARITY_MASK | opp->vector_mask;
  551. /* ACTIVITY bit is read-only */
  552. opp->src[n_IRQ].ivpr =
  553. (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
  554. /* For FSL internal interrupts, The sense bit is reserved and zero,
  555. * and the interrupt is always level-triggered. Timers and IPIs
  556. * have no sense or polarity bits, and are edge-triggered.
  557. */
  558. switch (opp->src[n_IRQ].type) {
  559. case IRQ_TYPE_NORMAL:
  560. opp->src[n_IRQ].level =
  561. !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
  562. break;
  563. case IRQ_TYPE_FSLINT:
  564. opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
  565. break;
  566. case IRQ_TYPE_FSLSPECIAL:
  567. opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
  568. break;
  569. }
  570. openpic_update_irq(opp, n_IRQ);
  571. pr_debug("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
  572. opp->src[n_IRQ].ivpr);
  573. }
  574. static void openpic_gcr_write(struct openpic *opp, uint64_t val)
  575. {
  576. if (val & GCR_RESET) {
  577. openpic_reset(opp);
  578. return;
  579. }
  580. opp->gcr &= ~opp->mpic_mode_mask;
  581. opp->gcr |= val & opp->mpic_mode_mask;
  582. }
  583. static int openpic_gbl_write(void *opaque, gpa_t addr, u32 val)
  584. {
  585. struct openpic *opp = opaque;
  586. int err = 0;
  587. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  588. if (addr & 0xF)
  589. return 0;
  590. switch (addr) {
  591. case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
  592. break;
  593. case 0x40:
  594. case 0x50:
  595. case 0x60:
  596. case 0x70:
  597. case 0x80:
  598. case 0x90:
  599. case 0xA0:
  600. case 0xB0:
  601. err = openpic_cpu_write_internal(opp, addr, val,
  602. get_current_cpu());
  603. break;
  604. case 0x1000: /* FRR */
  605. break;
  606. case 0x1020: /* GCR */
  607. openpic_gcr_write(opp, val);
  608. break;
  609. case 0x1080: /* VIR */
  610. break;
  611. case 0x1090: /* PIR */
  612. /*
  613. * This register is used to reset a CPU core --
  614. * let userspace handle it.
  615. */
  616. err = -ENXIO;
  617. break;
  618. case 0x10A0: /* IPI_IVPR */
  619. case 0x10B0:
  620. case 0x10C0:
  621. case 0x10D0: {
  622. int idx;
  623. idx = (addr - 0x10A0) >> 4;
  624. write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
  625. break;
  626. }
  627. case 0x10E0: /* SPVE */
  628. opp->spve = val & opp->vector_mask;
  629. break;
  630. default:
  631. break;
  632. }
  633. return err;
  634. }
  635. static int openpic_gbl_read(void *opaque, gpa_t addr, u32 *ptr)
  636. {
  637. struct openpic *opp = opaque;
  638. u32 retval;
  639. int err = 0;
  640. pr_debug("%s: addr %#llx\n", __func__, addr);
  641. retval = 0xFFFFFFFF;
  642. if (addr & 0xF)
  643. goto out;
  644. switch (addr) {
  645. case 0x1000: /* FRR */
  646. retval = opp->frr;
  647. retval |= (opp->nb_cpus - 1) << FRR_NCPU_SHIFT;
  648. break;
  649. case 0x1020: /* GCR */
  650. retval = opp->gcr;
  651. break;
  652. case 0x1080: /* VIR */
  653. retval = opp->vir;
  654. break;
  655. case 0x1090: /* PIR */
  656. retval = 0x00000000;
  657. break;
  658. case 0x00: /* Block Revision Register1 (BRR1) */
  659. retval = opp->brr1;
  660. break;
  661. case 0x40:
  662. case 0x50:
  663. case 0x60:
  664. case 0x70:
  665. case 0x80:
  666. case 0x90:
  667. case 0xA0:
  668. case 0xB0:
  669. err = openpic_cpu_read_internal(opp, addr,
  670. &retval, get_current_cpu());
  671. break;
  672. case 0x10A0: /* IPI_IVPR */
  673. case 0x10B0:
  674. case 0x10C0:
  675. case 0x10D0:
  676. {
  677. int idx;
  678. idx = (addr - 0x10A0) >> 4;
  679. retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
  680. }
  681. break;
  682. case 0x10E0: /* SPVE */
  683. retval = opp->spve;
  684. break;
  685. default:
  686. break;
  687. }
  688. out:
  689. pr_debug("%s: => 0x%08x\n", __func__, retval);
  690. *ptr = retval;
  691. return err;
  692. }
  693. static int openpic_tmr_write(void *opaque, gpa_t addr, u32 val)
  694. {
  695. struct openpic *opp = opaque;
  696. int idx;
  697. addr += 0x10f0;
  698. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  699. if (addr & 0xF)
  700. return 0;
  701. if (addr == 0x10f0) {
  702. /* TFRR */
  703. opp->tfrr = val;
  704. return 0;
  705. }
  706. idx = (addr >> 6) & 0x3;
  707. addr = addr & 0x30;
  708. switch (addr & 0x30) {
  709. case 0x00: /* TCCR */
  710. break;
  711. case 0x10: /* TBCR */
  712. if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
  713. (val & TBCR_CI) == 0 &&
  714. (opp->timers[idx].tbcr & TBCR_CI) != 0)
  715. opp->timers[idx].tccr &= ~TCCR_TOG;
  716. opp->timers[idx].tbcr = val;
  717. break;
  718. case 0x20: /* TVPR */
  719. write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
  720. break;
  721. case 0x30: /* TDR */
  722. write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
  723. break;
  724. }
  725. return 0;
  726. }
  727. static int openpic_tmr_read(void *opaque, gpa_t addr, u32 *ptr)
  728. {
  729. struct openpic *opp = opaque;
  730. uint32_t retval = -1;
  731. int idx;
  732. pr_debug("%s: addr %#llx\n", __func__, addr);
  733. if (addr & 0xF)
  734. goto out;
  735. idx = (addr >> 6) & 0x3;
  736. if (addr == 0x0) {
  737. /* TFRR */
  738. retval = opp->tfrr;
  739. goto out;
  740. }
  741. switch (addr & 0x30) {
  742. case 0x00: /* TCCR */
  743. retval = opp->timers[idx].tccr;
  744. break;
  745. case 0x10: /* TBCR */
  746. retval = opp->timers[idx].tbcr;
  747. break;
  748. case 0x20: /* TIPV */
  749. retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
  750. break;
  751. case 0x30: /* TIDE (TIDR) */
  752. retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
  753. break;
  754. }
  755. out:
  756. pr_debug("%s: => 0x%08x\n", __func__, retval);
  757. *ptr = retval;
  758. return 0;
  759. }
  760. static int openpic_src_write(void *opaque, gpa_t addr, u32 val)
  761. {
  762. struct openpic *opp = opaque;
  763. int idx;
  764. pr_debug("%s: addr %#llx <= %08x\n", __func__, addr, val);
  765. addr = addr & 0xffff;
  766. idx = addr >> 5;
  767. switch (addr & 0x1f) {
  768. case 0x00:
  769. write_IRQreg_ivpr(opp, idx, val);
  770. break;
  771. case 0x10:
  772. write_IRQreg_idr(opp, idx, val);
  773. break;
  774. case 0x18:
  775. write_IRQreg_ilr(opp, idx, val);
  776. break;
  777. }
  778. return 0;
  779. }
  780. static int openpic_src_read(void *opaque, gpa_t addr, u32 *ptr)
  781. {
  782. struct openpic *opp = opaque;
  783. uint32_t retval;
  784. int idx;
  785. pr_debug("%s: addr %#llx\n", __func__, addr);
  786. retval = 0xFFFFFFFF;
  787. addr = addr & 0xffff;
  788. idx = addr >> 5;
  789. switch (addr & 0x1f) {
  790. case 0x00:
  791. retval = read_IRQreg_ivpr(opp, idx);
  792. break;
  793. case 0x10:
  794. retval = read_IRQreg_idr(opp, idx);
  795. break;
  796. case 0x18:
  797. retval = read_IRQreg_ilr(opp, idx);
  798. break;
  799. }
  800. pr_debug("%s: => 0x%08x\n", __func__, retval);
  801. *ptr = retval;
  802. return 0;
  803. }
  804. static int openpic_msi_write(void *opaque, gpa_t addr, u32 val)
  805. {
  806. struct openpic *opp = opaque;
  807. int idx = opp->irq_msi;
  808. int srs, ibs;
  809. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  810. if (addr & 0xF)
  811. return 0;
  812. switch (addr) {
  813. case MSIIR_OFFSET:
  814. srs = val >> MSIIR_SRS_SHIFT;
  815. idx += srs;
  816. ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
  817. opp->msi[srs].msir |= 1 << ibs;
  818. openpic_set_irq(opp, idx, 1);
  819. break;
  820. default:
  821. /* most registers are read-only, thus ignored */
  822. break;
  823. }
  824. return 0;
  825. }
  826. static int openpic_msi_read(void *opaque, gpa_t addr, u32 *ptr)
  827. {
  828. struct openpic *opp = opaque;
  829. uint32_t r = 0;
  830. int i, srs;
  831. pr_debug("%s: addr %#llx\n", __func__, addr);
  832. if (addr & 0xF)
  833. return -ENXIO;
  834. srs = addr >> 4;
  835. switch (addr) {
  836. case 0x00:
  837. case 0x10:
  838. case 0x20:
  839. case 0x30:
  840. case 0x40:
  841. case 0x50:
  842. case 0x60:
  843. case 0x70: /* MSIRs */
  844. r = opp->msi[srs].msir;
  845. /* Clear on read */
  846. opp->msi[srs].msir = 0;
  847. openpic_set_irq(opp, opp->irq_msi + srs, 0);
  848. break;
  849. case 0x120: /* MSISR */
  850. for (i = 0; i < MAX_MSI; i++)
  851. r |= (opp->msi[i].msir ? 1 : 0) << i;
  852. break;
  853. }
  854. pr_debug("%s: => 0x%08x\n", __func__, r);
  855. *ptr = r;
  856. return 0;
  857. }
  858. static int openpic_summary_read(void *opaque, gpa_t addr, u32 *ptr)
  859. {
  860. uint32_t r = 0;
  861. pr_debug("%s: addr %#llx\n", __func__, addr);
  862. /* TODO: EISR/EIMR */
  863. *ptr = r;
  864. return 0;
  865. }
  866. static int openpic_summary_write(void *opaque, gpa_t addr, u32 val)
  867. {
  868. pr_debug("%s: addr %#llx <= 0x%08x\n", __func__, addr, val);
  869. /* TODO: EISR/EIMR */
  870. return 0;
  871. }
  872. static int openpic_cpu_write_internal(void *opaque, gpa_t addr,
  873. u32 val, int idx)
  874. {
  875. struct openpic *opp = opaque;
  876. struct irq_source *src;
  877. struct irq_dest *dst;
  878. int s_IRQ, n_IRQ;
  879. pr_debug("%s: cpu %d addr %#llx <= 0x%08x\n", __func__, idx,
  880. addr, val);
  881. if (idx < 0)
  882. return 0;
  883. if (addr & 0xF)
  884. return 0;
  885. dst = &opp->dst[idx];
  886. addr &= 0xFF0;
  887. switch (addr) {
  888. case 0x40: /* IPIDR */
  889. case 0x50:
  890. case 0x60:
  891. case 0x70:
  892. idx = (addr - 0x40) >> 4;
  893. /* we use IDE as mask which CPUs to deliver the IPI to still. */
  894. opp->src[opp->irq_ipi0 + idx].destmask |= val;
  895. openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
  896. openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
  897. break;
  898. case 0x80: /* CTPR */
  899. dst->ctpr = val & 0x0000000F;
  900. pr_debug("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
  901. __func__, idx, dst->ctpr, dst->raised.priority,
  902. dst->servicing.priority);
  903. if (dst->raised.priority <= dst->ctpr) {
  904. pr_debug("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
  905. __func__, idx);
  906. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  907. } else if (dst->raised.priority > dst->servicing.priority) {
  908. pr_debug("%s: Raise OpenPIC INT output cpu %d irq %d\n",
  909. __func__, idx, dst->raised.next);
  910. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  911. }
  912. break;
  913. case 0x90: /* WHOAMI */
  914. /* Read-only register */
  915. break;
  916. case 0xA0: /* IACK */
  917. /* Read-only register */
  918. break;
  919. case 0xB0: { /* EOI */
  920. int notify_eoi;
  921. pr_debug("EOI\n");
  922. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  923. if (s_IRQ < 0) {
  924. pr_debug("%s: EOI with no interrupt in service\n",
  925. __func__);
  926. break;
  927. }
  928. IRQ_resetbit(&dst->servicing, s_IRQ);
  929. /* Notify listeners that the IRQ is over */
  930. notify_eoi = s_IRQ;
  931. /* Set up next servicing IRQ */
  932. s_IRQ = IRQ_get_next(opp, &dst->servicing);
  933. /* Check queued interrupts. */
  934. n_IRQ = IRQ_get_next(opp, &dst->raised);
  935. src = &opp->src[n_IRQ];
  936. if (n_IRQ != -1 &&
  937. (s_IRQ == -1 ||
  938. IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
  939. pr_debug("Raise OpenPIC INT output cpu %d irq %d\n",
  940. idx, n_IRQ);
  941. mpic_irq_raise(opp, dst, ILR_INTTGT_INT);
  942. }
  943. spin_unlock(&opp->lock);
  944. kvm_notify_acked_irq(opp->kvm, 0, notify_eoi);
  945. spin_lock(&opp->lock);
  946. break;
  947. }
  948. default:
  949. break;
  950. }
  951. return 0;
  952. }
  953. static int openpic_cpu_write(void *opaque, gpa_t addr, u32 val)
  954. {
  955. struct openpic *opp = opaque;
  956. return openpic_cpu_write_internal(opp, addr, val,
  957. (addr & 0x1f000) >> 12);
  958. }
  959. static uint32_t openpic_iack(struct openpic *opp, struct irq_dest *dst,
  960. int cpu)
  961. {
  962. struct irq_source *src;
  963. int retval, irq;
  964. pr_debug("Lower OpenPIC INT output\n");
  965. mpic_irq_lower(opp, dst, ILR_INTTGT_INT);
  966. irq = IRQ_get_next(opp, &dst->raised);
  967. pr_debug("IACK: irq=%d\n", irq);
  968. if (irq == -1)
  969. /* No more interrupt pending */
  970. return opp->spve;
  971. src = &opp->src[irq];
  972. if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
  973. !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
  974. pr_err("%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
  975. __func__, irq, dst->ctpr, src->ivpr);
  976. openpic_update_irq(opp, irq);
  977. retval = opp->spve;
  978. } else {
  979. /* IRQ enter servicing state */
  980. IRQ_setbit(&dst->servicing, irq);
  981. retval = IVPR_VECTOR(opp, src->ivpr);
  982. }
  983. if (!src->level) {
  984. /* edge-sensitive IRQ */
  985. src->ivpr &= ~IVPR_ACTIVITY_MASK;
  986. src->pending = 0;
  987. IRQ_resetbit(&dst->raised, irq);
  988. }
  989. if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + MAX_IPI))) {
  990. src->destmask &= ~(1 << cpu);
  991. if (src->destmask && !src->level) {
  992. /* trigger on CPUs that didn't know about it yet */
  993. openpic_set_irq(opp, irq, 1);
  994. openpic_set_irq(opp, irq, 0);
  995. /* if all CPUs knew about it, set active bit again */
  996. src->ivpr |= IVPR_ACTIVITY_MASK;
  997. }
  998. }
  999. return retval;
  1000. }
  1001. void kvmppc_mpic_set_epr(struct kvm_vcpu *vcpu)
  1002. {
  1003. struct openpic *opp = vcpu->arch.mpic;
  1004. int cpu = vcpu->arch.irq_cpu_id;
  1005. unsigned long flags;
  1006. spin_lock_irqsave(&opp->lock, flags);
  1007. if ((opp->gcr & opp->mpic_mode_mask) == GCR_MODE_PROXY)
  1008. kvmppc_set_epr(vcpu, openpic_iack(opp, &opp->dst[cpu], cpu));
  1009. spin_unlock_irqrestore(&opp->lock, flags);
  1010. }
  1011. static int openpic_cpu_read_internal(void *opaque, gpa_t addr,
  1012. u32 *ptr, int idx)
  1013. {
  1014. struct openpic *opp = opaque;
  1015. struct irq_dest *dst;
  1016. uint32_t retval;
  1017. pr_debug("%s: cpu %d addr %#llx\n", __func__, idx, addr);
  1018. retval = 0xFFFFFFFF;
  1019. if (idx < 0)
  1020. goto out;
  1021. if (addr & 0xF)
  1022. goto out;
  1023. dst = &opp->dst[idx];
  1024. addr &= 0xFF0;
  1025. switch (addr) {
  1026. case 0x80: /* CTPR */
  1027. retval = dst->ctpr;
  1028. break;
  1029. case 0x90: /* WHOAMI */
  1030. retval = idx;
  1031. break;
  1032. case 0xA0: /* IACK */
  1033. retval = openpic_iack(opp, dst, idx);
  1034. break;
  1035. case 0xB0: /* EOI */
  1036. retval = 0;
  1037. break;
  1038. default:
  1039. break;
  1040. }
  1041. pr_debug("%s: => 0x%08x\n", __func__, retval);
  1042. out:
  1043. *ptr = retval;
  1044. return 0;
  1045. }
  1046. static int openpic_cpu_read(void *opaque, gpa_t addr, u32 *ptr)
  1047. {
  1048. struct openpic *opp = opaque;
  1049. return openpic_cpu_read_internal(opp, addr, ptr,
  1050. (addr & 0x1f000) >> 12);
  1051. }
  1052. struct mem_reg {
  1053. int (*read)(void *opaque, gpa_t addr, u32 *ptr);
  1054. int (*write)(void *opaque, gpa_t addr, u32 val);
  1055. gpa_t start_addr;
  1056. int size;
  1057. };
  1058. static const struct mem_reg openpic_gbl_mmio = {
  1059. .write = openpic_gbl_write,
  1060. .read = openpic_gbl_read,
  1061. .start_addr = OPENPIC_GLB_REG_START,
  1062. .size = OPENPIC_GLB_REG_SIZE,
  1063. };
  1064. static const struct mem_reg openpic_tmr_mmio = {
  1065. .write = openpic_tmr_write,
  1066. .read = openpic_tmr_read,
  1067. .start_addr = OPENPIC_TMR_REG_START,
  1068. .size = OPENPIC_TMR_REG_SIZE,
  1069. };
  1070. static const struct mem_reg openpic_cpu_mmio = {
  1071. .write = openpic_cpu_write,
  1072. .read = openpic_cpu_read,
  1073. .start_addr = OPENPIC_CPU_REG_START,
  1074. .size = OPENPIC_CPU_REG_SIZE,
  1075. };
  1076. static const struct mem_reg openpic_src_mmio = {
  1077. .write = openpic_src_write,
  1078. .read = openpic_src_read,
  1079. .start_addr = OPENPIC_SRC_REG_START,
  1080. .size = OPENPIC_SRC_REG_SIZE,
  1081. };
  1082. static const struct mem_reg openpic_msi_mmio = {
  1083. .read = openpic_msi_read,
  1084. .write = openpic_msi_write,
  1085. .start_addr = OPENPIC_MSI_REG_START,
  1086. .size = OPENPIC_MSI_REG_SIZE,
  1087. };
  1088. static const struct mem_reg openpic_summary_mmio = {
  1089. .read = openpic_summary_read,
  1090. .write = openpic_summary_write,
  1091. .start_addr = OPENPIC_SUMMARY_REG_START,
  1092. .size = OPENPIC_SUMMARY_REG_SIZE,
  1093. };
  1094. static void add_mmio_region(struct openpic *opp, const struct mem_reg *mr)
  1095. {
  1096. if (opp->num_mmio_regions >= MAX_MMIO_REGIONS) {
  1097. WARN(1, "kvm mpic: too many mmio regions\n");
  1098. return;
  1099. }
  1100. opp->mmio_regions[opp->num_mmio_regions++] = mr;
  1101. }
  1102. static void fsl_common_init(struct openpic *opp)
  1103. {
  1104. int i;
  1105. int virq = MAX_SRC;
  1106. add_mmio_region(opp, &openpic_msi_mmio);
  1107. add_mmio_region(opp, &openpic_summary_mmio);
  1108. opp->vid = VID_REVISION_1_2;
  1109. opp->vir = VIR_GENERIC;
  1110. opp->vector_mask = 0xFFFF;
  1111. opp->tfrr_reset = 0;
  1112. opp->ivpr_reset = IVPR_MASK_MASK;
  1113. opp->idr_reset = 1 << 0;
  1114. opp->max_irq = MAX_IRQ;
  1115. opp->irq_ipi0 = virq;
  1116. virq += MAX_IPI;
  1117. opp->irq_tim0 = virq;
  1118. virq += MAX_TMR;
  1119. BUG_ON(virq > MAX_IRQ);
  1120. opp->irq_msi = 224;
  1121. for (i = 0; i < opp->fsl->max_ext; i++)
  1122. opp->src[i].level = false;
  1123. /* Internal interrupts, including message and MSI */
  1124. for (i = 16; i < MAX_SRC; i++) {
  1125. opp->src[i].type = IRQ_TYPE_FSLINT;
  1126. opp->src[i].level = true;
  1127. }
  1128. /* timers and IPIs */
  1129. for (i = MAX_SRC; i < virq; i++) {
  1130. opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
  1131. opp->src[i].level = false;
  1132. }
  1133. }
  1134. static int kvm_mpic_read_internal(struct openpic *opp, gpa_t addr, u32 *ptr)
  1135. {
  1136. int i;
  1137. for (i = 0; i < opp->num_mmio_regions; i++) {
  1138. const struct mem_reg *mr = opp->mmio_regions[i];
  1139. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1140. continue;
  1141. return mr->read(opp, addr - mr->start_addr, ptr);
  1142. }
  1143. return -ENXIO;
  1144. }
  1145. static int kvm_mpic_write_internal(struct openpic *opp, gpa_t addr, u32 val)
  1146. {
  1147. int i;
  1148. for (i = 0; i < opp->num_mmio_regions; i++) {
  1149. const struct mem_reg *mr = opp->mmio_regions[i];
  1150. if (mr->start_addr > addr || addr >= mr->start_addr + mr->size)
  1151. continue;
  1152. return mr->write(opp, addr - mr->start_addr, val);
  1153. }
  1154. return -ENXIO;
  1155. }
  1156. static int kvm_mpic_read(struct kvm_vcpu *vcpu,
  1157. struct kvm_io_device *this,
  1158. gpa_t addr, int len, void *ptr)
  1159. {
  1160. struct openpic *opp = container_of(this, struct openpic, mmio);
  1161. int ret;
  1162. union {
  1163. u32 val;
  1164. u8 bytes[4];
  1165. } u;
  1166. if (addr & (len - 1)) {
  1167. pr_debug("%s: bad alignment %llx/%d\n",
  1168. __func__, addr, len);
  1169. return -EINVAL;
  1170. }
  1171. spin_lock_irq(&opp->lock);
  1172. ret = kvm_mpic_read_internal(opp, addr - opp->reg_base, &u.val);
  1173. spin_unlock_irq(&opp->lock);
  1174. /*
  1175. * Technically only 32-bit accesses are allowed, but be nice to
  1176. * people dumping registers a byte at a time -- it works in real
  1177. * hardware (reads only, not writes).
  1178. */
  1179. if (len == 4) {
  1180. *(u32 *)ptr = u.val;
  1181. pr_debug("%s: addr %llx ret %d len 4 val %x\n",
  1182. __func__, addr, ret, u.val);
  1183. } else if (len == 1) {
  1184. *(u8 *)ptr = u.bytes[addr & 3];
  1185. pr_debug("%s: addr %llx ret %d len 1 val %x\n",
  1186. __func__, addr, ret, u.bytes[addr & 3]);
  1187. } else {
  1188. pr_debug("%s: bad length %d\n", __func__, len);
  1189. return -EINVAL;
  1190. }
  1191. return ret;
  1192. }
  1193. static int kvm_mpic_write(struct kvm_vcpu *vcpu,
  1194. struct kvm_io_device *this,
  1195. gpa_t addr, int len, const void *ptr)
  1196. {
  1197. struct openpic *opp = container_of(this, struct openpic, mmio);
  1198. int ret;
  1199. if (len != 4) {
  1200. pr_debug("%s: bad length %d\n", __func__, len);
  1201. return -EOPNOTSUPP;
  1202. }
  1203. if (addr & 3) {
  1204. pr_debug("%s: bad alignment %llx/%d\n", __func__, addr, len);
  1205. return -EOPNOTSUPP;
  1206. }
  1207. spin_lock_irq(&opp->lock);
  1208. ret = kvm_mpic_write_internal(opp, addr - opp->reg_base,
  1209. *(const u32 *)ptr);
  1210. spin_unlock_irq(&opp->lock);
  1211. pr_debug("%s: addr %llx ret %d val %x\n",
  1212. __func__, addr, ret, *(const u32 *)ptr);
  1213. return ret;
  1214. }
  1215. static const struct kvm_io_device_ops mpic_mmio_ops = {
  1216. .read = kvm_mpic_read,
  1217. .write = kvm_mpic_write,
  1218. };
  1219. static void map_mmio(struct openpic *opp)
  1220. {
  1221. kvm_iodevice_init(&opp->mmio, &mpic_mmio_ops);
  1222. kvm_io_bus_register_dev(opp->kvm, KVM_MMIO_BUS,
  1223. opp->reg_base, OPENPIC_REG_SIZE,
  1224. &opp->mmio);
  1225. }
  1226. static void unmap_mmio(struct openpic *opp)
  1227. {
  1228. kvm_io_bus_unregister_dev(opp->kvm, KVM_MMIO_BUS, &opp->mmio);
  1229. }
  1230. static int set_base_addr(struct openpic *opp, struct kvm_device_attr *attr)
  1231. {
  1232. u64 base;
  1233. if (copy_from_user(&base, (u64 __user *)(long)attr->addr, sizeof(u64)))
  1234. return -EFAULT;
  1235. if (base & 0x3ffff) {
  1236. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx not aligned\n",
  1237. __func__, base);
  1238. return -EINVAL;
  1239. }
  1240. if (base == opp->reg_base)
  1241. return 0;
  1242. mutex_lock(&opp->kvm->slots_lock);
  1243. unmap_mmio(opp);
  1244. opp->reg_base = base;
  1245. pr_debug("kvm mpic %s: KVM_DEV_MPIC_BASE_ADDR %08llx\n",
  1246. __func__, base);
  1247. if (base == 0)
  1248. goto out;
  1249. map_mmio(opp);
  1250. out:
  1251. mutex_unlock(&opp->kvm->slots_lock);
  1252. return 0;
  1253. }
  1254. #define ATTR_SET 0
  1255. #define ATTR_GET 1
  1256. static int access_reg(struct openpic *opp, gpa_t addr, u32 *val, int type)
  1257. {
  1258. int ret;
  1259. if (addr & 3)
  1260. return -ENXIO;
  1261. spin_lock_irq(&opp->lock);
  1262. if (type == ATTR_SET)
  1263. ret = kvm_mpic_write_internal(opp, addr, *val);
  1264. else
  1265. ret = kvm_mpic_read_internal(opp, addr, val);
  1266. spin_unlock_irq(&opp->lock);
  1267. pr_debug("%s: type %d addr %llx val %x\n", __func__, type, addr, *val);
  1268. return ret;
  1269. }
  1270. static int mpic_set_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1271. {
  1272. struct openpic *opp = dev->private;
  1273. u32 attr32;
  1274. switch (attr->group) {
  1275. case KVM_DEV_MPIC_GRP_MISC:
  1276. switch (attr->attr) {
  1277. case KVM_DEV_MPIC_BASE_ADDR:
  1278. return set_base_addr(opp, attr);
  1279. }
  1280. break;
  1281. case KVM_DEV_MPIC_GRP_REGISTER:
  1282. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1283. return -EFAULT;
  1284. return access_reg(opp, attr->attr, &attr32, ATTR_SET);
  1285. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1286. if (attr->attr > MAX_SRC)
  1287. return -EINVAL;
  1288. if (get_user(attr32, (u32 __user *)(long)attr->addr))
  1289. return -EFAULT;
  1290. if (attr32 != 0 && attr32 != 1)
  1291. return -EINVAL;
  1292. spin_lock_irq(&opp->lock);
  1293. openpic_set_irq(opp, attr->attr, attr32);
  1294. spin_unlock_irq(&opp->lock);
  1295. return 0;
  1296. }
  1297. return -ENXIO;
  1298. }
  1299. static int mpic_get_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1300. {
  1301. struct openpic *opp = dev->private;
  1302. u64 attr64;
  1303. u32 attr32;
  1304. int ret;
  1305. switch (attr->group) {
  1306. case KVM_DEV_MPIC_GRP_MISC:
  1307. switch (attr->attr) {
  1308. case KVM_DEV_MPIC_BASE_ADDR:
  1309. mutex_lock(&opp->kvm->slots_lock);
  1310. attr64 = opp->reg_base;
  1311. mutex_unlock(&opp->kvm->slots_lock);
  1312. if (copy_to_user((u64 __user *)(long)attr->addr,
  1313. &attr64, sizeof(u64)))
  1314. return -EFAULT;
  1315. return 0;
  1316. }
  1317. break;
  1318. case KVM_DEV_MPIC_GRP_REGISTER:
  1319. ret = access_reg(opp, attr->attr, &attr32, ATTR_GET);
  1320. if (ret)
  1321. return ret;
  1322. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1323. return -EFAULT;
  1324. return 0;
  1325. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1326. if (attr->attr > MAX_SRC)
  1327. return -EINVAL;
  1328. spin_lock_irq(&opp->lock);
  1329. attr32 = opp->src[attr->attr].pending;
  1330. spin_unlock_irq(&opp->lock);
  1331. if (put_user(attr32, (u32 __user *)(long)attr->addr))
  1332. return -EFAULT;
  1333. return 0;
  1334. }
  1335. return -ENXIO;
  1336. }
  1337. static int mpic_has_attr(struct kvm_device *dev, struct kvm_device_attr *attr)
  1338. {
  1339. switch (attr->group) {
  1340. case KVM_DEV_MPIC_GRP_MISC:
  1341. switch (attr->attr) {
  1342. case KVM_DEV_MPIC_BASE_ADDR:
  1343. return 0;
  1344. }
  1345. break;
  1346. case KVM_DEV_MPIC_GRP_REGISTER:
  1347. return 0;
  1348. case KVM_DEV_MPIC_GRP_IRQ_ACTIVE:
  1349. if (attr->attr > MAX_SRC)
  1350. break;
  1351. return 0;
  1352. }
  1353. return -ENXIO;
  1354. }
  1355. static void mpic_destroy(struct kvm_device *dev)
  1356. {
  1357. struct openpic *opp = dev->private;
  1358. dev->kvm->arch.mpic = NULL;
  1359. kfree(opp);
  1360. kfree(dev);
  1361. }
  1362. static int mpic_set_default_irq_routing(struct openpic *opp)
  1363. {
  1364. struct kvm_irq_routing_entry *routing;
  1365. /* Create a nop default map, so that dereferencing it still works */
  1366. routing = kzalloc((sizeof(*routing)), GFP_KERNEL);
  1367. if (!routing)
  1368. return -ENOMEM;
  1369. kvm_set_irq_routing(opp->kvm, routing, 0, 0);
  1370. kfree(routing);
  1371. return 0;
  1372. }
  1373. static int mpic_create(struct kvm_device *dev, u32 type)
  1374. {
  1375. struct openpic *opp;
  1376. int ret;
  1377. /* We only support one MPIC at a time for now */
  1378. if (dev->kvm->arch.mpic)
  1379. return -EINVAL;
  1380. opp = kzalloc(sizeof(struct openpic), GFP_KERNEL);
  1381. if (!opp)
  1382. return -ENOMEM;
  1383. dev->private = opp;
  1384. opp->kvm = dev->kvm;
  1385. opp->dev = dev;
  1386. opp->model = type;
  1387. spin_lock_init(&opp->lock);
  1388. add_mmio_region(opp, &openpic_gbl_mmio);
  1389. add_mmio_region(opp, &openpic_tmr_mmio);
  1390. add_mmio_region(opp, &openpic_src_mmio);
  1391. add_mmio_region(opp, &openpic_cpu_mmio);
  1392. switch (opp->model) {
  1393. case KVM_DEV_TYPE_FSL_MPIC_20:
  1394. opp->fsl = &fsl_mpic_20;
  1395. opp->brr1 = 0x00400200;
  1396. opp->flags |= OPENPIC_FLAG_IDR_CRIT;
  1397. opp->nb_irqs = 80;
  1398. opp->mpic_mode_mask = GCR_MODE_MIXED;
  1399. fsl_common_init(opp);
  1400. break;
  1401. case KVM_DEV_TYPE_FSL_MPIC_42:
  1402. opp->fsl = &fsl_mpic_42;
  1403. opp->brr1 = 0x00400402;
  1404. opp->flags |= OPENPIC_FLAG_ILR;
  1405. opp->nb_irqs = 196;
  1406. opp->mpic_mode_mask = GCR_MODE_PROXY;
  1407. fsl_common_init(opp);
  1408. break;
  1409. default:
  1410. ret = -ENODEV;
  1411. goto err;
  1412. }
  1413. ret = mpic_set_default_irq_routing(opp);
  1414. if (ret)
  1415. goto err;
  1416. openpic_reset(opp);
  1417. smp_wmb();
  1418. dev->kvm->arch.mpic = opp;
  1419. return 0;
  1420. err:
  1421. kfree(opp);
  1422. return ret;
  1423. }
  1424. struct kvm_device_ops kvm_mpic_ops = {
  1425. .name = "kvm-mpic",
  1426. .create = mpic_create,
  1427. .destroy = mpic_destroy,
  1428. .set_attr = mpic_set_attr,
  1429. .get_attr = mpic_get_attr,
  1430. .has_attr = mpic_has_attr,
  1431. };
  1432. int kvmppc_mpic_connect_vcpu(struct kvm_device *dev, struct kvm_vcpu *vcpu,
  1433. u32 cpu)
  1434. {
  1435. struct openpic *opp = dev->private;
  1436. int ret = 0;
  1437. if (dev->ops != &kvm_mpic_ops)
  1438. return -EPERM;
  1439. if (opp->kvm != vcpu->kvm)
  1440. return -EPERM;
  1441. if (cpu < 0 || cpu >= MAX_CPU)
  1442. return -EPERM;
  1443. spin_lock_irq(&opp->lock);
  1444. if (opp->dst[cpu].vcpu) {
  1445. ret = -EEXIST;
  1446. goto out;
  1447. }
  1448. if (vcpu->arch.irq_type) {
  1449. ret = -EBUSY;
  1450. goto out;
  1451. }
  1452. opp->dst[cpu].vcpu = vcpu;
  1453. opp->nb_cpus = max(opp->nb_cpus, cpu + 1);
  1454. vcpu->arch.mpic = opp;
  1455. vcpu->arch.irq_cpu_id = cpu;
  1456. vcpu->arch.irq_type = KVMPPC_IRQ_MPIC;
  1457. /* This might need to be changed if GCR gets extended */
  1458. if (opp->mpic_mode_mask == GCR_MODE_PROXY)
  1459. vcpu->arch.epr_flags |= KVMPPC_EPR_KERNEL;
  1460. out:
  1461. spin_unlock_irq(&opp->lock);
  1462. return ret;
  1463. }
  1464. /*
  1465. * This should only happen immediately before the mpic is destroyed,
  1466. * so we shouldn't need to worry about anything still trying to
  1467. * access the vcpu pointer.
  1468. */
  1469. void kvmppc_mpic_disconnect_vcpu(struct openpic *opp, struct kvm_vcpu *vcpu)
  1470. {
  1471. BUG_ON(!opp->dst[vcpu->arch.irq_cpu_id].vcpu);
  1472. opp->dst[vcpu->arch.irq_cpu_id].vcpu = NULL;
  1473. }
  1474. /*
  1475. * Return value:
  1476. * < 0 Interrupt was ignored (masked or not delivered for other reasons)
  1477. * = 0 Interrupt was coalesced (previous irq is still pending)
  1478. * > 0 Number of CPUs interrupt was delivered to
  1479. */
  1480. static int mpic_set_irq(struct kvm_kernel_irq_routing_entry *e,
  1481. struct kvm *kvm, int irq_source_id, int level,
  1482. bool line_status)
  1483. {
  1484. u32 irq = e->irqchip.pin;
  1485. struct openpic *opp = kvm->arch.mpic;
  1486. unsigned long flags;
  1487. spin_lock_irqsave(&opp->lock, flags);
  1488. openpic_set_irq(opp, irq, level);
  1489. spin_unlock_irqrestore(&opp->lock, flags);
  1490. /* All code paths we care about don't check for the return value */
  1491. return 0;
  1492. }
  1493. int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
  1494. struct kvm *kvm, int irq_source_id, int level, bool line_status)
  1495. {
  1496. struct openpic *opp = kvm->arch.mpic;
  1497. unsigned long flags;
  1498. spin_lock_irqsave(&opp->lock, flags);
  1499. /*
  1500. * XXX We ignore the target address for now, as we only support
  1501. * a single MSI bank.
  1502. */
  1503. openpic_msi_write(kvm->arch.mpic, MSIIR_OFFSET, e->msi.data);
  1504. spin_unlock_irqrestore(&opp->lock, flags);
  1505. /* All code paths we care about don't check for the return value */
  1506. return 0;
  1507. }
  1508. int kvm_set_routing_entry(struct kvm *kvm,
  1509. struct kvm_kernel_irq_routing_entry *e,
  1510. const struct kvm_irq_routing_entry *ue)
  1511. {
  1512. int r = -EINVAL;
  1513. switch (ue->type) {
  1514. case KVM_IRQ_ROUTING_IRQCHIP:
  1515. e->set = mpic_set_irq;
  1516. e->irqchip.irqchip = ue->u.irqchip.irqchip;
  1517. e->irqchip.pin = ue->u.irqchip.pin;
  1518. if (e->irqchip.pin >= KVM_IRQCHIP_NUM_PINS)
  1519. goto out;
  1520. break;
  1521. case KVM_IRQ_ROUTING_MSI:
  1522. e->set = kvm_set_msi;
  1523. e->msi.address_lo = ue->u.msi.address_lo;
  1524. e->msi.address_hi = ue->u.msi.address_hi;
  1525. e->msi.data = ue->u.msi.data;
  1526. break;
  1527. default:
  1528. goto out;
  1529. }
  1530. r = 0;
  1531. out:
  1532. return r;
  1533. }