book3s_segment.S 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. *
  4. * Copyright SUSE Linux Products GmbH 2010
  5. *
  6. * Authors: Alexander Graf <[email protected]>
  7. */
  8. /* Real mode helpers */
  9. #include <asm/asm-compat.h>
  10. #include <asm/feature-fixups.h>
  11. #if defined(CONFIG_PPC_BOOK3S_64)
  12. #define GET_SHADOW_VCPU(reg) \
  13. mr reg, r13
  14. #elif defined(CONFIG_PPC_BOOK3S_32)
  15. #define GET_SHADOW_VCPU(reg) \
  16. tophys(reg, r2); \
  17. lwz reg, (THREAD + THREAD_KVM_SVCPU)(reg); \
  18. tophys(reg, reg)
  19. #endif
  20. /* Disable for nested KVM */
  21. #define USE_QUICK_LAST_INST
  22. /* Get helper functions for subarch specific functionality */
  23. #if defined(CONFIG_PPC_BOOK3S_64)
  24. #include "book3s_64_slb.S"
  25. #elif defined(CONFIG_PPC_BOOK3S_32)
  26. #include "book3s_32_sr.S"
  27. #endif
  28. /******************************************************************************
  29. * *
  30. * Entry code *
  31. * *
  32. *****************************************************************************/
  33. .global kvmppc_handler_trampoline_enter
  34. kvmppc_handler_trampoline_enter:
  35. /* Required state:
  36. *
  37. * MSR = ~IR|DR
  38. * R1 = host R1
  39. * R2 = host R2
  40. * R4 = guest shadow MSR
  41. * R5 = normal host MSR
  42. * R6 = current host MSR (EE, IR, DR off)
  43. * LR = highmem guest exit code
  44. * all other volatile GPRS = free
  45. * SVCPU[CR] = guest CR
  46. * SVCPU[XER] = guest XER
  47. * SVCPU[CTR] = guest CTR
  48. * SVCPU[LR] = guest LR
  49. */
  50. /* r3 = shadow vcpu */
  51. GET_SHADOW_VCPU(r3)
  52. /* Save guest exit handler address and MSR */
  53. mflr r0
  54. PPC_STL r0, HSTATE_VMHANDLER(r3)
  55. PPC_STL r5, HSTATE_HOST_MSR(r3)
  56. /* Save R1/R2 in the PACA (64-bit) or shadow_vcpu (32-bit) */
  57. PPC_STL r1, HSTATE_HOST_R1(r3)
  58. PPC_STL r2, HSTATE_HOST_R2(r3)
  59. /* Activate guest mode, so faults get handled by KVM */
  60. li r11, KVM_GUEST_MODE_GUEST
  61. stb r11, HSTATE_IN_GUEST(r3)
  62. /* Switch to guest segment. This is subarch specific. */
  63. LOAD_GUEST_SEGMENTS
  64. #ifdef CONFIG_PPC_BOOK3S_64
  65. BEGIN_FTR_SECTION
  66. /* Save host FSCR */
  67. mfspr r8, SPRN_FSCR
  68. std r8, HSTATE_HOST_FSCR(r13)
  69. /* Set FSCR during guest execution */
  70. ld r9, SVCPU_SHADOW_FSCR(r13)
  71. mtspr SPRN_FSCR, r9
  72. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  73. /* Some guests may need to have dcbz set to 32 byte length.
  74. *
  75. * Usually we ensure that by patching the guest's instructions
  76. * to trap on dcbz and emulate it in the hypervisor.
  77. *
  78. * If we can, we should tell the CPU to use 32 byte dcbz though,
  79. * because that's a lot faster.
  80. */
  81. lbz r0, HSTATE_RESTORE_HID5(r3)
  82. cmpwi r0, 0
  83. beq no_dcbz32_on
  84. mfspr r0,SPRN_HID5
  85. ori r0, r0, 0x80 /* XXX HID5_dcbz32 = 0x80 */
  86. mtspr SPRN_HID5,r0
  87. no_dcbz32_on:
  88. #endif /* CONFIG_PPC_BOOK3S_64 */
  89. /* Enter guest */
  90. PPC_LL r8, SVCPU_CTR(r3)
  91. PPC_LL r9, SVCPU_LR(r3)
  92. lwz r10, SVCPU_CR(r3)
  93. PPC_LL r11, SVCPU_XER(r3)
  94. mtctr r8
  95. mtlr r9
  96. mtcr r10
  97. mtxer r11
  98. /* Move SRR0 and SRR1 into the respective regs */
  99. PPC_LL r9, SVCPU_PC(r3)
  100. /* First clear RI in our current MSR value */
  101. li r0, MSR_RI
  102. andc r6, r6, r0
  103. PPC_LL r0, SVCPU_R0(r3)
  104. PPC_LL r1, SVCPU_R1(r3)
  105. PPC_LL r2, SVCPU_R2(r3)
  106. PPC_LL r5, SVCPU_R5(r3)
  107. PPC_LL r7, SVCPU_R7(r3)
  108. PPC_LL r8, SVCPU_R8(r3)
  109. PPC_LL r10, SVCPU_R10(r3)
  110. PPC_LL r11, SVCPU_R11(r3)
  111. PPC_LL r12, SVCPU_R12(r3)
  112. PPC_LL r13, SVCPU_R13(r3)
  113. MTMSR_EERI(r6)
  114. mtsrr0 r9
  115. mtsrr1 r4
  116. PPC_LL r4, SVCPU_R4(r3)
  117. PPC_LL r6, SVCPU_R6(r3)
  118. PPC_LL r9, SVCPU_R9(r3)
  119. PPC_LL r3, (SVCPU_R3)(r3)
  120. RFI_TO_GUEST
  121. kvmppc_handler_trampoline_enter_end:
  122. /******************************************************************************
  123. * *
  124. * Exit code *
  125. * *
  126. *****************************************************************************/
  127. .global kvmppc_interrupt_pr
  128. kvmppc_interrupt_pr:
  129. /* 64-bit entry. Register usage at this point:
  130. *
  131. * SPRG_SCRATCH0 = guest R13
  132. * R9 = HSTATE_IN_GUEST
  133. * R12 = (guest CR << 32) | exit handler id
  134. * R13 = PACA
  135. * HSTATE.SCRATCH0 = guest R12
  136. * HSTATE.SCRATCH2 = guest R9
  137. */
  138. #ifdef CONFIG_PPC64
  139. /* Match 32-bit entry */
  140. ld r9,HSTATE_SCRATCH2(r13)
  141. rotldi r12, r12, 32 /* Flip R12 halves for stw */
  142. stw r12, HSTATE_SCRATCH1(r13) /* CR is now in the low half */
  143. srdi r12, r12, 32 /* shift trap into low half */
  144. #endif
  145. .global kvmppc_handler_trampoline_exit
  146. kvmppc_handler_trampoline_exit:
  147. /* Register usage at this point:
  148. *
  149. * SPRG_SCRATCH0 = guest R13
  150. * R12 = exit handler id
  151. * R13 = shadow vcpu (32-bit) or PACA (64-bit)
  152. * HSTATE.SCRATCH0 = guest R12
  153. * HSTATE.SCRATCH1 = guest CR
  154. */
  155. /* Save registers */
  156. PPC_STL r0, SVCPU_R0(r13)
  157. PPC_STL r1, SVCPU_R1(r13)
  158. PPC_STL r2, SVCPU_R2(r13)
  159. PPC_STL r3, SVCPU_R3(r13)
  160. PPC_STL r4, SVCPU_R4(r13)
  161. PPC_STL r5, SVCPU_R5(r13)
  162. PPC_STL r6, SVCPU_R6(r13)
  163. PPC_STL r7, SVCPU_R7(r13)
  164. PPC_STL r8, SVCPU_R8(r13)
  165. PPC_STL r9, SVCPU_R9(r13)
  166. PPC_STL r10, SVCPU_R10(r13)
  167. PPC_STL r11, SVCPU_R11(r13)
  168. /* Restore R1/R2 so we can handle faults */
  169. PPC_LL r1, HSTATE_HOST_R1(r13)
  170. PPC_LL r2, HSTATE_HOST_R2(r13)
  171. /* Save guest PC and MSR */
  172. #ifdef CONFIG_PPC64
  173. BEGIN_FTR_SECTION
  174. andi. r0, r12, 0x2
  175. cmpwi cr1, r0, 0
  176. beq 1f
  177. mfspr r3,SPRN_HSRR0
  178. mfspr r4,SPRN_HSRR1
  179. andi. r12,r12,0x3ffd
  180. b 2f
  181. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  182. #endif
  183. 1: mfsrr0 r3
  184. mfsrr1 r4
  185. 2:
  186. PPC_STL r3, SVCPU_PC(r13)
  187. PPC_STL r4, SVCPU_SHADOW_SRR1(r13)
  188. /* Get scratch'ed off registers */
  189. GET_SCRATCH0(r9)
  190. PPC_LL r8, HSTATE_SCRATCH0(r13)
  191. lwz r7, HSTATE_SCRATCH1(r13)
  192. PPC_STL r9, SVCPU_R13(r13)
  193. PPC_STL r8, SVCPU_R12(r13)
  194. stw r7, SVCPU_CR(r13)
  195. /* Save more register state */
  196. mfxer r5
  197. mfdar r6
  198. mfdsisr r7
  199. mfctr r8
  200. mflr r9
  201. PPC_STL r5, SVCPU_XER(r13)
  202. PPC_STL r6, SVCPU_FAULT_DAR(r13)
  203. stw r7, SVCPU_FAULT_DSISR(r13)
  204. PPC_STL r8, SVCPU_CTR(r13)
  205. PPC_STL r9, SVCPU_LR(r13)
  206. /*
  207. * In order for us to easily get the last instruction,
  208. * we got the #vmexit at, we exploit the fact that the
  209. * virtual layout is still the same here, so we can just
  210. * ld from the guest's PC address
  211. */
  212. /* We only load the last instruction when it's safe */
  213. cmpwi r12, BOOK3S_INTERRUPT_DATA_STORAGE
  214. beq ld_last_inst
  215. cmpwi r12, BOOK3S_INTERRUPT_PROGRAM
  216. beq ld_last_inst
  217. cmpwi r12, BOOK3S_INTERRUPT_SYSCALL
  218. beq ld_last_prev_inst
  219. cmpwi r12, BOOK3S_INTERRUPT_ALIGNMENT
  220. beq- ld_last_inst
  221. #ifdef CONFIG_PPC64
  222. BEGIN_FTR_SECTION
  223. cmpwi r12, BOOK3S_INTERRUPT_H_EMUL_ASSIST
  224. beq- ld_last_inst
  225. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  226. BEGIN_FTR_SECTION
  227. cmpwi r12, BOOK3S_INTERRUPT_FAC_UNAVAIL
  228. beq- ld_last_inst
  229. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  230. #endif
  231. b no_ld_last_inst
  232. ld_last_prev_inst:
  233. addi r3, r3, -4
  234. ld_last_inst:
  235. /* Save off the guest instruction we're at */
  236. /* In case lwz faults */
  237. li r0, KVM_INST_FETCH_FAILED
  238. #ifdef USE_QUICK_LAST_INST
  239. /* Set guest mode to 'jump over instruction' so if lwz faults
  240. * we'll just continue at the next IP. */
  241. li r9, KVM_GUEST_MODE_SKIP
  242. stb r9, HSTATE_IN_GUEST(r13)
  243. /* 1) enable paging for data */
  244. mfmsr r9
  245. ori r11, r9, MSR_DR /* Enable paging for data */
  246. mtmsr r11
  247. sync
  248. /* 2) fetch the instruction */
  249. lwz r0, 0(r3)
  250. /* 3) disable paging again */
  251. mtmsr r9
  252. sync
  253. #endif
  254. stw r0, SVCPU_LAST_INST(r13)
  255. no_ld_last_inst:
  256. /* Unset guest mode */
  257. li r9, KVM_GUEST_MODE_NONE
  258. stb r9, HSTATE_IN_GUEST(r13)
  259. /* Switch back to host MMU */
  260. LOAD_HOST_SEGMENTS
  261. #ifdef CONFIG_PPC_BOOK3S_64
  262. lbz r5, HSTATE_RESTORE_HID5(r13)
  263. cmpwi r5, 0
  264. beq no_dcbz32_off
  265. li r4, 0
  266. mfspr r5,SPRN_HID5
  267. rldimi r5,r4,6,56
  268. mtspr SPRN_HID5,r5
  269. no_dcbz32_off:
  270. BEGIN_FTR_SECTION
  271. /* Save guest FSCR on a FAC_UNAVAIL interrupt */
  272. cmpwi r12, BOOK3S_INTERRUPT_FAC_UNAVAIL
  273. bne+ no_fscr_save
  274. mfspr r7, SPRN_FSCR
  275. std r7, SVCPU_SHADOW_FSCR(r13)
  276. no_fscr_save:
  277. /* Restore host FSCR */
  278. ld r8, HSTATE_HOST_FSCR(r13)
  279. mtspr SPRN_FSCR, r8
  280. END_FTR_SECTION_IFSET(CPU_FTR_ARCH_207S)
  281. #endif /* CONFIG_PPC_BOOK3S_64 */
  282. /*
  283. * For some interrupts, we need to call the real Linux
  284. * handler, so it can do work for us. This has to happen
  285. * as if the interrupt arrived from the kernel though,
  286. * so let's fake it here where most state is restored.
  287. *
  288. * Having set up SRR0/1 with the address where we want
  289. * to continue with relocation on (potentially in module
  290. * space), we either just go straight there with rfi[d],
  291. * or we jump to an interrupt handler if there is an
  292. * interrupt to be handled first. In the latter case,
  293. * the rfi[d] at the end of the interrupt handler will
  294. * get us back to where we want to continue.
  295. */
  296. /* Register usage at this point:
  297. *
  298. * R1 = host R1
  299. * R2 = host R2
  300. * R10 = raw exit handler id
  301. * R12 = exit handler id
  302. * R13 = shadow vcpu (32-bit) or PACA (64-bit)
  303. * SVCPU.* = guest *
  304. *
  305. */
  306. PPC_LL r6, HSTATE_HOST_MSR(r13)
  307. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  308. /*
  309. * We don't want to change MSR[TS] bits via rfi here.
  310. * The actual TM handling logic will be in host with
  311. * recovered DR/IR bits after HSTATE_VMHANDLER.
  312. * And MSR_TM can be enabled in HOST_MSR so rfid may
  313. * not suppress this change and can lead to exception.
  314. * Manually set MSR to prevent TS state change here.
  315. */
  316. mfmsr r7
  317. rldicl r7, r7, 64 - MSR_TS_S_LG, 62
  318. rldimi r6, r7, MSR_TS_S_LG, 63 - MSR_TS_T_LG
  319. #endif
  320. PPC_LL r8, HSTATE_VMHANDLER(r13)
  321. #ifdef CONFIG_PPC64
  322. BEGIN_FTR_SECTION
  323. beq cr1, 1f
  324. mtspr SPRN_HSRR1, r6
  325. mtspr SPRN_HSRR0, r8
  326. END_FTR_SECTION_IFSET(CPU_FTR_HVMODE)
  327. #endif
  328. 1: /* Restore host msr -> SRR1 */
  329. mtsrr1 r6
  330. /* Load highmem handler address */
  331. mtsrr0 r8
  332. /* RFI into the highmem handler, or jump to interrupt handler */
  333. cmpwi r12, BOOK3S_INTERRUPT_EXTERNAL
  334. beqa BOOK3S_INTERRUPT_EXTERNAL
  335. cmpwi r12, BOOK3S_INTERRUPT_DECREMENTER
  336. beqa BOOK3S_INTERRUPT_DECREMENTER
  337. cmpwi r12, BOOK3S_INTERRUPT_PERFMON
  338. beqa BOOK3S_INTERRUPT_PERFMON
  339. cmpwi r12, BOOK3S_INTERRUPT_DOORBELL
  340. beqa BOOK3S_INTERRUPT_DOORBELL
  341. RFI_TO_KERNEL
  342. kvmppc_handler_trampoline_exit_end: