book3s_32_mmu.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. *
  4. * Copyright SUSE Linux Products GmbH 2009
  5. *
  6. * Authors: Alexander Graf <[email protected]>
  7. */
  8. #include <linux/types.h>
  9. #include <linux/string.h>
  10. #include <linux/kvm.h>
  11. #include <linux/kvm_host.h>
  12. #include <linux/highmem.h>
  13. #include <asm/kvm_ppc.h>
  14. #include <asm/kvm_book3s.h>
  15. /* #define DEBUG_MMU */
  16. /* #define DEBUG_MMU_PTE */
  17. /* #define DEBUG_MMU_PTE_IP 0xfff14c40 */
  18. #ifdef DEBUG_MMU
  19. #define dprintk(X...) printk(KERN_INFO X)
  20. #else
  21. #define dprintk(X...) do { } while(0)
  22. #endif
  23. #ifdef DEBUG_MMU_PTE
  24. #define dprintk_pte(X...) printk(KERN_INFO X)
  25. #else
  26. #define dprintk_pte(X...) do { } while(0)
  27. #endif
  28. #define PTEG_FLAG_ACCESSED 0x00000100
  29. #define PTEG_FLAG_DIRTY 0x00000080
  30. #ifndef SID_SHIFT
  31. #define SID_SHIFT 28
  32. #endif
  33. static inline bool check_debug_ip(struct kvm_vcpu *vcpu)
  34. {
  35. #ifdef DEBUG_MMU_PTE_IP
  36. return vcpu->arch.regs.nip == DEBUG_MMU_PTE_IP;
  37. #else
  38. return true;
  39. #endif
  40. }
  41. static inline u32 sr_vsid(u32 sr_raw)
  42. {
  43. return sr_raw & 0x0fffffff;
  44. }
  45. static inline bool sr_valid(u32 sr_raw)
  46. {
  47. return (sr_raw & 0x80000000) ? false : true;
  48. }
  49. static inline bool sr_ks(u32 sr_raw)
  50. {
  51. return (sr_raw & 0x40000000) ? true: false;
  52. }
  53. static inline bool sr_kp(u32 sr_raw)
  54. {
  55. return (sr_raw & 0x20000000) ? true: false;
  56. }
  57. static int kvmppc_mmu_book3s_32_xlate_bat(struct kvm_vcpu *vcpu, gva_t eaddr,
  58. struct kvmppc_pte *pte, bool data,
  59. bool iswrite);
  60. static int kvmppc_mmu_book3s_32_esid_to_vsid(struct kvm_vcpu *vcpu, ulong esid,
  61. u64 *vsid);
  62. static u32 find_sr(struct kvm_vcpu *vcpu, gva_t eaddr)
  63. {
  64. return kvmppc_get_sr(vcpu, (eaddr >> 28) & 0xf);
  65. }
  66. static u64 kvmppc_mmu_book3s_32_ea_to_vp(struct kvm_vcpu *vcpu, gva_t eaddr,
  67. bool data)
  68. {
  69. u64 vsid;
  70. struct kvmppc_pte pte;
  71. if (!kvmppc_mmu_book3s_32_xlate_bat(vcpu, eaddr, &pte, data, false))
  72. return pte.vpage;
  73. kvmppc_mmu_book3s_32_esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  74. return (((u64)eaddr >> 12) & 0xffff) | (vsid << 16);
  75. }
  76. static hva_t kvmppc_mmu_book3s_32_get_pteg(struct kvm_vcpu *vcpu,
  77. u32 sre, gva_t eaddr,
  78. bool primary)
  79. {
  80. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  81. u32 page, hash, pteg, htabmask;
  82. hva_t r;
  83. page = (eaddr & 0x0FFFFFFF) >> 12;
  84. htabmask = ((vcpu_book3s->sdr1 & 0x1FF) << 16) | 0xFFC0;
  85. hash = ((sr_vsid(sre) ^ page) << 6);
  86. if (!primary)
  87. hash = ~hash;
  88. hash &= htabmask;
  89. pteg = (vcpu_book3s->sdr1 & 0xffff0000) | hash;
  90. dprintk("MMU: pc=0x%lx eaddr=0x%lx sdr1=0x%llx pteg=0x%x vsid=0x%x\n",
  91. kvmppc_get_pc(vcpu), eaddr, vcpu_book3s->sdr1, pteg,
  92. sr_vsid(sre));
  93. r = gfn_to_hva(vcpu->kvm, pteg >> PAGE_SHIFT);
  94. if (kvm_is_error_hva(r))
  95. return r;
  96. return r | (pteg & ~PAGE_MASK);
  97. }
  98. static u32 kvmppc_mmu_book3s_32_get_ptem(u32 sre, gva_t eaddr, bool primary)
  99. {
  100. return ((eaddr & 0x0fffffff) >> 22) | (sr_vsid(sre) << 7) |
  101. (primary ? 0 : 0x40) | 0x80000000;
  102. }
  103. static int kvmppc_mmu_book3s_32_xlate_bat(struct kvm_vcpu *vcpu, gva_t eaddr,
  104. struct kvmppc_pte *pte, bool data,
  105. bool iswrite)
  106. {
  107. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  108. struct kvmppc_bat *bat;
  109. int i;
  110. for (i = 0; i < 8; i++) {
  111. if (data)
  112. bat = &vcpu_book3s->dbat[i];
  113. else
  114. bat = &vcpu_book3s->ibat[i];
  115. if (kvmppc_get_msr(vcpu) & MSR_PR) {
  116. if (!bat->vp)
  117. continue;
  118. } else {
  119. if (!bat->vs)
  120. continue;
  121. }
  122. if (check_debug_ip(vcpu))
  123. {
  124. dprintk_pte("%cBAT %02d: 0x%lx - 0x%x (0x%x)\n",
  125. data ? 'd' : 'i', i, eaddr, bat->bepi,
  126. bat->bepi_mask);
  127. }
  128. if ((eaddr & bat->bepi_mask) == bat->bepi) {
  129. u64 vsid;
  130. kvmppc_mmu_book3s_32_esid_to_vsid(vcpu,
  131. eaddr >> SID_SHIFT, &vsid);
  132. vsid <<= 16;
  133. pte->vpage = (((u64)eaddr >> 12) & 0xffff) | vsid;
  134. pte->raddr = bat->brpn | (eaddr & ~bat->bepi_mask);
  135. pte->may_read = bat->pp;
  136. pte->may_write = bat->pp > 1;
  137. pte->may_execute = true;
  138. if (!pte->may_read) {
  139. printk(KERN_INFO "BAT is not readable!\n");
  140. continue;
  141. }
  142. if (iswrite && !pte->may_write) {
  143. dprintk_pte("BAT is read-only!\n");
  144. continue;
  145. }
  146. return 0;
  147. }
  148. }
  149. return -ENOENT;
  150. }
  151. static int kvmppc_mmu_book3s_32_xlate_pte(struct kvm_vcpu *vcpu, gva_t eaddr,
  152. struct kvmppc_pte *pte, bool data,
  153. bool iswrite, bool primary)
  154. {
  155. u32 sre;
  156. hva_t ptegp;
  157. u32 pteg[16];
  158. u32 pte0, pte1;
  159. u32 ptem = 0;
  160. int i;
  161. int found = 0;
  162. sre = find_sr(vcpu, eaddr);
  163. dprintk_pte("SR 0x%lx: vsid=0x%x, raw=0x%x\n", eaddr >> 28,
  164. sr_vsid(sre), sre);
  165. pte->vpage = kvmppc_mmu_book3s_32_ea_to_vp(vcpu, eaddr, data);
  166. ptegp = kvmppc_mmu_book3s_32_get_pteg(vcpu, sre, eaddr, primary);
  167. if (kvm_is_error_hva(ptegp)) {
  168. printk(KERN_INFO "KVM: Invalid PTEG!\n");
  169. goto no_page_found;
  170. }
  171. ptem = kvmppc_mmu_book3s_32_get_ptem(sre, eaddr, primary);
  172. if(copy_from_user(pteg, (void __user *)ptegp, sizeof(pteg))) {
  173. printk_ratelimited(KERN_ERR
  174. "KVM: Can't copy data from 0x%lx!\n", ptegp);
  175. goto no_page_found;
  176. }
  177. for (i=0; i<16; i+=2) {
  178. pte0 = be32_to_cpu(pteg[i]);
  179. pte1 = be32_to_cpu(pteg[i + 1]);
  180. if (ptem == pte0) {
  181. u8 pp;
  182. pte->raddr = (pte1 & ~(0xFFFULL)) | (eaddr & 0xFFF);
  183. pp = pte1 & 3;
  184. if ((sr_kp(sre) && (kvmppc_get_msr(vcpu) & MSR_PR)) ||
  185. (sr_ks(sre) && !(kvmppc_get_msr(vcpu) & MSR_PR)))
  186. pp |= 4;
  187. pte->may_write = false;
  188. pte->may_read = false;
  189. pte->may_execute = true;
  190. switch (pp) {
  191. case 0:
  192. case 1:
  193. case 2:
  194. case 6:
  195. pte->may_write = true;
  196. fallthrough;
  197. case 3:
  198. case 5:
  199. case 7:
  200. pte->may_read = true;
  201. break;
  202. }
  203. dprintk_pte("MMU: Found PTE -> %x %x - %x\n",
  204. pte0, pte1, pp);
  205. found = 1;
  206. break;
  207. }
  208. }
  209. /* Update PTE C and A bits, so the guest's swapper knows we used the
  210. page */
  211. if (found) {
  212. u32 pte_r = pte1;
  213. char __user *addr = (char __user *) (ptegp + (i+1) * sizeof(u32));
  214. /*
  215. * Use single-byte writes to update the HPTE, to
  216. * conform to what real hardware does.
  217. */
  218. if (pte->may_read && !(pte_r & PTEG_FLAG_ACCESSED)) {
  219. pte_r |= PTEG_FLAG_ACCESSED;
  220. put_user(pte_r >> 8, addr + 2);
  221. }
  222. if (iswrite && pte->may_write && !(pte_r & PTEG_FLAG_DIRTY)) {
  223. pte_r |= PTEG_FLAG_DIRTY;
  224. put_user(pte_r, addr + 3);
  225. }
  226. if (!pte->may_read || (iswrite && !pte->may_write))
  227. return -EPERM;
  228. return 0;
  229. }
  230. no_page_found:
  231. if (check_debug_ip(vcpu)) {
  232. dprintk_pte("KVM MMU: No PTE found (sdr1=0x%llx ptegp=0x%lx)\n",
  233. to_book3s(vcpu)->sdr1, ptegp);
  234. for (i=0; i<16; i+=2) {
  235. dprintk_pte(" %02d: 0x%x - 0x%x (0x%x)\n",
  236. i, be32_to_cpu(pteg[i]),
  237. be32_to_cpu(pteg[i+1]), ptem);
  238. }
  239. }
  240. return -ENOENT;
  241. }
  242. static int kvmppc_mmu_book3s_32_xlate(struct kvm_vcpu *vcpu, gva_t eaddr,
  243. struct kvmppc_pte *pte, bool data,
  244. bool iswrite)
  245. {
  246. int r;
  247. ulong mp_ea = vcpu->arch.magic_page_ea;
  248. pte->eaddr = eaddr;
  249. pte->page_size = MMU_PAGE_4K;
  250. /* Magic page override */
  251. if (unlikely(mp_ea) &&
  252. unlikely((eaddr & ~0xfffULL) == (mp_ea & ~0xfffULL)) &&
  253. !(kvmppc_get_msr(vcpu) & MSR_PR)) {
  254. pte->vpage = kvmppc_mmu_book3s_32_ea_to_vp(vcpu, eaddr, data);
  255. pte->raddr = vcpu->arch.magic_page_pa | (pte->raddr & 0xfff);
  256. pte->raddr &= KVM_PAM;
  257. pte->may_execute = true;
  258. pte->may_read = true;
  259. pte->may_write = true;
  260. return 0;
  261. }
  262. r = kvmppc_mmu_book3s_32_xlate_bat(vcpu, eaddr, pte, data, iswrite);
  263. if (r < 0)
  264. r = kvmppc_mmu_book3s_32_xlate_pte(vcpu, eaddr, pte,
  265. data, iswrite, true);
  266. if (r == -ENOENT)
  267. r = kvmppc_mmu_book3s_32_xlate_pte(vcpu, eaddr, pte,
  268. data, iswrite, false);
  269. return r;
  270. }
  271. static u32 kvmppc_mmu_book3s_32_mfsrin(struct kvm_vcpu *vcpu, u32 srnum)
  272. {
  273. return kvmppc_get_sr(vcpu, srnum);
  274. }
  275. static void kvmppc_mmu_book3s_32_mtsrin(struct kvm_vcpu *vcpu, u32 srnum,
  276. ulong value)
  277. {
  278. kvmppc_set_sr(vcpu, srnum, value);
  279. kvmppc_mmu_map_segment(vcpu, srnum << SID_SHIFT);
  280. }
  281. static void kvmppc_mmu_book3s_32_tlbie(struct kvm_vcpu *vcpu, ulong ea, bool large)
  282. {
  283. unsigned long i;
  284. struct kvm_vcpu *v;
  285. /* flush this VA on all cpus */
  286. kvm_for_each_vcpu(i, v, vcpu->kvm)
  287. kvmppc_mmu_pte_flush(v, ea, 0x0FFFF000);
  288. }
  289. static int kvmppc_mmu_book3s_32_esid_to_vsid(struct kvm_vcpu *vcpu, ulong esid,
  290. u64 *vsid)
  291. {
  292. ulong ea = esid << SID_SHIFT;
  293. u32 sr;
  294. u64 gvsid = esid;
  295. u64 msr = kvmppc_get_msr(vcpu);
  296. if (msr & (MSR_DR|MSR_IR)) {
  297. sr = find_sr(vcpu, ea);
  298. if (sr_valid(sr))
  299. gvsid = sr_vsid(sr);
  300. }
  301. /* In case we only have one of MSR_IR or MSR_DR set, let's put
  302. that in the real-mode context (and hope RM doesn't access
  303. high memory) */
  304. switch (msr & (MSR_DR|MSR_IR)) {
  305. case 0:
  306. *vsid = VSID_REAL | esid;
  307. break;
  308. case MSR_IR:
  309. *vsid = VSID_REAL_IR | gvsid;
  310. break;
  311. case MSR_DR:
  312. *vsid = VSID_REAL_DR | gvsid;
  313. break;
  314. case MSR_DR|MSR_IR:
  315. if (sr_valid(sr))
  316. *vsid = sr_vsid(sr);
  317. else
  318. *vsid = VSID_BAT | gvsid;
  319. break;
  320. default:
  321. BUG();
  322. }
  323. if (msr & MSR_PR)
  324. *vsid |= VSID_PR;
  325. return 0;
  326. }
  327. static bool kvmppc_mmu_book3s_32_is_dcbz32(struct kvm_vcpu *vcpu)
  328. {
  329. return true;
  330. }
  331. void kvmppc_mmu_book3s_32_init(struct kvm_vcpu *vcpu)
  332. {
  333. struct kvmppc_mmu *mmu = &vcpu->arch.mmu;
  334. mmu->mtsrin = kvmppc_mmu_book3s_32_mtsrin;
  335. mmu->mfsrin = kvmppc_mmu_book3s_32_mfsrin;
  336. mmu->xlate = kvmppc_mmu_book3s_32_xlate;
  337. mmu->tlbie = kvmppc_mmu_book3s_32_tlbie;
  338. mmu->esid_to_vsid = kvmppc_mmu_book3s_32_esid_to_vsid;
  339. mmu->ea_to_vp = kvmppc_mmu_book3s_32_ea_to_vp;
  340. mmu->is_dcbz32 = kvmppc_mmu_book3s_32_is_dcbz32;
  341. mmu->slbmte = NULL;
  342. mmu->slbmfee = NULL;
  343. mmu->slbmfev = NULL;
  344. mmu->slbfee = NULL;
  345. mmu->slbie = NULL;
  346. mmu->slbia = NULL;
  347. }