setup_32.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Common prep/pmac/chrp boot and setup code.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/string.h>
  7. #include <linux/sched.h>
  8. #include <linux/init.h>
  9. #include <linux/kernel.h>
  10. #include <linux/reboot.h>
  11. #include <linux/delay.h>
  12. #include <linux/initrd.h>
  13. #include <linux/tty.h>
  14. #include <linux/seq_file.h>
  15. #include <linux/root_dev.h>
  16. #include <linux/cpu.h>
  17. #include <linux/console.h>
  18. #include <linux/memblock.h>
  19. #include <linux/export.h>
  20. #include <linux/nvram.h>
  21. #include <linux/pgtable.h>
  22. #include <linux/of_fdt.h>
  23. #include <linux/irq.h>
  24. #include <asm/io.h>
  25. #include <asm/processor.h>
  26. #include <asm/setup.h>
  27. #include <asm/smp.h>
  28. #include <asm/elf.h>
  29. #include <asm/cputable.h>
  30. #include <asm/bootx.h>
  31. #include <asm/btext.h>
  32. #include <asm/machdep.h>
  33. #include <linux/uaccess.h>
  34. #include <asm/pmac_feature.h>
  35. #include <asm/sections.h>
  36. #include <asm/nvram.h>
  37. #include <asm/xmon.h>
  38. #include <asm/time.h>
  39. #include <asm/serial.h>
  40. #include <asm/udbg.h>
  41. #include <asm/code-patching.h>
  42. #include <asm/cpu_has_feature.h>
  43. #include <asm/asm-prototypes.h>
  44. #include <asm/kdump.h>
  45. #include <asm/feature-fixups.h>
  46. #include <asm/early_ioremap.h>
  47. #include "setup.h"
  48. #define DBG(fmt...)
  49. extern void bootx_init(unsigned long r4, unsigned long phys);
  50. int boot_cpuid_phys;
  51. EXPORT_SYMBOL_GPL(boot_cpuid_phys);
  52. int smp_hw_index[NR_CPUS];
  53. EXPORT_SYMBOL(smp_hw_index);
  54. unsigned int DMA_MODE_READ;
  55. unsigned int DMA_MODE_WRITE;
  56. EXPORT_SYMBOL(DMA_MODE_READ);
  57. EXPORT_SYMBOL(DMA_MODE_WRITE);
  58. /*
  59. * This is run before start_kernel(), the kernel has been relocated
  60. * and we are running with enough of the MMU enabled to have our
  61. * proper kernel virtual addresses
  62. *
  63. * We do the initial parsing of the flat device-tree and prepares
  64. * for the MMU to be fully initialized.
  65. */
  66. notrace void __init machine_init(u64 dt_ptr)
  67. {
  68. u32 *addr = (u32 *)patch_site_addr(&patch__memset_nocache);
  69. ppc_inst_t insn;
  70. /* Configure static keys first, now that we're relocated. */
  71. setup_feature_keys();
  72. early_ioremap_init();
  73. /* Enable early debugging if any specified (see udbg.h) */
  74. udbg_early_init();
  75. patch_instruction_site(&patch__memcpy_nocache, ppc_inst(PPC_RAW_NOP()));
  76. create_cond_branch(&insn, addr, branch_target(addr), 0x820000);
  77. patch_instruction(addr, insn); /* replace b by bne cr0 */
  78. /* Do some early initialization based on the flat device tree */
  79. early_init_devtree(__va(dt_ptr));
  80. early_init_mmu();
  81. setup_kdump_trampoline();
  82. }
  83. /* Checks "l2cr=xxxx" command-line option */
  84. static int __init ppc_setup_l2cr(char *str)
  85. {
  86. if (cpu_has_feature(CPU_FTR_L2CR)) {
  87. unsigned long val = simple_strtoul(str, NULL, 0);
  88. printk(KERN_INFO "l2cr set to %lx\n", val);
  89. _set_L2CR(0); /* force invalidate by disable cache */
  90. _set_L2CR(val); /* and enable it */
  91. }
  92. return 1;
  93. }
  94. __setup("l2cr=", ppc_setup_l2cr);
  95. /* Checks "l3cr=xxxx" command-line option */
  96. static int __init ppc_setup_l3cr(char *str)
  97. {
  98. if (cpu_has_feature(CPU_FTR_L3CR)) {
  99. unsigned long val = simple_strtoul(str, NULL, 0);
  100. printk(KERN_INFO "l3cr set to %lx\n", val);
  101. _set_L3CR(val); /* and enable it */
  102. }
  103. return 1;
  104. }
  105. __setup("l3cr=", ppc_setup_l3cr);
  106. static int __init ppc_init(void)
  107. {
  108. /* clear the progress line */
  109. if (ppc_md.progress)
  110. ppc_md.progress(" ", 0xffff);
  111. /* call platform init */
  112. if (ppc_md.init != NULL) {
  113. ppc_md.init();
  114. }
  115. return 0;
  116. }
  117. arch_initcall(ppc_init);
  118. static void *__init alloc_stack(void)
  119. {
  120. void *ptr = memblock_alloc(THREAD_SIZE, THREAD_ALIGN);
  121. if (!ptr)
  122. panic("cannot allocate %d bytes for stack at %pS\n",
  123. THREAD_SIZE, (void *)_RET_IP_);
  124. return ptr;
  125. }
  126. void __init irqstack_early_init(void)
  127. {
  128. unsigned int i;
  129. if (IS_ENABLED(CONFIG_VMAP_STACK))
  130. return;
  131. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  132. * as the memblock is limited to lowmem by default */
  133. for_each_possible_cpu(i) {
  134. softirq_ctx[i] = alloc_stack();
  135. hardirq_ctx[i] = alloc_stack();
  136. }
  137. }
  138. #ifdef CONFIG_VMAP_STACK
  139. void *emergency_ctx[NR_CPUS] __ro_after_init = {[0] = &init_stack};
  140. void __init emergency_stack_init(void)
  141. {
  142. unsigned int i;
  143. for_each_possible_cpu(i)
  144. emergency_ctx[i] = alloc_stack();
  145. }
  146. #endif
  147. #ifdef CONFIG_BOOKE_OR_40x
  148. void __init exc_lvl_early_init(void)
  149. {
  150. unsigned int i, hw_cpu;
  151. /* interrupt stacks must be in lowmem, we get that for free on ppc32
  152. * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */
  153. for_each_possible_cpu(i) {
  154. #ifdef CONFIG_SMP
  155. hw_cpu = get_hard_smp_processor_id(i);
  156. #else
  157. hw_cpu = 0;
  158. #endif
  159. critirq_ctx[hw_cpu] = alloc_stack();
  160. #ifdef CONFIG_BOOKE
  161. dbgirq_ctx[hw_cpu] = alloc_stack();
  162. mcheckirq_ctx[hw_cpu] = alloc_stack();
  163. #endif
  164. }
  165. }
  166. #endif
  167. void __init setup_power_save(void)
  168. {
  169. #ifdef CONFIG_PPC_BOOK3S_32
  170. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  171. cpu_has_feature(CPU_FTR_CAN_NAP))
  172. ppc_md.power_save = ppc6xx_idle;
  173. #endif
  174. #ifdef CONFIG_PPC_E500
  175. if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
  176. cpu_has_feature(CPU_FTR_CAN_NAP))
  177. ppc_md.power_save = e500_idle;
  178. #endif
  179. }
  180. __init void initialize_cache_info(void)
  181. {
  182. /*
  183. * Set cache line size based on type of cpu as a default.
  184. * Systems with OF can look in the properties on the cpu node(s)
  185. * for a possibly more accurate value.
  186. */
  187. dcache_bsize = cur_cpu_spec->dcache_bsize;
  188. icache_bsize = cur_cpu_spec->icache_bsize;
  189. }