asm-offsets.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * This program is used to generate definitions needed by
  4. * assembly language modules.
  5. *
  6. * We use the technique used in the OSF Mach kernel code:
  7. * generate asm statements containing #defines,
  8. * compile this file to assembler, and then extract the
  9. * #defines from the assembly-language output.
  10. */
  11. #include <linux/compat.h>
  12. #include <linux/signal.h>
  13. #include <linux/sched.h>
  14. #include <linux/kernel.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/types.h>
  18. #include <linux/mman.h>
  19. #include <linux/mm.h>
  20. #include <linux/suspend.h>
  21. #include <linux/hrtimer.h>
  22. #ifdef CONFIG_PPC64
  23. #include <linux/time.h>
  24. #include <linux/hardirq.h>
  25. #endif
  26. #include <linux/kbuild.h>
  27. #include <asm/io.h>
  28. #include <asm/page.h>
  29. #include <asm/processor.h>
  30. #include <asm/cputable.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/rtas.h>
  33. #include <asm/vdso_datapage.h>
  34. #include <asm/dbell.h>
  35. #ifdef CONFIG_PPC64
  36. #include <asm/paca.h>
  37. #include <asm/lppaca.h>
  38. #include <asm/cache.h>
  39. #include <asm/mmu.h>
  40. #include <asm/hvcall.h>
  41. #include <asm/xics.h>
  42. #endif
  43. #ifdef CONFIG_PPC_POWERNV
  44. #include <asm/opal.h>
  45. #endif
  46. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_GUEST)
  47. #include <linux/kvm_host.h>
  48. #endif
  49. #if defined(CONFIG_KVM) && defined(CONFIG_PPC_BOOK3S)
  50. #include <asm/kvm_book3s.h>
  51. #include <asm/kvm_ppc.h>
  52. #endif
  53. #ifdef CONFIG_PPC32
  54. #ifdef CONFIG_BOOKE_OR_40x
  55. #include "head_booke.h"
  56. #endif
  57. #endif
  58. #if defined(CONFIG_PPC_E500)
  59. #include "../mm/mmu_decl.h"
  60. #endif
  61. #ifdef CONFIG_PPC_8xx
  62. #include <asm/fixmap.h>
  63. #endif
  64. #ifdef CONFIG_XMON
  65. #include "../xmon/xmon_bpts.h"
  66. #endif
  67. #define STACK_PT_REGS_OFFSET(sym, val) \
  68. DEFINE(sym, STACK_FRAME_OVERHEAD + offsetof(struct pt_regs, val))
  69. int main(void)
  70. {
  71. OFFSET(THREAD, task_struct, thread);
  72. OFFSET(MM, task_struct, mm);
  73. #ifdef CONFIG_STACKPROTECTOR
  74. OFFSET(TASK_CANARY, task_struct, stack_canary);
  75. #ifdef CONFIG_PPC64
  76. OFFSET(PACA_CANARY, paca_struct, canary);
  77. #endif
  78. #endif
  79. #ifdef CONFIG_PPC32
  80. #ifdef CONFIG_PPC_RTAS
  81. OFFSET(RTAS_SP, thread_struct, rtas_sp);
  82. #endif
  83. #endif /* CONFIG_PPC64 */
  84. OFFSET(TASK_STACK, task_struct, stack);
  85. #ifdef CONFIG_SMP
  86. OFFSET(TASK_CPU, task_struct, thread_info.cpu);
  87. #endif
  88. #ifdef CONFIG_LIVEPATCH_64
  89. OFFSET(TI_livepatch_sp, thread_info, livepatch_sp);
  90. #endif
  91. OFFSET(KSP, thread_struct, ksp);
  92. OFFSET(PT_REGS, thread_struct, regs);
  93. #ifdef CONFIG_BOOKE
  94. OFFSET(THREAD_NORMSAVES, thread_struct, normsave[0]);
  95. #endif
  96. #ifdef CONFIG_PPC_FPU
  97. OFFSET(THREAD_FPEXC_MODE, thread_struct, fpexc_mode);
  98. OFFSET(THREAD_FPSTATE, thread_struct, fp_state.fpr);
  99. OFFSET(THREAD_FPSAVEAREA, thread_struct, fp_save_area);
  100. #endif
  101. OFFSET(FPSTATE_FPSCR, thread_fp_state, fpscr);
  102. OFFSET(THREAD_LOAD_FP, thread_struct, load_fp);
  103. #ifdef CONFIG_ALTIVEC
  104. OFFSET(THREAD_VRSTATE, thread_struct, vr_state.vr);
  105. OFFSET(THREAD_VRSAVEAREA, thread_struct, vr_save_area);
  106. OFFSET(THREAD_USED_VR, thread_struct, used_vr);
  107. OFFSET(VRSTATE_VSCR, thread_vr_state, vscr);
  108. OFFSET(THREAD_LOAD_VEC, thread_struct, load_vec);
  109. #endif /* CONFIG_ALTIVEC */
  110. #ifdef CONFIG_VSX
  111. OFFSET(THREAD_USED_VSR, thread_struct, used_vsr);
  112. #endif /* CONFIG_VSX */
  113. #ifdef CONFIG_PPC64
  114. OFFSET(KSP_VSID, thread_struct, ksp_vsid);
  115. #else /* CONFIG_PPC64 */
  116. OFFSET(PGDIR, thread_struct, pgdir);
  117. OFFSET(SRR0, thread_struct, srr0);
  118. OFFSET(SRR1, thread_struct, srr1);
  119. OFFSET(DAR, thread_struct, dar);
  120. OFFSET(DSISR, thread_struct, dsisr);
  121. #ifdef CONFIG_PPC_BOOK3S_32
  122. OFFSET(THR0, thread_struct, r0);
  123. OFFSET(THR3, thread_struct, r3);
  124. OFFSET(THR4, thread_struct, r4);
  125. OFFSET(THR5, thread_struct, r5);
  126. OFFSET(THR6, thread_struct, r6);
  127. OFFSET(THR8, thread_struct, r8);
  128. OFFSET(THR9, thread_struct, r9);
  129. OFFSET(THR11, thread_struct, r11);
  130. OFFSET(THLR, thread_struct, lr);
  131. OFFSET(THCTR, thread_struct, ctr);
  132. OFFSET(THSR0, thread_struct, sr0);
  133. #endif
  134. #ifdef CONFIG_SPE
  135. OFFSET(THREAD_EVR0, thread_struct, evr[0]);
  136. OFFSET(THREAD_ACC, thread_struct, acc);
  137. OFFSET(THREAD_USED_SPE, thread_struct, used_spe);
  138. #endif /* CONFIG_SPE */
  139. #endif /* CONFIG_PPC64 */
  140. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  141. OFFSET(THREAD_KVM_SVCPU, thread_struct, kvm_shadow_vcpu);
  142. #endif
  143. #if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
  144. OFFSET(THREAD_KVM_VCPU, thread_struct, kvm_vcpu);
  145. #endif
  146. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  147. OFFSET(PACATMSCRATCH, paca_struct, tm_scratch);
  148. OFFSET(THREAD_TM_TFHAR, thread_struct, tm_tfhar);
  149. OFFSET(THREAD_TM_TEXASR, thread_struct, tm_texasr);
  150. OFFSET(THREAD_TM_TFIAR, thread_struct, tm_tfiar);
  151. OFFSET(THREAD_TM_TAR, thread_struct, tm_tar);
  152. OFFSET(THREAD_TM_PPR, thread_struct, tm_ppr);
  153. OFFSET(THREAD_TM_DSCR, thread_struct, tm_dscr);
  154. OFFSET(THREAD_TM_AMR, thread_struct, tm_amr);
  155. OFFSET(PT_CKPT_REGS, thread_struct, ckpt_regs);
  156. OFFSET(THREAD_CKVRSTATE, thread_struct, ckvr_state.vr);
  157. OFFSET(THREAD_CKVRSAVE, thread_struct, ckvrsave);
  158. OFFSET(THREAD_CKFPSTATE, thread_struct, ckfp_state.fpr);
  159. /* Local pt_regs on stack for Transactional Memory funcs. */
  160. DEFINE(TM_FRAME_SIZE, STACK_FRAME_OVERHEAD +
  161. sizeof(struct pt_regs) + 16);
  162. #endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
  163. OFFSET(TI_LOCAL_FLAGS, thread_info, local_flags);
  164. #ifdef CONFIG_PPC64
  165. OFFSET(DCACHEL1BLOCKSIZE, ppc64_caches, l1d.block_size);
  166. OFFSET(DCACHEL1LOGBLOCKSIZE, ppc64_caches, l1d.log_block_size);
  167. /* paca */
  168. OFFSET(PACAPACAINDEX, paca_struct, paca_index);
  169. OFFSET(PACAPROCSTART, paca_struct, cpu_start);
  170. OFFSET(PACAKSAVE, paca_struct, kstack);
  171. OFFSET(PACACURRENT, paca_struct, __current);
  172. DEFINE(PACA_THREAD_INFO, offsetof(struct paca_struct, __current) +
  173. offsetof(struct task_struct, thread_info));
  174. OFFSET(PACASAVEDMSR, paca_struct, saved_msr);
  175. OFFSET(PACAR1, paca_struct, saved_r1);
  176. OFFSET(PACATOC, paca_struct, kernel_toc);
  177. OFFSET(PACAKBASE, paca_struct, kernelbase);
  178. OFFSET(PACAKMSR, paca_struct, kernel_msr);
  179. #ifdef CONFIG_PPC_BOOK3S_64
  180. OFFSET(PACAHSRR_VALID, paca_struct, hsrr_valid);
  181. OFFSET(PACASRR_VALID, paca_struct, srr_valid);
  182. #endif
  183. OFFSET(PACAIRQSOFTMASK, paca_struct, irq_soft_mask);
  184. OFFSET(PACAIRQHAPPENED, paca_struct, irq_happened);
  185. OFFSET(PACA_FTRACE_ENABLED, paca_struct, ftrace_enabled);
  186. #ifdef CONFIG_PPC_BOOK3E_64
  187. OFFSET(PACAPGD, paca_struct, pgd);
  188. OFFSET(PACA_KERNELPGD, paca_struct, kernel_pgd);
  189. OFFSET(PACA_EXGEN, paca_struct, exgen);
  190. OFFSET(PACA_EXTLB, paca_struct, extlb);
  191. OFFSET(PACA_EXMC, paca_struct, exmc);
  192. OFFSET(PACA_EXCRIT, paca_struct, excrit);
  193. OFFSET(PACA_EXDBG, paca_struct, exdbg);
  194. OFFSET(PACA_MC_STACK, paca_struct, mc_kstack);
  195. OFFSET(PACA_CRIT_STACK, paca_struct, crit_kstack);
  196. OFFSET(PACA_DBG_STACK, paca_struct, dbg_kstack);
  197. OFFSET(PACA_TCD_PTR, paca_struct, tcd_ptr);
  198. OFFSET(TCD_ESEL_NEXT, tlb_core_data, esel_next);
  199. OFFSET(TCD_ESEL_MAX, tlb_core_data, esel_max);
  200. OFFSET(TCD_ESEL_FIRST, tlb_core_data, esel_first);
  201. #endif /* CONFIG_PPC_BOOK3E_64 */
  202. #ifdef CONFIG_PPC_BOOK3S_64
  203. OFFSET(PACA_EXGEN, paca_struct, exgen);
  204. OFFSET(PACA_EXMC, paca_struct, exmc);
  205. OFFSET(PACA_EXNMI, paca_struct, exnmi);
  206. #ifdef CONFIG_PPC_64S_HASH_MMU
  207. OFFSET(PACA_SLBSHADOWPTR, paca_struct, slb_shadow_ptr);
  208. OFFSET(SLBSHADOW_STACKVSID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].vsid);
  209. OFFSET(SLBSHADOW_STACKESID, slb_shadow, save_area[SLB_NUM_BOLTED - 1].esid);
  210. OFFSET(SLBSHADOW_SAVEAREA, slb_shadow, save_area);
  211. #endif
  212. OFFSET(LPPACA_PMCINUSE, lppaca, pmcregs_in_use);
  213. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  214. OFFSET(PACA_PMCINUSE, paca_struct, pmcregs_in_use);
  215. #endif
  216. OFFSET(LPPACA_YIELDCOUNT, lppaca, yield_count);
  217. #endif /* CONFIG_PPC_BOOK3S_64 */
  218. OFFSET(PACAEMERGSP, paca_struct, emergency_sp);
  219. #ifdef CONFIG_PPC_BOOK3S_64
  220. OFFSET(PACAMCEMERGSP, paca_struct, mc_emergency_sp);
  221. OFFSET(PACA_NMI_EMERG_SP, paca_struct, nmi_emergency_sp);
  222. OFFSET(PACA_IN_MCE, paca_struct, in_mce);
  223. OFFSET(PACA_IN_NMI, paca_struct, in_nmi);
  224. OFFSET(PACA_RFI_FLUSH_FALLBACK_AREA, paca_struct, rfi_flush_fallback_area);
  225. OFFSET(PACA_EXRFI, paca_struct, exrfi);
  226. OFFSET(PACA_L1D_FLUSH_SIZE, paca_struct, l1d_flush_size);
  227. #endif
  228. OFFSET(PACAHWCPUID, paca_struct, hw_cpu_id);
  229. OFFSET(PACAKEXECSTATE, paca_struct, kexec_state);
  230. OFFSET(PACA_DSCR_DEFAULT, paca_struct, dscr_default);
  231. #ifdef CONFIG_PPC64
  232. OFFSET(PACA_EXIT_SAVE_R1, paca_struct, exit_save_r1);
  233. #endif
  234. #ifdef CONFIG_PPC_BOOK3E_64
  235. OFFSET(PACA_TRAP_SAVE, paca_struct, trap_save);
  236. #endif
  237. OFFSET(PACA_SPRG_VDSO, paca_struct, sprg_vdso);
  238. #else /* CONFIG_PPC64 */
  239. #endif /* CONFIG_PPC64 */
  240. /* RTAS */
  241. OFFSET(RTASBASE, rtas_t, base);
  242. OFFSET(RTASENTRY, rtas_t, entry);
  243. /* Interrupt register frame */
  244. DEFINE(INT_FRAME_SIZE, STACK_INT_FRAME_SIZE);
  245. DEFINE(SWITCH_FRAME_SIZE, STACK_FRAME_WITH_PT_REGS);
  246. STACK_PT_REGS_OFFSET(GPR0, gpr[0]);
  247. STACK_PT_REGS_OFFSET(GPR1, gpr[1]);
  248. STACK_PT_REGS_OFFSET(GPR2, gpr[2]);
  249. STACK_PT_REGS_OFFSET(GPR3, gpr[3]);
  250. STACK_PT_REGS_OFFSET(GPR4, gpr[4]);
  251. STACK_PT_REGS_OFFSET(GPR5, gpr[5]);
  252. STACK_PT_REGS_OFFSET(GPR6, gpr[6]);
  253. STACK_PT_REGS_OFFSET(GPR7, gpr[7]);
  254. STACK_PT_REGS_OFFSET(GPR8, gpr[8]);
  255. STACK_PT_REGS_OFFSET(GPR9, gpr[9]);
  256. STACK_PT_REGS_OFFSET(GPR10, gpr[10]);
  257. STACK_PT_REGS_OFFSET(GPR11, gpr[11]);
  258. STACK_PT_REGS_OFFSET(GPR12, gpr[12]);
  259. STACK_PT_REGS_OFFSET(GPR13, gpr[13]);
  260. /*
  261. * Note: these symbols include _ because they overlap with special
  262. * register names
  263. */
  264. STACK_PT_REGS_OFFSET(_NIP, nip);
  265. STACK_PT_REGS_OFFSET(_MSR, msr);
  266. STACK_PT_REGS_OFFSET(_CTR, ctr);
  267. STACK_PT_REGS_OFFSET(_LINK, link);
  268. STACK_PT_REGS_OFFSET(_CCR, ccr);
  269. STACK_PT_REGS_OFFSET(_XER, xer);
  270. STACK_PT_REGS_OFFSET(_DAR, dar);
  271. STACK_PT_REGS_OFFSET(_DEAR, dear);
  272. STACK_PT_REGS_OFFSET(_DSISR, dsisr);
  273. STACK_PT_REGS_OFFSET(_ESR, esr);
  274. STACK_PT_REGS_OFFSET(ORIG_GPR3, orig_gpr3);
  275. STACK_PT_REGS_OFFSET(RESULT, result);
  276. STACK_PT_REGS_OFFSET(_TRAP, trap);
  277. #ifdef CONFIG_PPC64
  278. STACK_PT_REGS_OFFSET(SOFTE, softe);
  279. STACK_PT_REGS_OFFSET(_PPR, ppr);
  280. #endif
  281. #ifdef CONFIG_PPC_PKEY
  282. STACK_PT_REGS_OFFSET(STACK_REGS_AMR, amr);
  283. STACK_PT_REGS_OFFSET(STACK_REGS_IAMR, iamr);
  284. #endif
  285. #if defined(CONFIG_PPC32) && defined(CONFIG_BOOKE)
  286. STACK_PT_REGS_OFFSET(MAS0, mas0);
  287. /* we overload MMUCR for 44x on MAS0 since they are mutually exclusive */
  288. STACK_PT_REGS_OFFSET(MMUCR, mas0);
  289. STACK_PT_REGS_OFFSET(MAS1, mas1);
  290. STACK_PT_REGS_OFFSET(MAS2, mas2);
  291. STACK_PT_REGS_OFFSET(MAS3, mas3);
  292. STACK_PT_REGS_OFFSET(MAS6, mas6);
  293. STACK_PT_REGS_OFFSET(MAS7, mas7);
  294. STACK_PT_REGS_OFFSET(_SRR0, srr0);
  295. STACK_PT_REGS_OFFSET(_SRR1, srr1);
  296. STACK_PT_REGS_OFFSET(_CSRR0, csrr0);
  297. STACK_PT_REGS_OFFSET(_CSRR1, csrr1);
  298. STACK_PT_REGS_OFFSET(_DSRR0, dsrr0);
  299. STACK_PT_REGS_OFFSET(_DSRR1, dsrr1);
  300. #endif
  301. /* About the CPU features table */
  302. OFFSET(CPU_SPEC_FEATURES, cpu_spec, cpu_features);
  303. OFFSET(CPU_SPEC_SETUP, cpu_spec, cpu_setup);
  304. OFFSET(CPU_SPEC_RESTORE, cpu_spec, cpu_restore);
  305. OFFSET(pbe_address, pbe, address);
  306. OFFSET(pbe_orig_address, pbe, orig_address);
  307. OFFSET(pbe_next, pbe, next);
  308. #ifndef CONFIG_PPC64
  309. DEFINE(TASK_SIZE, TASK_SIZE);
  310. DEFINE(NUM_USER_SEGMENTS, TASK_SIZE>>28);
  311. #endif /* ! CONFIG_PPC64 */
  312. /* datapage offsets for use by vdso */
  313. OFFSET(VDSO_DATA_OFFSET, vdso_arch_data, data);
  314. OFFSET(CFG_TB_TICKS_PER_SEC, vdso_arch_data, tb_ticks_per_sec);
  315. #ifdef CONFIG_PPC64
  316. OFFSET(CFG_ICACHE_BLOCKSZ, vdso_arch_data, icache_block_size);
  317. OFFSET(CFG_DCACHE_BLOCKSZ, vdso_arch_data, dcache_block_size);
  318. OFFSET(CFG_ICACHE_LOGBLOCKSZ, vdso_arch_data, icache_log_block_size);
  319. OFFSET(CFG_DCACHE_LOGBLOCKSZ, vdso_arch_data, dcache_log_block_size);
  320. OFFSET(CFG_SYSCALL_MAP64, vdso_arch_data, syscall_map);
  321. OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, compat_syscall_map);
  322. #else
  323. OFFSET(CFG_SYSCALL_MAP32, vdso_arch_data, syscall_map);
  324. #endif
  325. #ifdef CONFIG_BUG
  326. DEFINE(BUG_ENTRY_SIZE, sizeof(struct bug_entry));
  327. #endif
  328. #ifdef CONFIG_KVM
  329. OFFSET(VCPU_HOST_STACK, kvm_vcpu, arch.host_stack);
  330. OFFSET(VCPU_HOST_PID, kvm_vcpu, arch.host_pid);
  331. OFFSET(VCPU_GUEST_PID, kvm_vcpu, arch.pid);
  332. OFFSET(VCPU_GPRS, kvm_vcpu, arch.regs.gpr);
  333. OFFSET(VCPU_VRSAVE, kvm_vcpu, arch.vrsave);
  334. OFFSET(VCPU_FPRS, kvm_vcpu, arch.fp.fpr);
  335. #ifdef CONFIG_ALTIVEC
  336. OFFSET(VCPU_VRS, kvm_vcpu, arch.vr.vr);
  337. #endif
  338. OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
  339. OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
  340. OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
  341. #ifdef CONFIG_PPC_BOOK3S
  342. OFFSET(VCPU_TAR, kvm_vcpu, arch.tar);
  343. #endif
  344. OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
  345. OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
  346. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  347. OFFSET(VCPU_MSR, kvm_vcpu, arch.shregs.msr);
  348. OFFSET(VCPU_SRR0, kvm_vcpu, arch.shregs.srr0);
  349. OFFSET(VCPU_SRR1, kvm_vcpu, arch.shregs.srr1);
  350. OFFSET(VCPU_SPRG0, kvm_vcpu, arch.shregs.sprg0);
  351. OFFSET(VCPU_SPRG1, kvm_vcpu, arch.shregs.sprg1);
  352. OFFSET(VCPU_SPRG2, kvm_vcpu, arch.shregs.sprg2);
  353. OFFSET(VCPU_SPRG3, kvm_vcpu, arch.shregs.sprg3);
  354. #endif
  355. #ifdef CONFIG_KVM_BOOK3S_HV_P8_TIMING
  356. OFFSET(VCPU_TB_RMENTRY, kvm_vcpu, arch.rm_entry);
  357. OFFSET(VCPU_TB_RMINTR, kvm_vcpu, arch.rm_intr);
  358. OFFSET(VCPU_TB_RMEXIT, kvm_vcpu, arch.rm_exit);
  359. OFFSET(VCPU_TB_GUEST, kvm_vcpu, arch.guest_time);
  360. OFFSET(VCPU_TB_CEDE, kvm_vcpu, arch.cede_time);
  361. OFFSET(VCPU_CUR_ACTIVITY, kvm_vcpu, arch.cur_activity);
  362. OFFSET(VCPU_ACTIVITY_START, kvm_vcpu, arch.cur_tb_start);
  363. OFFSET(TAS_SEQCOUNT, kvmhv_tb_accumulator, seqcount);
  364. OFFSET(TAS_TOTAL, kvmhv_tb_accumulator, tb_total);
  365. OFFSET(TAS_MIN, kvmhv_tb_accumulator, tb_min);
  366. OFFSET(TAS_MAX, kvmhv_tb_accumulator, tb_max);
  367. #endif
  368. OFFSET(VCPU_SHARED_SPRG3, kvm_vcpu_arch_shared, sprg3);
  369. OFFSET(VCPU_SHARED_SPRG4, kvm_vcpu_arch_shared, sprg4);
  370. OFFSET(VCPU_SHARED_SPRG5, kvm_vcpu_arch_shared, sprg5);
  371. OFFSET(VCPU_SHARED_SPRG6, kvm_vcpu_arch_shared, sprg6);
  372. OFFSET(VCPU_SHARED_SPRG7, kvm_vcpu_arch_shared, sprg7);
  373. OFFSET(VCPU_SHADOW_PID, kvm_vcpu, arch.shadow_pid);
  374. OFFSET(VCPU_SHADOW_PID1, kvm_vcpu, arch.shadow_pid1);
  375. OFFSET(VCPU_SHARED, kvm_vcpu, arch.shared);
  376. OFFSET(VCPU_SHARED_MSR, kvm_vcpu_arch_shared, msr);
  377. OFFSET(VCPU_SHADOW_MSR, kvm_vcpu, arch.shadow_msr);
  378. #if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_KVM_BOOK3S_PR_POSSIBLE)
  379. OFFSET(VCPU_SHAREDBE, kvm_vcpu, arch.shared_big_endian);
  380. #endif
  381. OFFSET(VCPU_SHARED_MAS0, kvm_vcpu_arch_shared, mas0);
  382. OFFSET(VCPU_SHARED_MAS1, kvm_vcpu_arch_shared, mas1);
  383. OFFSET(VCPU_SHARED_MAS2, kvm_vcpu_arch_shared, mas2);
  384. OFFSET(VCPU_SHARED_MAS7_3, kvm_vcpu_arch_shared, mas7_3);
  385. OFFSET(VCPU_SHARED_MAS4, kvm_vcpu_arch_shared, mas4);
  386. OFFSET(VCPU_SHARED_MAS6, kvm_vcpu_arch_shared, mas6);
  387. OFFSET(VCPU_KVM, kvm_vcpu, kvm);
  388. OFFSET(KVM_LPID, kvm, arch.lpid);
  389. /* book3s */
  390. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  391. OFFSET(KVM_TLB_SETS, kvm, arch.tlb_sets);
  392. OFFSET(KVM_SDR1, kvm, arch.sdr1);
  393. OFFSET(KVM_HOST_LPID, kvm, arch.host_lpid);
  394. OFFSET(KVM_HOST_LPCR, kvm, arch.host_lpcr);
  395. OFFSET(KVM_HOST_SDR1, kvm, arch.host_sdr1);
  396. OFFSET(KVM_ENABLED_HCALLS, kvm, arch.enabled_hcalls);
  397. OFFSET(KVM_VRMA_SLB_V, kvm, arch.vrma_slb_v);
  398. OFFSET(KVM_RADIX, kvm, arch.radix);
  399. OFFSET(KVM_SECURE_GUEST, kvm, arch.secure_guest);
  400. OFFSET(VCPU_DSISR, kvm_vcpu, arch.shregs.dsisr);
  401. OFFSET(VCPU_DAR, kvm_vcpu, arch.shregs.dar);
  402. OFFSET(VCPU_VPA, kvm_vcpu, arch.vpa.pinned_addr);
  403. OFFSET(VCPU_VPA_DIRTY, kvm_vcpu, arch.vpa.dirty);
  404. OFFSET(VCPU_HEIR, kvm_vcpu, arch.emul_inst);
  405. OFFSET(VCPU_NESTED, kvm_vcpu, arch.nested);
  406. OFFSET(VCPU_CPU, kvm_vcpu, cpu);
  407. OFFSET(VCPU_THREAD_CPU, kvm_vcpu, arch.thread_cpu);
  408. #endif
  409. #ifdef CONFIG_PPC_BOOK3S
  410. OFFSET(VCPU_PURR, kvm_vcpu, arch.purr);
  411. OFFSET(VCPU_SPURR, kvm_vcpu, arch.spurr);
  412. OFFSET(VCPU_IC, kvm_vcpu, arch.ic);
  413. OFFSET(VCPU_DSCR, kvm_vcpu, arch.dscr);
  414. OFFSET(VCPU_AMR, kvm_vcpu, arch.amr);
  415. OFFSET(VCPU_UAMOR, kvm_vcpu, arch.uamor);
  416. OFFSET(VCPU_IAMR, kvm_vcpu, arch.iamr);
  417. OFFSET(VCPU_CTRL, kvm_vcpu, arch.ctrl);
  418. OFFSET(VCPU_DABR, kvm_vcpu, arch.dabr);
  419. OFFSET(VCPU_DABRX, kvm_vcpu, arch.dabrx);
  420. OFFSET(VCPU_DAWR0, kvm_vcpu, arch.dawr0);
  421. OFFSET(VCPU_DAWRX0, kvm_vcpu, arch.dawrx0);
  422. OFFSET(VCPU_DAWR1, kvm_vcpu, arch.dawr1);
  423. OFFSET(VCPU_DAWRX1, kvm_vcpu, arch.dawrx1);
  424. OFFSET(VCPU_CIABR, kvm_vcpu, arch.ciabr);
  425. OFFSET(VCPU_HFLAGS, kvm_vcpu, arch.hflags);
  426. OFFSET(VCPU_DEC_EXPIRES, kvm_vcpu, arch.dec_expires);
  427. OFFSET(VCPU_PENDING_EXC, kvm_vcpu, arch.pending_exceptions);
  428. OFFSET(VCPU_CEDED, kvm_vcpu, arch.ceded);
  429. OFFSET(VCPU_PRODDED, kvm_vcpu, arch.prodded);
  430. OFFSET(VCPU_IRQ_PENDING, kvm_vcpu, arch.irq_pending);
  431. OFFSET(VCPU_DBELL_REQ, kvm_vcpu, arch.doorbell_request);
  432. OFFSET(VCPU_MMCR, kvm_vcpu, arch.mmcr);
  433. OFFSET(VCPU_MMCRA, kvm_vcpu, arch.mmcra);
  434. OFFSET(VCPU_MMCRS, kvm_vcpu, arch.mmcrs);
  435. OFFSET(VCPU_PMC, kvm_vcpu, arch.pmc);
  436. OFFSET(VCPU_SIAR, kvm_vcpu, arch.siar);
  437. OFFSET(VCPU_SDAR, kvm_vcpu, arch.sdar);
  438. OFFSET(VCPU_SIER, kvm_vcpu, arch.sier);
  439. OFFSET(VCPU_SLB, kvm_vcpu, arch.slb);
  440. OFFSET(VCPU_SLB_MAX, kvm_vcpu, arch.slb_max);
  441. OFFSET(VCPU_SLB_NR, kvm_vcpu, arch.slb_nr);
  442. OFFSET(VCPU_FAULT_DSISR, kvm_vcpu, arch.fault_dsisr);
  443. OFFSET(VCPU_FAULT_DAR, kvm_vcpu, arch.fault_dar);
  444. OFFSET(VCPU_INTR_MSR, kvm_vcpu, arch.intr_msr);
  445. OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
  446. OFFSET(VCPU_TRAP, kvm_vcpu, arch.trap);
  447. OFFSET(VCPU_CFAR, kvm_vcpu, arch.cfar);
  448. OFFSET(VCPU_PPR, kvm_vcpu, arch.ppr);
  449. OFFSET(VCPU_FSCR, kvm_vcpu, arch.fscr);
  450. OFFSET(VCPU_PSPB, kvm_vcpu, arch.pspb);
  451. OFFSET(VCPU_EBBHR, kvm_vcpu, arch.ebbhr);
  452. OFFSET(VCPU_EBBRR, kvm_vcpu, arch.ebbrr);
  453. OFFSET(VCPU_BESCR, kvm_vcpu, arch.bescr);
  454. OFFSET(VCPU_CSIGR, kvm_vcpu, arch.csigr);
  455. OFFSET(VCPU_TACR, kvm_vcpu, arch.tacr);
  456. OFFSET(VCPU_TCSCR, kvm_vcpu, arch.tcscr);
  457. OFFSET(VCPU_ACOP, kvm_vcpu, arch.acop);
  458. OFFSET(VCPU_WORT, kvm_vcpu, arch.wort);
  459. OFFSET(VCPU_TID, kvm_vcpu, arch.tid);
  460. OFFSET(VCPU_PSSCR, kvm_vcpu, arch.psscr);
  461. OFFSET(VCPU_HFSCR, kvm_vcpu, arch.hfscr);
  462. OFFSET(VCORE_ENTRY_EXIT, kvmppc_vcore, entry_exit_map);
  463. OFFSET(VCORE_IN_GUEST, kvmppc_vcore, in_guest);
  464. OFFSET(VCORE_NAPPING_THREADS, kvmppc_vcore, napping_threads);
  465. OFFSET(VCORE_KVM, kvmppc_vcore, kvm);
  466. OFFSET(VCORE_TB_OFFSET, kvmppc_vcore, tb_offset);
  467. OFFSET(VCORE_TB_OFFSET_APPL, kvmppc_vcore, tb_offset_applied);
  468. OFFSET(VCORE_LPCR, kvmppc_vcore, lpcr);
  469. OFFSET(VCORE_PCR, kvmppc_vcore, pcr);
  470. OFFSET(VCORE_DPDES, kvmppc_vcore, dpdes);
  471. OFFSET(VCORE_VTB, kvmppc_vcore, vtb);
  472. OFFSET(VCPU_SLB_E, kvmppc_slb, orige);
  473. OFFSET(VCPU_SLB_V, kvmppc_slb, origv);
  474. DEFINE(VCPU_SLB_SIZE, sizeof(struct kvmppc_slb));
  475. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  476. OFFSET(VCPU_TFHAR, kvm_vcpu, arch.tfhar);
  477. OFFSET(VCPU_TFIAR, kvm_vcpu, arch.tfiar);
  478. OFFSET(VCPU_TEXASR, kvm_vcpu, arch.texasr);
  479. OFFSET(VCPU_ORIG_TEXASR, kvm_vcpu, arch.orig_texasr);
  480. OFFSET(VCPU_GPR_TM, kvm_vcpu, arch.gpr_tm);
  481. OFFSET(VCPU_FPRS_TM, kvm_vcpu, arch.fp_tm.fpr);
  482. OFFSET(VCPU_VRS_TM, kvm_vcpu, arch.vr_tm.vr);
  483. OFFSET(VCPU_VRSAVE_TM, kvm_vcpu, arch.vrsave_tm);
  484. OFFSET(VCPU_CR_TM, kvm_vcpu, arch.cr_tm);
  485. OFFSET(VCPU_XER_TM, kvm_vcpu, arch.xer_tm);
  486. OFFSET(VCPU_LR_TM, kvm_vcpu, arch.lr_tm);
  487. OFFSET(VCPU_CTR_TM, kvm_vcpu, arch.ctr_tm);
  488. OFFSET(VCPU_AMR_TM, kvm_vcpu, arch.amr_tm);
  489. OFFSET(VCPU_PPR_TM, kvm_vcpu, arch.ppr_tm);
  490. OFFSET(VCPU_DSCR_TM, kvm_vcpu, arch.dscr_tm);
  491. OFFSET(VCPU_TAR_TM, kvm_vcpu, arch.tar_tm);
  492. #endif
  493. #ifdef CONFIG_PPC_BOOK3S_64
  494. #ifdef CONFIG_KVM_BOOK3S_PR_POSSIBLE
  495. OFFSET(PACA_SVCPU, paca_struct, shadow_vcpu);
  496. # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, shadow_vcpu.f))
  497. #else
  498. # define SVCPU_FIELD(x, f)
  499. #endif
  500. # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct paca_struct, kvm_hstate.f))
  501. #else /* 32-bit */
  502. # define SVCPU_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, f))
  503. # define HSTATE_FIELD(x, f) DEFINE(x, offsetof(struct kvmppc_book3s_shadow_vcpu, hstate.f))
  504. #endif
  505. SVCPU_FIELD(SVCPU_CR, cr);
  506. SVCPU_FIELD(SVCPU_XER, xer);
  507. SVCPU_FIELD(SVCPU_CTR, ctr);
  508. SVCPU_FIELD(SVCPU_LR, lr);
  509. SVCPU_FIELD(SVCPU_PC, pc);
  510. SVCPU_FIELD(SVCPU_R0, gpr[0]);
  511. SVCPU_FIELD(SVCPU_R1, gpr[1]);
  512. SVCPU_FIELD(SVCPU_R2, gpr[2]);
  513. SVCPU_FIELD(SVCPU_R3, gpr[3]);
  514. SVCPU_FIELD(SVCPU_R4, gpr[4]);
  515. SVCPU_FIELD(SVCPU_R5, gpr[5]);
  516. SVCPU_FIELD(SVCPU_R6, gpr[6]);
  517. SVCPU_FIELD(SVCPU_R7, gpr[7]);
  518. SVCPU_FIELD(SVCPU_R8, gpr[8]);
  519. SVCPU_FIELD(SVCPU_R9, gpr[9]);
  520. SVCPU_FIELD(SVCPU_R10, gpr[10]);
  521. SVCPU_FIELD(SVCPU_R11, gpr[11]);
  522. SVCPU_FIELD(SVCPU_R12, gpr[12]);
  523. SVCPU_FIELD(SVCPU_R13, gpr[13]);
  524. SVCPU_FIELD(SVCPU_FAULT_DSISR, fault_dsisr);
  525. SVCPU_FIELD(SVCPU_FAULT_DAR, fault_dar);
  526. SVCPU_FIELD(SVCPU_LAST_INST, last_inst);
  527. SVCPU_FIELD(SVCPU_SHADOW_SRR1, shadow_srr1);
  528. #ifdef CONFIG_PPC_BOOK3S_32
  529. SVCPU_FIELD(SVCPU_SR, sr);
  530. #endif
  531. #ifdef CONFIG_PPC64
  532. SVCPU_FIELD(SVCPU_SLB, slb);
  533. SVCPU_FIELD(SVCPU_SLB_MAX, slb_max);
  534. SVCPU_FIELD(SVCPU_SHADOW_FSCR, shadow_fscr);
  535. #endif
  536. HSTATE_FIELD(HSTATE_HOST_R1, host_r1);
  537. HSTATE_FIELD(HSTATE_HOST_R2, host_r2);
  538. HSTATE_FIELD(HSTATE_HOST_MSR, host_msr);
  539. HSTATE_FIELD(HSTATE_VMHANDLER, vmhandler);
  540. HSTATE_FIELD(HSTATE_SCRATCH0, scratch0);
  541. HSTATE_FIELD(HSTATE_SCRATCH1, scratch1);
  542. HSTATE_FIELD(HSTATE_SCRATCH2, scratch2);
  543. HSTATE_FIELD(HSTATE_IN_GUEST, in_guest);
  544. HSTATE_FIELD(HSTATE_RESTORE_HID5, restore_hid5);
  545. HSTATE_FIELD(HSTATE_NAPPING, napping);
  546. #ifdef CONFIG_KVM_BOOK3S_HV_POSSIBLE
  547. HSTATE_FIELD(HSTATE_HWTHREAD_REQ, hwthread_req);
  548. HSTATE_FIELD(HSTATE_HWTHREAD_STATE, hwthread_state);
  549. HSTATE_FIELD(HSTATE_KVM_VCPU, kvm_vcpu);
  550. HSTATE_FIELD(HSTATE_KVM_VCORE, kvm_vcore);
  551. HSTATE_FIELD(HSTATE_XIVE_TIMA_PHYS, xive_tima_phys);
  552. HSTATE_FIELD(HSTATE_XIVE_TIMA_VIRT, xive_tima_virt);
  553. HSTATE_FIELD(HSTATE_HOST_IPI, host_ipi);
  554. HSTATE_FIELD(HSTATE_PTID, ptid);
  555. HSTATE_FIELD(HSTATE_FAKE_SUSPEND, fake_suspend);
  556. HSTATE_FIELD(HSTATE_MMCR0, host_mmcr[0]);
  557. HSTATE_FIELD(HSTATE_MMCR1, host_mmcr[1]);
  558. HSTATE_FIELD(HSTATE_MMCRA, host_mmcr[2]);
  559. HSTATE_FIELD(HSTATE_SIAR, host_mmcr[3]);
  560. HSTATE_FIELD(HSTATE_SDAR, host_mmcr[4]);
  561. HSTATE_FIELD(HSTATE_MMCR2, host_mmcr[5]);
  562. HSTATE_FIELD(HSTATE_SIER, host_mmcr[6]);
  563. HSTATE_FIELD(HSTATE_MMCR3, host_mmcr[7]);
  564. HSTATE_FIELD(HSTATE_SIER2, host_mmcr[8]);
  565. HSTATE_FIELD(HSTATE_SIER3, host_mmcr[9]);
  566. HSTATE_FIELD(HSTATE_PMC1, host_pmc[0]);
  567. HSTATE_FIELD(HSTATE_PMC2, host_pmc[1]);
  568. HSTATE_FIELD(HSTATE_PMC3, host_pmc[2]);
  569. HSTATE_FIELD(HSTATE_PMC4, host_pmc[3]);
  570. HSTATE_FIELD(HSTATE_PMC5, host_pmc[4]);
  571. HSTATE_FIELD(HSTATE_PMC6, host_pmc[5]);
  572. HSTATE_FIELD(HSTATE_PURR, host_purr);
  573. HSTATE_FIELD(HSTATE_SPURR, host_spurr);
  574. HSTATE_FIELD(HSTATE_DSCR, host_dscr);
  575. HSTATE_FIELD(HSTATE_DABR, dabr);
  576. HSTATE_FIELD(HSTATE_DECEXP, dec_expires);
  577. HSTATE_FIELD(HSTATE_SPLIT_MODE, kvm_split_mode);
  578. DEFINE(IPI_PRIORITY, IPI_PRIORITY);
  579. OFFSET(KVM_SPLIT_RPR, kvm_split_mode, rpr);
  580. OFFSET(KVM_SPLIT_PMMAR, kvm_split_mode, pmmar);
  581. OFFSET(KVM_SPLIT_LDBAR, kvm_split_mode, ldbar);
  582. OFFSET(KVM_SPLIT_DO_NAP, kvm_split_mode, do_nap);
  583. OFFSET(KVM_SPLIT_NAPPED, kvm_split_mode, napped);
  584. #endif /* CONFIG_KVM_BOOK3S_HV_POSSIBLE */
  585. #ifdef CONFIG_PPC_BOOK3S_64
  586. HSTATE_FIELD(HSTATE_CFAR, cfar);
  587. HSTATE_FIELD(HSTATE_PPR, ppr);
  588. HSTATE_FIELD(HSTATE_HOST_FSCR, host_fscr);
  589. #endif /* CONFIG_PPC_BOOK3S_64 */
  590. #else /* CONFIG_PPC_BOOK3S */
  591. OFFSET(VCPU_CR, kvm_vcpu, arch.regs.ccr);
  592. OFFSET(VCPU_XER, kvm_vcpu, arch.regs.xer);
  593. OFFSET(VCPU_LR, kvm_vcpu, arch.regs.link);
  594. OFFSET(VCPU_CTR, kvm_vcpu, arch.regs.ctr);
  595. OFFSET(VCPU_PC, kvm_vcpu, arch.regs.nip);
  596. OFFSET(VCPU_SPRG9, kvm_vcpu, arch.sprg9);
  597. OFFSET(VCPU_LAST_INST, kvm_vcpu, arch.last_inst);
  598. OFFSET(VCPU_FAULT_DEAR, kvm_vcpu, arch.fault_dear);
  599. OFFSET(VCPU_FAULT_ESR, kvm_vcpu, arch.fault_esr);
  600. OFFSET(VCPU_CRIT_SAVE, kvm_vcpu, arch.crit_save);
  601. #endif /* CONFIG_PPC_BOOK3S */
  602. #endif /* CONFIG_KVM */
  603. #ifdef CONFIG_KVM_GUEST
  604. OFFSET(KVM_MAGIC_SCRATCH1, kvm_vcpu_arch_shared, scratch1);
  605. OFFSET(KVM_MAGIC_SCRATCH2, kvm_vcpu_arch_shared, scratch2);
  606. OFFSET(KVM_MAGIC_SCRATCH3, kvm_vcpu_arch_shared, scratch3);
  607. OFFSET(KVM_MAGIC_INT, kvm_vcpu_arch_shared, int_pending);
  608. OFFSET(KVM_MAGIC_MSR, kvm_vcpu_arch_shared, msr);
  609. OFFSET(KVM_MAGIC_CRITICAL, kvm_vcpu_arch_shared, critical);
  610. OFFSET(KVM_MAGIC_SR, kvm_vcpu_arch_shared, sr);
  611. #endif
  612. #ifdef CONFIG_44x
  613. DEFINE(PGD_T_LOG2, PGD_T_LOG2);
  614. DEFINE(PTE_T_LOG2, PTE_T_LOG2);
  615. #endif
  616. #ifdef CONFIG_PPC_E500
  617. DEFINE(TLBCAM_SIZE, sizeof(struct tlbcam));
  618. OFFSET(TLBCAM_MAS0, tlbcam, MAS0);
  619. OFFSET(TLBCAM_MAS1, tlbcam, MAS1);
  620. OFFSET(TLBCAM_MAS2, tlbcam, MAS2);
  621. OFFSET(TLBCAM_MAS3, tlbcam, MAS3);
  622. OFFSET(TLBCAM_MAS7, tlbcam, MAS7);
  623. #endif
  624. #if defined(CONFIG_KVM) && defined(CONFIG_SPE)
  625. OFFSET(VCPU_EVR, kvm_vcpu, arch.evr[0]);
  626. OFFSET(VCPU_ACC, kvm_vcpu, arch.acc);
  627. OFFSET(VCPU_SPEFSCR, kvm_vcpu, arch.spefscr);
  628. OFFSET(VCPU_HOST_SPEFSCR, kvm_vcpu, arch.host_spefscr);
  629. #endif
  630. #ifdef CONFIG_KVM_BOOKE_HV
  631. OFFSET(VCPU_HOST_MAS4, kvm_vcpu, arch.host_mas4);
  632. OFFSET(VCPU_HOST_MAS6, kvm_vcpu, arch.host_mas6);
  633. #endif
  634. #ifdef CONFIG_KVM_XICS
  635. DEFINE(VCPU_XIVE_SAVED_STATE, offsetof(struct kvm_vcpu,
  636. arch.xive_saved_state));
  637. DEFINE(VCPU_XIVE_CAM_WORD, offsetof(struct kvm_vcpu,
  638. arch.xive_cam_word));
  639. DEFINE(VCPU_XIVE_PUSHED, offsetof(struct kvm_vcpu, arch.xive_pushed));
  640. DEFINE(VCPU_XIVE_ESC_ON, offsetof(struct kvm_vcpu, arch.xive_esc_on));
  641. DEFINE(VCPU_XIVE_ESC_RADDR, offsetof(struct kvm_vcpu, arch.xive_esc_raddr));
  642. DEFINE(VCPU_XIVE_ESC_VADDR, offsetof(struct kvm_vcpu, arch.xive_esc_vaddr));
  643. #endif
  644. #ifdef CONFIG_KVM_EXIT_TIMING
  645. OFFSET(VCPU_TIMING_EXIT_TBU, kvm_vcpu, arch.timing_exit.tv32.tbu);
  646. OFFSET(VCPU_TIMING_EXIT_TBL, kvm_vcpu, arch.timing_exit.tv32.tbl);
  647. OFFSET(VCPU_TIMING_LAST_ENTER_TBU, kvm_vcpu, arch.timing_last_enter.tv32.tbu);
  648. OFFSET(VCPU_TIMING_LAST_ENTER_TBL, kvm_vcpu, arch.timing_last_enter.tv32.tbl);
  649. #endif
  650. DEFINE(PPC_DBELL_SERVER, PPC_DBELL_SERVER);
  651. #ifdef CONFIG_PPC_8xx
  652. DEFINE(VIRT_IMMR_BASE, (u64)__fix_to_virt(FIX_IMMR_BASE));
  653. #endif
  654. #ifdef CONFIG_XMON
  655. DEFINE(BPT_SIZE, BPT_SIZE);
  656. #endif
  657. return 0;
  658. }