spu.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * SPU core / file system interface and HW structures
  4. *
  5. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  6. *
  7. * Author: Arnd Bergmann <[email protected]>
  8. */
  9. #ifndef _SPU_H
  10. #define _SPU_H
  11. #ifdef __KERNEL__
  12. #include <linux/workqueue.h>
  13. #include <linux/device.h>
  14. #include <linux/mutex.h>
  15. #include <asm/reg.h>
  16. #include <asm/copro.h>
  17. #define LS_SIZE (256 * 1024)
  18. #define LS_ADDR_MASK (LS_SIZE - 1)
  19. #define MFC_PUT_CMD 0x20
  20. #define MFC_PUTS_CMD 0x28
  21. #define MFC_PUTR_CMD 0x30
  22. #define MFC_PUTF_CMD 0x22
  23. #define MFC_PUTB_CMD 0x21
  24. #define MFC_PUTFS_CMD 0x2A
  25. #define MFC_PUTBS_CMD 0x29
  26. #define MFC_PUTRF_CMD 0x32
  27. #define MFC_PUTRB_CMD 0x31
  28. #define MFC_PUTL_CMD 0x24
  29. #define MFC_PUTRL_CMD 0x34
  30. #define MFC_PUTLF_CMD 0x26
  31. #define MFC_PUTLB_CMD 0x25
  32. #define MFC_PUTRLF_CMD 0x36
  33. #define MFC_PUTRLB_CMD 0x35
  34. #define MFC_GET_CMD 0x40
  35. #define MFC_GETS_CMD 0x48
  36. #define MFC_GETF_CMD 0x42
  37. #define MFC_GETB_CMD 0x41
  38. #define MFC_GETFS_CMD 0x4A
  39. #define MFC_GETBS_CMD 0x49
  40. #define MFC_GETL_CMD 0x44
  41. #define MFC_GETLF_CMD 0x46
  42. #define MFC_GETLB_CMD 0x45
  43. #define MFC_SDCRT_CMD 0x80
  44. #define MFC_SDCRTST_CMD 0x81
  45. #define MFC_SDCRZ_CMD 0x89
  46. #define MFC_SDCRS_CMD 0x8D
  47. #define MFC_SDCRF_CMD 0x8F
  48. #define MFC_GETLLAR_CMD 0xD0
  49. #define MFC_PUTLLC_CMD 0xB4
  50. #define MFC_PUTLLUC_CMD 0xB0
  51. #define MFC_PUTQLLUC_CMD 0xB8
  52. #define MFC_SNDSIG_CMD 0xA0
  53. #define MFC_SNDSIGB_CMD 0xA1
  54. #define MFC_SNDSIGF_CMD 0xA2
  55. #define MFC_BARRIER_CMD 0xC0
  56. #define MFC_EIEIO_CMD 0xC8
  57. #define MFC_SYNC_CMD 0xCC
  58. #define MFC_MIN_DMA_SIZE_SHIFT 4 /* 16 bytes */
  59. #define MFC_MAX_DMA_SIZE_SHIFT 14 /* 16384 bytes */
  60. #define MFC_MIN_DMA_SIZE (1 << MFC_MIN_DMA_SIZE_SHIFT)
  61. #define MFC_MAX_DMA_SIZE (1 << MFC_MAX_DMA_SIZE_SHIFT)
  62. #define MFC_MIN_DMA_SIZE_MASK (MFC_MIN_DMA_SIZE - 1)
  63. #define MFC_MAX_DMA_SIZE_MASK (MFC_MAX_DMA_SIZE - 1)
  64. #define MFC_MIN_DMA_LIST_SIZE 0x0008 /* 8 bytes */
  65. #define MFC_MAX_DMA_LIST_SIZE 0x4000 /* 16K bytes */
  66. #define MFC_TAGID_TO_TAGMASK(tag_id) (1 << (tag_id & 0x1F))
  67. /* Events for Channels 0-2 */
  68. #define MFC_DMA_TAG_STATUS_UPDATE_EVENT 0x00000001
  69. #define MFC_DMA_TAG_CMD_STALL_NOTIFY_EVENT 0x00000002
  70. #define MFC_DMA_QUEUE_AVAILABLE_EVENT 0x00000008
  71. #define MFC_SPU_MAILBOX_WRITTEN_EVENT 0x00000010
  72. #define MFC_DECREMENTER_EVENT 0x00000020
  73. #define MFC_PU_INT_MAILBOX_AVAILABLE_EVENT 0x00000040
  74. #define MFC_PU_MAILBOX_AVAILABLE_EVENT 0x00000080
  75. #define MFC_SIGNAL_2_EVENT 0x00000100
  76. #define MFC_SIGNAL_1_EVENT 0x00000200
  77. #define MFC_LLR_LOST_EVENT 0x00000400
  78. #define MFC_PRIV_ATTN_EVENT 0x00000800
  79. #define MFC_MULTI_SRC_EVENT 0x00001000
  80. /* Flag indicating progress during context switch. */
  81. #define SPU_CONTEXT_SWITCH_PENDING 0UL
  82. #define SPU_CONTEXT_FAULT_PENDING 1UL
  83. struct spu_context;
  84. struct spu_runqueue;
  85. struct spu_lscsa;
  86. struct device_node;
  87. enum spu_utilization_state {
  88. SPU_UTIL_USER,
  89. SPU_UTIL_SYSTEM,
  90. SPU_UTIL_IOWAIT,
  91. SPU_UTIL_IDLE_LOADED,
  92. SPU_UTIL_MAX
  93. };
  94. struct spu {
  95. const char *name;
  96. unsigned long local_store_phys;
  97. u8 *local_store;
  98. unsigned long problem_phys;
  99. struct spu_problem __iomem *problem;
  100. struct spu_priv2 __iomem *priv2;
  101. struct list_head cbe_list;
  102. struct list_head full_list;
  103. enum { SPU_FREE, SPU_USED } alloc_state;
  104. int number;
  105. unsigned int irqs[3];
  106. u32 node;
  107. unsigned long flags;
  108. u64 class_0_pending;
  109. u64 class_0_dar;
  110. u64 class_1_dar;
  111. u64 class_1_dsisr;
  112. size_t ls_size;
  113. unsigned int slb_replace;
  114. struct mm_struct *mm;
  115. struct spu_context *ctx;
  116. struct spu_runqueue *rq;
  117. unsigned long long timestamp;
  118. pid_t pid;
  119. pid_t tgid;
  120. spinlock_t register_lock;
  121. void (* wbox_callback)(struct spu *spu);
  122. void (* ibox_callback)(struct spu *spu);
  123. void (* stop_callback)(struct spu *spu, int irq);
  124. void (* mfc_callback)(struct spu *spu);
  125. char irq_c0[8];
  126. char irq_c1[8];
  127. char irq_c2[8];
  128. u64 spe_id;
  129. void* pdata; /* platform private data */
  130. /* of based platforms only */
  131. struct device_node *devnode;
  132. /* native only */
  133. struct spu_priv1 __iomem *priv1;
  134. /* beat only */
  135. u64 shadow_int_mask_RW[3];
  136. struct device dev;
  137. int has_mem_affinity;
  138. struct list_head aff_list;
  139. struct {
  140. /* protected by interrupt reentrancy */
  141. enum spu_utilization_state util_state;
  142. unsigned long long tstamp;
  143. unsigned long long times[SPU_UTIL_MAX];
  144. unsigned long long vol_ctx_switch;
  145. unsigned long long invol_ctx_switch;
  146. unsigned long long min_flt;
  147. unsigned long long maj_flt;
  148. unsigned long long hash_flt;
  149. unsigned long long slb_flt;
  150. unsigned long long class2_intr;
  151. unsigned long long libassist;
  152. } stats;
  153. };
  154. struct cbe_spu_info {
  155. struct mutex list_mutex;
  156. struct list_head spus;
  157. int n_spus;
  158. int nr_active;
  159. atomic_t busy_spus;
  160. atomic_t reserved_spus;
  161. };
  162. extern struct cbe_spu_info cbe_spu_info[];
  163. void spu_init_channels(struct spu *spu);
  164. void spu_irq_setaffinity(struct spu *spu, int cpu);
  165. void spu_setup_kernel_slbs(struct spu *spu, struct spu_lscsa *lscsa,
  166. void *code, int code_size);
  167. extern void spu_invalidate_slbs(struct spu *spu);
  168. extern void spu_associate_mm(struct spu *spu, struct mm_struct *mm);
  169. int spu_64k_pages_available(void);
  170. /* Calls from the memory management to the SPU */
  171. struct mm_struct;
  172. extern void spu_flush_all_slbs(struct mm_struct *mm);
  173. /* system callbacks from the SPU */
  174. struct spu_syscall_block {
  175. u64 nr_ret;
  176. u64 parm[6];
  177. };
  178. extern long spu_sys_callback(struct spu_syscall_block *s);
  179. /* syscalls implemented in spufs */
  180. struct file;
  181. struct coredump_params;
  182. struct spufs_calls {
  183. long (*create_thread)(const char __user *name,
  184. unsigned int flags, umode_t mode,
  185. struct file *neighbor);
  186. long (*spu_run)(struct file *filp, __u32 __user *unpc,
  187. __u32 __user *ustatus);
  188. int (*coredump_extra_notes_size)(void);
  189. int (*coredump_extra_notes_write)(struct coredump_params *cprm);
  190. void (*notify_spus_active)(void);
  191. struct module *owner;
  192. };
  193. /* return status from spu_run, same as in libspe */
  194. #define SPE_EVENT_DMA_ALIGNMENT 0x0008 /*A DMA alignment error */
  195. #define SPE_EVENT_SPE_ERROR 0x0010 /*An illegal instruction error*/
  196. #define SPE_EVENT_SPE_DATA_SEGMENT 0x0020 /*A DMA segmentation error */
  197. #define SPE_EVENT_SPE_DATA_STORAGE 0x0040 /*A DMA storage error */
  198. #define SPE_EVENT_INVALID_DMA 0x0800 /* Invalid MFC DMA */
  199. /*
  200. * Flags for sys_spu_create.
  201. */
  202. #define SPU_CREATE_EVENTS_ENABLED 0x0001
  203. #define SPU_CREATE_GANG 0x0002
  204. #define SPU_CREATE_NOSCHED 0x0004
  205. #define SPU_CREATE_ISOLATE 0x0008
  206. #define SPU_CREATE_AFFINITY_SPU 0x0010
  207. #define SPU_CREATE_AFFINITY_MEM 0x0020
  208. #define SPU_CREATE_FLAG_ALL 0x003f /* mask of all valid flags */
  209. int register_spu_syscalls(struct spufs_calls *calls);
  210. void unregister_spu_syscalls(struct spufs_calls *calls);
  211. int spu_add_dev_attr(struct device_attribute *attr);
  212. void spu_remove_dev_attr(struct device_attribute *attr);
  213. int spu_add_dev_attr_group(const struct attribute_group *attrs);
  214. void spu_remove_dev_attr_group(const struct attribute_group *attrs);
  215. extern void notify_spus_active(void);
  216. extern void do_notify_spus_active(void);
  217. /*
  218. * This defines the Local Store, Problem Area and Privilege Area of an SPU.
  219. */
  220. union mfc_tag_size_class_cmd {
  221. struct {
  222. u16 mfc_size;
  223. u16 mfc_tag;
  224. u8 pad;
  225. u8 mfc_rclassid;
  226. u16 mfc_cmd;
  227. } u;
  228. struct {
  229. u32 mfc_size_tag32;
  230. u32 mfc_class_cmd32;
  231. } by32;
  232. u64 all64;
  233. };
  234. struct mfc_cq_sr {
  235. u64 mfc_cq_data0_RW;
  236. u64 mfc_cq_data1_RW;
  237. u64 mfc_cq_data2_RW;
  238. u64 mfc_cq_data3_RW;
  239. };
  240. struct spu_problem {
  241. #define MS_SYNC_PENDING 1L
  242. u64 spc_mssync_RW; /* 0x0000 */
  243. u8 pad_0x0008_0x3000[0x3000 - 0x0008];
  244. /* DMA Area */
  245. u8 pad_0x3000_0x3004[0x4]; /* 0x3000 */
  246. u32 mfc_lsa_W; /* 0x3004 */
  247. u64 mfc_ea_W; /* 0x3008 */
  248. union mfc_tag_size_class_cmd mfc_union_W; /* 0x3010 */
  249. u8 pad_0x3018_0x3104[0xec]; /* 0x3018 */
  250. u32 dma_qstatus_R; /* 0x3104 */
  251. u8 pad_0x3108_0x3204[0xfc]; /* 0x3108 */
  252. u32 dma_querytype_RW; /* 0x3204 */
  253. u8 pad_0x3208_0x321c[0x14]; /* 0x3208 */
  254. u32 dma_querymask_RW; /* 0x321c */
  255. u8 pad_0x3220_0x322c[0xc]; /* 0x3220 */
  256. u32 dma_tagstatus_R; /* 0x322c */
  257. #define DMA_TAGSTATUS_INTR_ANY 1u
  258. #define DMA_TAGSTATUS_INTR_ALL 2u
  259. u8 pad_0x3230_0x4000[0x4000 - 0x3230]; /* 0x3230 */
  260. /* SPU Control Area */
  261. u8 pad_0x4000_0x4004[0x4]; /* 0x4000 */
  262. u32 pu_mb_R; /* 0x4004 */
  263. u8 pad_0x4008_0x400c[0x4]; /* 0x4008 */
  264. u32 spu_mb_W; /* 0x400c */
  265. u8 pad_0x4010_0x4014[0x4]; /* 0x4010 */
  266. u32 mb_stat_R; /* 0x4014 */
  267. u8 pad_0x4018_0x401c[0x4]; /* 0x4018 */
  268. u32 spu_runcntl_RW; /* 0x401c */
  269. #define SPU_RUNCNTL_STOP 0L
  270. #define SPU_RUNCNTL_RUNNABLE 1L
  271. #define SPU_RUNCNTL_ISOLATE 2L
  272. u8 pad_0x4020_0x4024[0x4]; /* 0x4020 */
  273. u32 spu_status_R; /* 0x4024 */
  274. #define SPU_STOP_STATUS_SHIFT 16
  275. #define SPU_STATUS_STOPPED 0x0
  276. #define SPU_STATUS_RUNNING 0x1
  277. #define SPU_STATUS_STOPPED_BY_STOP 0x2
  278. #define SPU_STATUS_STOPPED_BY_HALT 0x4
  279. #define SPU_STATUS_WAITING_FOR_CHANNEL 0x8
  280. #define SPU_STATUS_SINGLE_STEP 0x10
  281. #define SPU_STATUS_INVALID_INSTR 0x20
  282. #define SPU_STATUS_INVALID_CH 0x40
  283. #define SPU_STATUS_ISOLATED_STATE 0x80
  284. #define SPU_STATUS_ISOLATED_LOAD_STATUS 0x200
  285. #define SPU_STATUS_ISOLATED_EXIT_STATUS 0x400
  286. u8 pad_0x4028_0x402c[0x4]; /* 0x4028 */
  287. u32 spu_spe_R; /* 0x402c */
  288. u8 pad_0x4030_0x4034[0x4]; /* 0x4030 */
  289. u32 spu_npc_RW; /* 0x4034 */
  290. u8 pad_0x4038_0x14000[0x14000 - 0x4038]; /* 0x4038 */
  291. /* Signal Notification Area */
  292. u8 pad_0x14000_0x1400c[0xc]; /* 0x14000 */
  293. u32 signal_notify1; /* 0x1400c */
  294. u8 pad_0x14010_0x1c00c[0x7ffc]; /* 0x14010 */
  295. u32 signal_notify2; /* 0x1c00c */
  296. } __attribute__ ((aligned(0x20000)));
  297. /* SPU Privilege 2 State Area */
  298. struct spu_priv2 {
  299. /* MFC Registers */
  300. u8 pad_0x0000_0x1100[0x1100 - 0x0000]; /* 0x0000 */
  301. /* SLB Management Registers */
  302. u8 pad_0x1100_0x1108[0x8]; /* 0x1100 */
  303. u64 slb_index_W; /* 0x1108 */
  304. #define SLB_INDEX_MASK 0x7L
  305. u64 slb_esid_RW; /* 0x1110 */
  306. u64 slb_vsid_RW; /* 0x1118 */
  307. #define SLB_VSID_SUPERVISOR_STATE (0x1ull << 11)
  308. #define SLB_VSID_SUPERVISOR_STATE_MASK (0x1ull << 11)
  309. #define SLB_VSID_PROBLEM_STATE (0x1ull << 10)
  310. #define SLB_VSID_PROBLEM_STATE_MASK (0x1ull << 10)
  311. #define SLB_VSID_EXECUTE_SEGMENT (0x1ull << 9)
  312. #define SLB_VSID_NO_EXECUTE_SEGMENT (0x1ull << 9)
  313. #define SLB_VSID_EXECUTE_SEGMENT_MASK (0x1ull << 9)
  314. #define SLB_VSID_4K_PAGE (0x0 << 8)
  315. #define SLB_VSID_LARGE_PAGE (0x1ull << 8)
  316. #define SLB_VSID_PAGE_SIZE_MASK (0x1ull << 8)
  317. #define SLB_VSID_CLASS_MASK (0x1ull << 7)
  318. #define SLB_VSID_VIRTUAL_PAGE_SIZE_MASK (0x1ull << 6)
  319. u64 slb_invalidate_entry_W; /* 0x1120 */
  320. u64 slb_invalidate_all_W; /* 0x1128 */
  321. u8 pad_0x1130_0x2000[0x2000 - 0x1130]; /* 0x1130 */
  322. /* Context Save / Restore Area */
  323. struct mfc_cq_sr spuq[16]; /* 0x2000 */
  324. struct mfc_cq_sr puq[8]; /* 0x2200 */
  325. u8 pad_0x2300_0x3000[0x3000 - 0x2300]; /* 0x2300 */
  326. /* MFC Control */
  327. u64 mfc_control_RW; /* 0x3000 */
  328. #define MFC_CNTL_RESUME_DMA_QUEUE (0ull << 0)
  329. #define MFC_CNTL_SUSPEND_DMA_QUEUE (1ull << 0)
  330. #define MFC_CNTL_SUSPEND_DMA_QUEUE_MASK (1ull << 0)
  331. #define MFC_CNTL_SUSPEND_MASK (1ull << 4)
  332. #define MFC_CNTL_NORMAL_DMA_QUEUE_OPERATION (0ull << 8)
  333. #define MFC_CNTL_SUSPEND_IN_PROGRESS (1ull << 8)
  334. #define MFC_CNTL_SUSPEND_COMPLETE (3ull << 8)
  335. #define MFC_CNTL_SUSPEND_DMA_STATUS_MASK (3ull << 8)
  336. #define MFC_CNTL_DMA_QUEUES_EMPTY (1ull << 14)
  337. #define MFC_CNTL_DMA_QUEUES_EMPTY_MASK (1ull << 14)
  338. #define MFC_CNTL_PURGE_DMA_REQUEST (1ull << 15)
  339. #define MFC_CNTL_PURGE_DMA_IN_PROGRESS (1ull << 24)
  340. #define MFC_CNTL_PURGE_DMA_COMPLETE (3ull << 24)
  341. #define MFC_CNTL_PURGE_DMA_STATUS_MASK (3ull << 24)
  342. #define MFC_CNTL_RESTART_DMA_COMMAND (1ull << 32)
  343. #define MFC_CNTL_DMA_COMMAND_REISSUE_PENDING (1ull << 32)
  344. #define MFC_CNTL_DMA_COMMAND_REISSUE_STATUS_MASK (1ull << 32)
  345. #define MFC_CNTL_MFC_PRIVILEGE_STATE (2ull << 33)
  346. #define MFC_CNTL_MFC_PROBLEM_STATE (3ull << 33)
  347. #define MFC_CNTL_MFC_KEY_PROTECTION_STATE_MASK (3ull << 33)
  348. #define MFC_CNTL_DECREMENTER_HALTED (1ull << 35)
  349. #define MFC_CNTL_DECREMENTER_RUNNING (1ull << 40)
  350. #define MFC_CNTL_DECREMENTER_STATUS_MASK (1ull << 40)
  351. u8 pad_0x3008_0x4000[0x4000 - 0x3008]; /* 0x3008 */
  352. /* Interrupt Mailbox */
  353. u64 puint_mb_R; /* 0x4000 */
  354. u8 pad_0x4008_0x4040[0x4040 - 0x4008]; /* 0x4008 */
  355. /* SPU Control */
  356. u64 spu_privcntl_RW; /* 0x4040 */
  357. #define SPU_PRIVCNTL_MODE_NORMAL (0x0ull << 0)
  358. #define SPU_PRIVCNTL_MODE_SINGLE_STEP (0x1ull << 0)
  359. #define SPU_PRIVCNTL_MODE_MASK (0x1ull << 0)
  360. #define SPU_PRIVCNTL_NO_ATTENTION_EVENT (0x0ull << 1)
  361. #define SPU_PRIVCNTL_ATTENTION_EVENT (0x1ull << 1)
  362. #define SPU_PRIVCNTL_ATTENTION_EVENT_MASK (0x1ull << 1)
  363. #define SPU_PRIVCNT_LOAD_REQUEST_NORMAL (0x0ull << 2)
  364. #define SPU_PRIVCNT_LOAD_REQUEST_ENABLE_MASK (0x1ull << 2)
  365. u8 pad_0x4048_0x4058[0x10]; /* 0x4048 */
  366. u64 spu_lslr_RW; /* 0x4058 */
  367. u64 spu_chnlcntptr_RW; /* 0x4060 */
  368. u64 spu_chnlcnt_RW; /* 0x4068 */
  369. u64 spu_chnldata_RW; /* 0x4070 */
  370. u64 spu_cfg_RW; /* 0x4078 */
  371. u8 pad_0x4080_0x5000[0x5000 - 0x4080]; /* 0x4080 */
  372. /* PV2_ImplRegs: Implementation-specific privileged-state 2 regs */
  373. u64 spu_pm_trace_tag_status_RW; /* 0x5000 */
  374. u64 spu_tag_status_query_RW; /* 0x5008 */
  375. #define TAG_STATUS_QUERY_CONDITION_BITS (0x3ull << 32)
  376. #define TAG_STATUS_QUERY_MASK_BITS (0xffffffffull)
  377. u64 spu_cmd_buf1_RW; /* 0x5010 */
  378. #define SPU_COMMAND_BUFFER_1_LSA_BITS (0x7ffffull << 32)
  379. #define SPU_COMMAND_BUFFER_1_EAH_BITS (0xffffffffull)
  380. u64 spu_cmd_buf2_RW; /* 0x5018 */
  381. #define SPU_COMMAND_BUFFER_2_EAL_BITS ((0xffffffffull) << 32)
  382. #define SPU_COMMAND_BUFFER_2_TS_BITS (0xffffull << 16)
  383. #define SPU_COMMAND_BUFFER_2_TAG_BITS (0x3full)
  384. u64 spu_atomic_status_RW; /* 0x5020 */
  385. } __attribute__ ((aligned(0x20000)));
  386. /* SPU Privilege 1 State Area */
  387. struct spu_priv1 {
  388. /* Control and Configuration Area */
  389. u64 mfc_sr1_RW; /* 0x000 */
  390. #define MFC_STATE1_LOCAL_STORAGE_DECODE_MASK 0x01ull
  391. #define MFC_STATE1_BUS_TLBIE_MASK 0x02ull
  392. #define MFC_STATE1_REAL_MODE_OFFSET_ENABLE_MASK 0x04ull
  393. #define MFC_STATE1_PROBLEM_STATE_MASK 0x08ull
  394. #define MFC_STATE1_RELOCATE_MASK 0x10ull
  395. #define MFC_STATE1_MASTER_RUN_CONTROL_MASK 0x20ull
  396. #define MFC_STATE1_TABLE_SEARCH_MASK 0x40ull
  397. u64 mfc_lpid_RW; /* 0x008 */
  398. u64 spu_idr_RW; /* 0x010 */
  399. u64 mfc_vr_RO; /* 0x018 */
  400. #define MFC_VERSION_BITS (0xffff << 16)
  401. #define MFC_REVISION_BITS (0xffff)
  402. #define MFC_GET_VERSION_BITS(vr) (((vr) & MFC_VERSION_BITS) >> 16)
  403. #define MFC_GET_REVISION_BITS(vr) ((vr) & MFC_REVISION_BITS)
  404. u64 spu_vr_RO; /* 0x020 */
  405. #define SPU_VERSION_BITS (0xffff << 16)
  406. #define SPU_REVISION_BITS (0xffff)
  407. #define SPU_GET_VERSION_BITS(vr) (vr & SPU_VERSION_BITS) >> 16
  408. #define SPU_GET_REVISION_BITS(vr) (vr & SPU_REVISION_BITS)
  409. u8 pad_0x28_0x100[0x100 - 0x28]; /* 0x28 */
  410. /* Interrupt Area */
  411. u64 int_mask_RW[3]; /* 0x100 */
  412. #define CLASS0_ENABLE_DMA_ALIGNMENT_INTR 0x1L
  413. #define CLASS0_ENABLE_INVALID_DMA_COMMAND_INTR 0x2L
  414. #define CLASS0_ENABLE_SPU_ERROR_INTR 0x4L
  415. #define CLASS0_ENABLE_MFC_FIR_INTR 0x8L
  416. #define CLASS1_ENABLE_SEGMENT_FAULT_INTR 0x1L
  417. #define CLASS1_ENABLE_STORAGE_FAULT_INTR 0x2L
  418. #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_GET_INTR 0x4L
  419. #define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_PUT_INTR 0x8L
  420. #define CLASS2_ENABLE_MAILBOX_INTR 0x1L
  421. #define CLASS2_ENABLE_SPU_STOP_INTR 0x2L
  422. #define CLASS2_ENABLE_SPU_HALT_INTR 0x4L
  423. #define CLASS2_ENABLE_SPU_DMA_TAG_GROUP_COMPLETE_INTR 0x8L
  424. #define CLASS2_ENABLE_MAILBOX_THRESHOLD_INTR 0x10L
  425. u8 pad_0x118_0x140[0x28]; /* 0x118 */
  426. u64 int_stat_RW[3]; /* 0x140 */
  427. #define CLASS0_DMA_ALIGNMENT_INTR 0x1L
  428. #define CLASS0_INVALID_DMA_COMMAND_INTR 0x2L
  429. #define CLASS0_SPU_ERROR_INTR 0x4L
  430. #define CLASS0_INTR_MASK 0x7L
  431. #define CLASS1_SEGMENT_FAULT_INTR 0x1L
  432. #define CLASS1_STORAGE_FAULT_INTR 0x2L
  433. #define CLASS1_LS_COMPARE_SUSPEND_ON_GET_INTR 0x4L
  434. #define CLASS1_LS_COMPARE_SUSPEND_ON_PUT_INTR 0x8L
  435. #define CLASS1_INTR_MASK 0xfL
  436. #define CLASS2_MAILBOX_INTR 0x1L
  437. #define CLASS2_SPU_STOP_INTR 0x2L
  438. #define CLASS2_SPU_HALT_INTR 0x4L
  439. #define CLASS2_SPU_DMA_TAG_GROUP_COMPLETE_INTR 0x8L
  440. #define CLASS2_MAILBOX_THRESHOLD_INTR 0x10L
  441. #define CLASS2_INTR_MASK 0x1fL
  442. u8 pad_0x158_0x180[0x28]; /* 0x158 */
  443. u64 int_route_RW; /* 0x180 */
  444. /* Interrupt Routing */
  445. u8 pad_0x188_0x200[0x200 - 0x188]; /* 0x188 */
  446. /* Atomic Unit Control Area */
  447. u64 mfc_atomic_flush_RW; /* 0x200 */
  448. #define mfc_atomic_flush_enable 0x1L
  449. u8 pad_0x208_0x280[0x78]; /* 0x208 */
  450. u64 resource_allocation_groupID_RW; /* 0x280 */
  451. u64 resource_allocation_enable_RW; /* 0x288 */
  452. u8 pad_0x290_0x3c8[0x3c8 - 0x290]; /* 0x290 */
  453. /* SPU_Cache_ImplRegs: Implementation-dependent cache registers */
  454. u64 smf_sbi_signal_sel; /* 0x3c8 */
  455. #define smf_sbi_mask_lsb 56
  456. #define smf_sbi_shift (63 - smf_sbi_mask_lsb)
  457. #define smf_sbi_mask (0x301LL << smf_sbi_shift)
  458. #define smf_sbi_bus0_bits (0x001LL << smf_sbi_shift)
  459. #define smf_sbi_bus2_bits (0x100LL << smf_sbi_shift)
  460. #define smf_sbi2_bus0_bits (0x201LL << smf_sbi_shift)
  461. #define smf_sbi2_bus2_bits (0x300LL << smf_sbi_shift)
  462. u64 smf_ato_signal_sel; /* 0x3d0 */
  463. #define smf_ato_mask_lsb 35
  464. #define smf_ato_shift (63 - smf_ato_mask_lsb)
  465. #define smf_ato_mask (0x3LL << smf_ato_shift)
  466. #define smf_ato_bus0_bits (0x2LL << smf_ato_shift)
  467. #define smf_ato_bus2_bits (0x1LL << smf_ato_shift)
  468. u8 pad_0x3d8_0x400[0x400 - 0x3d8]; /* 0x3d8 */
  469. /* TLB Management Registers */
  470. u64 mfc_sdr_RW; /* 0x400 */
  471. u8 pad_0x408_0x500[0xf8]; /* 0x408 */
  472. u64 tlb_index_hint_RO; /* 0x500 */
  473. u64 tlb_index_W; /* 0x508 */
  474. u64 tlb_vpn_RW; /* 0x510 */
  475. u64 tlb_rpn_RW; /* 0x518 */
  476. u8 pad_0x520_0x540[0x20]; /* 0x520 */
  477. u64 tlb_invalidate_entry_W; /* 0x540 */
  478. u64 tlb_invalidate_all_W; /* 0x548 */
  479. u8 pad_0x550_0x580[0x580 - 0x550]; /* 0x550 */
  480. /* SPU_MMU_ImplRegs: Implementation-dependent MMU registers */
  481. u64 smm_hid; /* 0x580 */
  482. #define PAGE_SIZE_MASK 0xf000000000000000ull
  483. #define PAGE_SIZE_16MB_64KB 0x2000000000000000ull
  484. u8 pad_0x588_0x600[0x600 - 0x588]; /* 0x588 */
  485. /* MFC Status/Control Area */
  486. u64 mfc_accr_RW; /* 0x600 */
  487. #define MFC_ACCR_EA_ACCESS_GET (1 << 0)
  488. #define MFC_ACCR_EA_ACCESS_PUT (1 << 1)
  489. #define MFC_ACCR_LS_ACCESS_GET (1 << 3)
  490. #define MFC_ACCR_LS_ACCESS_PUT (1 << 4)
  491. u8 pad_0x608_0x610[0x8]; /* 0x608 */
  492. u64 mfc_dsisr_RW; /* 0x610 */
  493. #define MFC_DSISR_PTE_NOT_FOUND (1 << 30)
  494. #define MFC_DSISR_ACCESS_DENIED (1 << 27)
  495. #define MFC_DSISR_ATOMIC (1 << 26)
  496. #define MFC_DSISR_ACCESS_PUT (1 << 25)
  497. #define MFC_DSISR_ADDR_MATCH (1 << 22)
  498. #define MFC_DSISR_LS (1 << 17)
  499. #define MFC_DSISR_L (1 << 16)
  500. #define MFC_DSISR_ADDRESS_OVERFLOW (1 << 0)
  501. u8 pad_0x618_0x620[0x8]; /* 0x618 */
  502. u64 mfc_dar_RW; /* 0x620 */
  503. u8 pad_0x628_0x700[0x700 - 0x628]; /* 0x628 */
  504. /* Replacement Management Table (RMT) Area */
  505. u64 rmt_index_RW; /* 0x700 */
  506. u8 pad_0x708_0x710[0x8]; /* 0x708 */
  507. u64 rmt_data1_RW; /* 0x710 */
  508. u8 pad_0x718_0x800[0x800 - 0x718]; /* 0x718 */
  509. /* Control/Configuration Registers */
  510. u64 mfc_dsir_R; /* 0x800 */
  511. #define MFC_DSIR_Q (1 << 31)
  512. #define MFC_DSIR_SPU_QUEUE MFC_DSIR_Q
  513. u64 mfc_lsacr_RW; /* 0x808 */
  514. #define MFC_LSACR_COMPARE_MASK ((~0ull) << 32)
  515. #define MFC_LSACR_COMPARE_ADDR ((~0ull) >> 32)
  516. u64 mfc_lscrr_R; /* 0x810 */
  517. #define MFC_LSCRR_Q (1 << 31)
  518. #define MFC_LSCRR_SPU_QUEUE MFC_LSCRR_Q
  519. #define MFC_LSCRR_QI_SHIFT 32
  520. #define MFC_LSCRR_QI_MASK ((~0ull) << MFC_LSCRR_QI_SHIFT)
  521. u8 pad_0x818_0x820[0x8]; /* 0x818 */
  522. u64 mfc_tclass_id_RW; /* 0x820 */
  523. #define MFC_TCLASS_ID_ENABLE (1L << 0L)
  524. #define MFC_TCLASS_SLOT2_ENABLE (1L << 5L)
  525. #define MFC_TCLASS_SLOT1_ENABLE (1L << 6L)
  526. #define MFC_TCLASS_SLOT0_ENABLE (1L << 7L)
  527. #define MFC_TCLASS_QUOTA_2_SHIFT 8L
  528. #define MFC_TCLASS_QUOTA_1_SHIFT 16L
  529. #define MFC_TCLASS_QUOTA_0_SHIFT 24L
  530. #define MFC_TCLASS_QUOTA_2_MASK (0x1FL << MFC_TCLASS_QUOTA_2_SHIFT)
  531. #define MFC_TCLASS_QUOTA_1_MASK (0x1FL << MFC_TCLASS_QUOTA_1_SHIFT)
  532. #define MFC_TCLASS_QUOTA_0_MASK (0x1FL << MFC_TCLASS_QUOTA_0_SHIFT)
  533. u8 pad_0x828_0x900[0x900 - 0x828]; /* 0x828 */
  534. /* Real Mode Support Registers */
  535. u64 mfc_rm_boundary; /* 0x900 */
  536. u8 pad_0x908_0x938[0x30]; /* 0x908 */
  537. u64 smf_dma_signal_sel; /* 0x938 */
  538. #define mfc_dma1_mask_lsb 41
  539. #define mfc_dma1_shift (63 - mfc_dma1_mask_lsb)
  540. #define mfc_dma1_mask (0x3LL << mfc_dma1_shift)
  541. #define mfc_dma1_bits (0x1LL << mfc_dma1_shift)
  542. #define mfc_dma2_mask_lsb 43
  543. #define mfc_dma2_shift (63 - mfc_dma2_mask_lsb)
  544. #define mfc_dma2_mask (0x3LL << mfc_dma2_shift)
  545. #define mfc_dma2_bits (0x1LL << mfc_dma2_shift)
  546. u8 pad_0x940_0xa38[0xf8]; /* 0x940 */
  547. u64 smm_signal_sel; /* 0xa38 */
  548. #define smm_sig_mask_lsb 12
  549. #define smm_sig_shift (63 - smm_sig_mask_lsb)
  550. #define smm_sig_mask (0x3LL << smm_sig_shift)
  551. #define smm_sig_bus0_bits (0x2LL << smm_sig_shift)
  552. #define smm_sig_bus2_bits (0x1LL << smm_sig_shift)
  553. u8 pad_0xa40_0xc00[0xc00 - 0xa40]; /* 0xa40 */
  554. /* DMA Command Error Area */
  555. u64 mfc_cer_R; /* 0xc00 */
  556. #define MFC_CER_Q (1 << 31)
  557. #define MFC_CER_SPU_QUEUE MFC_CER_Q
  558. u8 pad_0xc08_0x1000[0x1000 - 0xc08]; /* 0xc08 */
  559. /* PV1_ImplRegs: Implementation-dependent privileged-state 1 regs */
  560. /* DMA Command Error Area */
  561. u64 spu_ecc_cntl_RW; /* 0x1000 */
  562. #define SPU_ECC_CNTL_E (1ull << 0ull)
  563. #define SPU_ECC_CNTL_ENABLE SPU_ECC_CNTL_E
  564. #define SPU_ECC_CNTL_DISABLE (~SPU_ECC_CNTL_E & 1L)
  565. #define SPU_ECC_CNTL_S (1ull << 1ull)
  566. #define SPU_ECC_STOP_AFTER_ERROR SPU_ECC_CNTL_S
  567. #define SPU_ECC_CONTINUE_AFTER_ERROR (~SPU_ECC_CNTL_S & 2L)
  568. #define SPU_ECC_CNTL_B (1ull << 2ull)
  569. #define SPU_ECC_BACKGROUND_ENABLE SPU_ECC_CNTL_B
  570. #define SPU_ECC_BACKGROUND_DISABLE (~SPU_ECC_CNTL_B & 4L)
  571. #define SPU_ECC_CNTL_I_SHIFT 3ull
  572. #define SPU_ECC_CNTL_I_MASK (3ull << SPU_ECC_CNTL_I_SHIFT)
  573. #define SPU_ECC_WRITE_ALWAYS (~SPU_ECC_CNTL_I & 12L)
  574. #define SPU_ECC_WRITE_CORRECTABLE (1ull << SPU_ECC_CNTL_I_SHIFT)
  575. #define SPU_ECC_WRITE_UNCORRECTABLE (3ull << SPU_ECC_CNTL_I_SHIFT)
  576. #define SPU_ECC_CNTL_D (1ull << 5ull)
  577. #define SPU_ECC_DETECTION_ENABLE SPU_ECC_CNTL_D
  578. #define SPU_ECC_DETECTION_DISABLE (~SPU_ECC_CNTL_D & 32L)
  579. u64 spu_ecc_stat_RW; /* 0x1008 */
  580. #define SPU_ECC_CORRECTED_ERROR (1ull << 0ul)
  581. #define SPU_ECC_UNCORRECTED_ERROR (1ull << 1ul)
  582. #define SPU_ECC_SCRUB_COMPLETE (1ull << 2ul)
  583. #define SPU_ECC_SCRUB_IN_PROGRESS (1ull << 3ul)
  584. #define SPU_ECC_INSTRUCTION_ERROR (1ull << 4ul)
  585. #define SPU_ECC_DATA_ERROR (1ull << 5ul)
  586. #define SPU_ECC_DMA_ERROR (1ull << 6ul)
  587. #define SPU_ECC_STATUS_CNT_MASK (256ull << 8)
  588. u64 spu_ecc_addr_RW; /* 0x1010 */
  589. u64 spu_err_mask_RW; /* 0x1018 */
  590. #define SPU_ERR_ILLEGAL_INSTR (1ull << 0ul)
  591. #define SPU_ERR_ILLEGAL_CHANNEL (1ull << 1ul)
  592. u8 pad_0x1020_0x1028[0x1028 - 0x1020]; /* 0x1020 */
  593. /* SPU Debug-Trace Bus (DTB) Selection Registers */
  594. u64 spu_trig0_sel; /* 0x1028 */
  595. u64 spu_trig1_sel; /* 0x1030 */
  596. u64 spu_trig2_sel; /* 0x1038 */
  597. u64 spu_trig3_sel; /* 0x1040 */
  598. u64 spu_trace_sel; /* 0x1048 */
  599. #define spu_trace_sel_mask 0x1f1fLL
  600. #define spu_trace_sel_bus0_bits 0x1000LL
  601. #define spu_trace_sel_bus2_bits 0x0010LL
  602. u64 spu_event0_sel; /* 0x1050 */
  603. u64 spu_event1_sel; /* 0x1058 */
  604. u64 spu_event2_sel; /* 0x1060 */
  605. u64 spu_event3_sel; /* 0x1068 */
  606. u64 spu_trace_cntl; /* 0x1070 */
  607. } __attribute__ ((aligned(0x2000)));
  608. #endif /* __KERNEL__ */
  609. #endif