ipic.h 3.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * IPIC external definitions and structure.
  4. *
  5. * Maintainer: Kumar Gala <[email protected]>
  6. *
  7. * Copyright 2005 Freescale Semiconductor, Inc
  8. */
  9. #ifdef __KERNEL__
  10. #ifndef __ASM_IPIC_H__
  11. #define __ASM_IPIC_H__
  12. #include <linux/irq.h>
  13. /* Flags when we init the IPIC */
  14. #define IPIC_SPREADMODE_GRP_A 0x00000001
  15. #define IPIC_SPREADMODE_GRP_B 0x00000002
  16. #define IPIC_SPREADMODE_GRP_C 0x00000004
  17. #define IPIC_SPREADMODE_GRP_D 0x00000008
  18. #define IPIC_SPREADMODE_MIX_A 0x00000010
  19. #define IPIC_SPREADMODE_MIX_B 0x00000020
  20. #define IPIC_DISABLE_MCP_OUT 0x00000040
  21. #define IPIC_IRQ0_MCP 0x00000080
  22. /* IPIC registers offsets */
  23. #define IPIC_SICFR 0x00 /* System Global Interrupt Configuration Register */
  24. #define IPIC_SIVCR 0x04 /* System Global Interrupt Vector Register */
  25. #define IPIC_SIPNR_H 0x08 /* System Internal Interrupt Pending Register (HIGH) */
  26. #define IPIC_SIPNR_L 0x0C /* System Internal Interrupt Pending Register (LOW) */
  27. #define IPIC_SIPRR_A 0x10 /* System Internal Interrupt group A Priority Register */
  28. #define IPIC_SIPRR_B 0x14 /* System Internal Interrupt group B Priority Register */
  29. #define IPIC_SIPRR_C 0x18 /* System Internal Interrupt group C Priority Register */
  30. #define IPIC_SIPRR_D 0x1C /* System Internal Interrupt group D Priority Register */
  31. #define IPIC_SIMSR_H 0x20 /* System Internal Interrupt Mask Register (HIGH) */
  32. #define IPIC_SIMSR_L 0x24 /* System Internal Interrupt Mask Register (LOW) */
  33. #define IPIC_SICNR 0x28 /* System Internal Interrupt Control Register */
  34. #define IPIC_SEPNR 0x2C /* System External Interrupt Pending Register */
  35. #define IPIC_SMPRR_A 0x30 /* System Mixed Interrupt group A Priority Register */
  36. #define IPIC_SMPRR_B 0x34 /* System Mixed Interrupt group B Priority Register */
  37. #define IPIC_SEMSR 0x38 /* System External Interrupt Mask Register */
  38. #define IPIC_SECNR 0x3C /* System External Interrupt Control Register */
  39. #define IPIC_SERSR 0x40 /* System Error Status Register */
  40. #define IPIC_SERMR 0x44 /* System Error Mask Register */
  41. #define IPIC_SERCR 0x48 /* System Error Control Register */
  42. #define IPIC_SIFCR_H 0x50 /* System Internal Interrupt Force Register (HIGH) */
  43. #define IPIC_SIFCR_L 0x54 /* System Internal Interrupt Force Register (LOW) */
  44. #define IPIC_SEFCR 0x58 /* System External Interrupt Force Register */
  45. #define IPIC_SERFR 0x5C /* System Error Force Register */
  46. #define IPIC_SCVCR 0x60 /* System Critical Interrupt Vector Register */
  47. #define IPIC_SMVCR 0x64 /* System Management Interrupt Vector Register */
  48. enum ipic_prio_grp {
  49. IPIC_INT_GRP_A = IPIC_SIPRR_A,
  50. IPIC_INT_GRP_D = IPIC_SIPRR_D,
  51. IPIC_MIX_GRP_A = IPIC_SMPRR_A,
  52. IPIC_MIX_GRP_B = IPIC_SMPRR_B,
  53. };
  54. enum ipic_mcp_irq {
  55. IPIC_MCP_IRQ0 = 0,
  56. IPIC_MCP_WDT = 1,
  57. IPIC_MCP_SBA = 2,
  58. IPIC_MCP_PCI1 = 5,
  59. IPIC_MCP_PCI2 = 6,
  60. IPIC_MCP_MU = 7,
  61. };
  62. void __init ipic_set_default_priority(void);
  63. extern u32 ipic_get_mcp_status(void);
  64. extern void ipic_clear_mcp_status(u32 mask);
  65. extern struct ipic * ipic_init(struct device_node *node, unsigned int flags);
  66. extern unsigned int ipic_get_irq(void);
  67. #endif /* __ASM_IPIC_H__ */
  68. #endif /* __KERNEL__ */