iommu.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  4. * Rewrite, cleanup:
  5. * Copyright (C) 2004 Olof Johansson <[email protected]>, IBM Corporation
  6. */
  7. #ifndef _ASM_IOMMU_H
  8. #define _ASM_IOMMU_H
  9. #ifdef __KERNEL__
  10. #include <linux/compiler.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/device.h>
  13. #include <linux/dma-map-ops.h>
  14. #include <linux/bitops.h>
  15. #include <asm/machdep.h>
  16. #include <asm/types.h>
  17. #include <asm/pci-bridge.h>
  18. #include <asm/asm-const.h>
  19. #define IOMMU_PAGE_SHIFT_4K 12
  20. #define IOMMU_PAGE_SIZE_4K (ASM_CONST(1) << IOMMU_PAGE_SHIFT_4K)
  21. #define IOMMU_PAGE_MASK_4K (~((1 << IOMMU_PAGE_SHIFT_4K) - 1))
  22. #define IOMMU_PAGE_ALIGN_4K(addr) ALIGN(addr, IOMMU_PAGE_SIZE_4K)
  23. #define IOMMU_PAGE_SIZE(tblptr) (ASM_CONST(1) << (tblptr)->it_page_shift)
  24. #define IOMMU_PAGE_MASK(tblptr) (~((1 << (tblptr)->it_page_shift) - 1))
  25. #define IOMMU_PAGE_ALIGN(addr, tblptr) ALIGN(addr, IOMMU_PAGE_SIZE(tblptr))
  26. /* Boot time flags */
  27. extern int iommu_is_off;
  28. extern int iommu_force_on;
  29. struct iommu_table_ops {
  30. /*
  31. * When called with direction==DMA_NONE, it is equal to clear().
  32. * uaddr is a linear map address.
  33. */
  34. int (*set)(struct iommu_table *tbl,
  35. long index, long npages,
  36. unsigned long uaddr,
  37. enum dma_data_direction direction,
  38. unsigned long attrs);
  39. #ifdef CONFIG_IOMMU_API
  40. /*
  41. * Exchanges existing TCE with new TCE plus direction bits;
  42. * returns old TCE and DMA direction mask.
  43. * @tce is a physical address.
  44. */
  45. int (*xchg_no_kill)(struct iommu_table *tbl,
  46. long index,
  47. unsigned long *hpa,
  48. enum dma_data_direction *direction);
  49. void (*tce_kill)(struct iommu_table *tbl,
  50. unsigned long index,
  51. unsigned long pages);
  52. __be64 *(*useraddrptr)(struct iommu_table *tbl, long index, bool alloc);
  53. #endif
  54. void (*clear)(struct iommu_table *tbl,
  55. long index, long npages);
  56. /* get() returns a physical address */
  57. unsigned long (*get)(struct iommu_table *tbl, long index);
  58. void (*flush)(struct iommu_table *tbl);
  59. void (*free)(struct iommu_table *tbl);
  60. };
  61. /* These are used by VIO */
  62. extern struct iommu_table_ops iommu_table_lpar_multi_ops;
  63. extern struct iommu_table_ops iommu_table_pseries_ops;
  64. /*
  65. * IOMAP_MAX_ORDER defines the largest contiguous block
  66. * of dma space we can get. IOMAP_MAX_ORDER = 13
  67. * allows up to 2**12 pages (4096 * 4096) = 16 MB
  68. */
  69. #define IOMAP_MAX_ORDER 13
  70. #define IOMMU_POOL_HASHBITS 2
  71. #define IOMMU_NR_POOLS (1 << IOMMU_POOL_HASHBITS)
  72. struct iommu_pool {
  73. unsigned long start;
  74. unsigned long end;
  75. unsigned long hint;
  76. spinlock_t lock;
  77. } ____cacheline_aligned_in_smp;
  78. struct iommu_table {
  79. unsigned long it_busno; /* Bus number this table belongs to */
  80. unsigned long it_size; /* Size of iommu table in entries */
  81. unsigned long it_indirect_levels;
  82. unsigned long it_level_size;
  83. unsigned long it_allocated_size;
  84. unsigned long it_offset; /* Offset into global table */
  85. unsigned long it_base; /* mapped address of tce table */
  86. unsigned long it_index; /* which iommu table this is */
  87. unsigned long it_type; /* type: PCI or Virtual Bus */
  88. unsigned long it_blocksize; /* Entries in each block (cacheline) */
  89. unsigned long poolsize;
  90. unsigned long nr_pools;
  91. struct iommu_pool large_pool;
  92. struct iommu_pool pools[IOMMU_NR_POOLS];
  93. unsigned long *it_map; /* A simple allocation bitmap for now */
  94. unsigned long it_page_shift;/* table iommu page size */
  95. struct list_head it_group_list;/* List of iommu_table_group_link */
  96. __be64 *it_userspace; /* userspace view of the table */
  97. struct iommu_table_ops *it_ops;
  98. struct kref it_kref;
  99. int it_nid;
  100. unsigned long it_reserved_start; /* Start of not-DMA-able (MMIO) area */
  101. unsigned long it_reserved_end;
  102. };
  103. #define IOMMU_TABLE_USERSPACE_ENTRY_RO(tbl, entry) \
  104. ((tbl)->it_ops->useraddrptr((tbl), (entry), false))
  105. #define IOMMU_TABLE_USERSPACE_ENTRY(tbl, entry) \
  106. ((tbl)->it_ops->useraddrptr((tbl), (entry), true))
  107. /* Pure 2^n version of get_order */
  108. static inline __attribute_const__
  109. int get_iommu_order(unsigned long size, struct iommu_table *tbl)
  110. {
  111. return __ilog2((size - 1) >> tbl->it_page_shift) + 1;
  112. }
  113. struct scatterlist;
  114. #ifdef CONFIG_PPC64
  115. static inline void set_iommu_table_base(struct device *dev,
  116. struct iommu_table *base)
  117. {
  118. dev->archdata.iommu_table_base = base;
  119. }
  120. static inline void *get_iommu_table_base(struct device *dev)
  121. {
  122. return dev->archdata.iommu_table_base;
  123. }
  124. extern int dma_iommu_dma_supported(struct device *dev, u64 mask);
  125. extern struct iommu_table *iommu_tce_table_get(struct iommu_table *tbl);
  126. extern int iommu_tce_table_put(struct iommu_table *tbl);
  127. /* Initializes an iommu_table based in values set in the passed-in
  128. * structure
  129. */
  130. extern struct iommu_table *iommu_init_table(struct iommu_table *tbl,
  131. int nid, unsigned long res_start, unsigned long res_end);
  132. bool iommu_table_in_use(struct iommu_table *tbl);
  133. #define IOMMU_TABLE_GROUP_MAX_TABLES 2
  134. struct iommu_table_group;
  135. struct iommu_table_group_ops {
  136. unsigned long (*get_table_size)(
  137. __u32 page_shift,
  138. __u64 window_size,
  139. __u32 levels);
  140. long (*create_table)(struct iommu_table_group *table_group,
  141. int num,
  142. __u32 page_shift,
  143. __u64 window_size,
  144. __u32 levels,
  145. struct iommu_table **ptbl);
  146. long (*set_window)(struct iommu_table_group *table_group,
  147. int num,
  148. struct iommu_table *tblnew);
  149. long (*unset_window)(struct iommu_table_group *table_group,
  150. int num);
  151. /* Switch ownership from platform code to external user (e.g. VFIO) */
  152. void (*take_ownership)(struct iommu_table_group *table_group);
  153. /* Switch ownership from external user (e.g. VFIO) back to core */
  154. void (*release_ownership)(struct iommu_table_group *table_group);
  155. };
  156. struct iommu_table_group_link {
  157. struct list_head next;
  158. struct rcu_head rcu;
  159. struct iommu_table_group *table_group;
  160. };
  161. struct iommu_table_group {
  162. /* IOMMU properties */
  163. __u32 tce32_start;
  164. __u32 tce32_size;
  165. __u64 pgsizes; /* Bitmap of supported page sizes */
  166. __u32 max_dynamic_windows_supported;
  167. __u32 max_levels;
  168. struct iommu_group *group;
  169. struct iommu_table *tables[IOMMU_TABLE_GROUP_MAX_TABLES];
  170. struct iommu_table_group_ops *ops;
  171. };
  172. #ifdef CONFIG_IOMMU_API
  173. extern void iommu_register_group(struct iommu_table_group *table_group,
  174. int pci_domain_number, unsigned long pe_num);
  175. extern int iommu_add_device(struct iommu_table_group *table_group,
  176. struct device *dev);
  177. extern void iommu_del_device(struct device *dev);
  178. extern long iommu_tce_xchg(struct mm_struct *mm, struct iommu_table *tbl,
  179. unsigned long entry, unsigned long *hpa,
  180. enum dma_data_direction *direction);
  181. extern long iommu_tce_xchg_no_kill(struct mm_struct *mm,
  182. struct iommu_table *tbl,
  183. unsigned long entry, unsigned long *hpa,
  184. enum dma_data_direction *direction);
  185. extern void iommu_tce_kill(struct iommu_table *tbl,
  186. unsigned long entry, unsigned long pages);
  187. #else
  188. static inline void iommu_register_group(struct iommu_table_group *table_group,
  189. int pci_domain_number,
  190. unsigned long pe_num)
  191. {
  192. }
  193. static inline int iommu_add_device(struct iommu_table_group *table_group,
  194. struct device *dev)
  195. {
  196. return 0;
  197. }
  198. static inline void iommu_del_device(struct device *dev)
  199. {
  200. }
  201. #endif /* !CONFIG_IOMMU_API */
  202. u64 dma_iommu_get_required_mask(struct device *dev);
  203. #else
  204. static inline void *get_iommu_table_base(struct device *dev)
  205. {
  206. return NULL;
  207. }
  208. static inline int dma_iommu_dma_supported(struct device *dev, u64 mask)
  209. {
  210. return 0;
  211. }
  212. #endif /* CONFIG_PPC64 */
  213. extern int ppc_iommu_map_sg(struct device *dev, struct iommu_table *tbl,
  214. struct scatterlist *sglist, int nelems,
  215. unsigned long mask,
  216. enum dma_data_direction direction,
  217. unsigned long attrs);
  218. extern void ppc_iommu_unmap_sg(struct iommu_table *tbl,
  219. struct scatterlist *sglist,
  220. int nelems,
  221. enum dma_data_direction direction,
  222. unsigned long attrs);
  223. extern void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
  224. size_t size, dma_addr_t *dma_handle,
  225. unsigned long mask, gfp_t flag, int node);
  226. extern void iommu_free_coherent(struct iommu_table *tbl, size_t size,
  227. void *vaddr, dma_addr_t dma_handle);
  228. extern dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
  229. struct page *page, unsigned long offset,
  230. size_t size, unsigned long mask,
  231. enum dma_data_direction direction,
  232. unsigned long attrs);
  233. extern void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
  234. size_t size, enum dma_data_direction direction,
  235. unsigned long attrs);
  236. void __init iommu_init_early_pSeries(void);
  237. extern void iommu_init_early_dart(struct pci_controller_ops *controller_ops);
  238. extern void iommu_init_early_pasemi(void);
  239. #if defined(CONFIG_PPC64) && defined(CONFIG_PM)
  240. static inline void iommu_restore(void)
  241. {
  242. if (ppc_md.iommu_restore)
  243. ppc_md.iommu_restore();
  244. }
  245. #endif
  246. /* The API to support IOMMU operations for VFIO */
  247. extern int iommu_tce_check_ioba(unsigned long page_shift,
  248. unsigned long offset, unsigned long size,
  249. unsigned long ioba, unsigned long npages);
  250. extern int iommu_tce_check_gpa(unsigned long page_shift,
  251. unsigned long gpa);
  252. #define iommu_tce_clear_param_check(tbl, ioba, tce_value, npages) \
  253. (iommu_tce_check_ioba((tbl)->it_page_shift, \
  254. (tbl)->it_offset, (tbl)->it_size, \
  255. (ioba), (npages)) || (tce_value))
  256. #define iommu_tce_put_param_check(tbl, ioba, gpa) \
  257. (iommu_tce_check_ioba((tbl)->it_page_shift, \
  258. (tbl)->it_offset, (tbl)->it_size, \
  259. (ioba), 1) || \
  260. iommu_tce_check_gpa((tbl)->it_page_shift, (gpa)))
  261. extern void iommu_flush_tce(struct iommu_table *tbl);
  262. extern int iommu_take_ownership(struct iommu_table *tbl);
  263. extern void iommu_release_ownership(struct iommu_table *tbl);
  264. extern enum dma_data_direction iommu_tce_direction(unsigned long tce);
  265. extern unsigned long iommu_direction_to_tce_perm(enum dma_data_direction dir);
  266. #ifdef CONFIG_PPC_CELL_NATIVE
  267. extern bool iommu_fixed_is_weak;
  268. #else
  269. #define iommu_fixed_is_weak false
  270. #endif
  271. extern const struct dma_map_ops dma_iommu_ops;
  272. #endif /* __KERNEL__ */
  273. #endif /* _ASM_IOMMU_H */