io.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. #ifndef _ASM_POWERPC_IO_H
  3. #define _ASM_POWERPC_IO_H
  4. #ifdef __KERNEL__
  5. #define ARCH_HAS_IOREMAP_WC
  6. #ifdef CONFIG_PPC32
  7. #define ARCH_HAS_IOREMAP_WT
  8. #endif
  9. /*
  10. */
  11. /* Check of existence of legacy devices */
  12. extern int check_legacy_ioport(unsigned long base_port);
  13. #define I8042_DATA_REG 0x60
  14. #define FDC_BASE 0x3f0
  15. #if defined(CONFIG_PPC64) && defined(CONFIG_PCI)
  16. extern struct pci_dev *isa_bridge_pcidev;
  17. /*
  18. * has legacy ISA devices ?
  19. */
  20. #define arch_has_dev_port() (isa_bridge_pcidev != NULL || isa_io_special)
  21. #endif
  22. #include <linux/device.h>
  23. #include <linux/compiler.h>
  24. #include <linux/mm.h>
  25. #include <asm/page.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/synch.h>
  28. #include <asm/delay.h>
  29. #include <asm/mmiowb.h>
  30. #include <asm/mmu.h>
  31. #define SIO_CONFIG_RA 0x398
  32. #define SIO_CONFIG_RD 0x399
  33. /* 32 bits uses slightly different variables for the various IO
  34. * bases. Most of this file only uses _IO_BASE though which we
  35. * define properly based on the platform
  36. */
  37. #ifndef CONFIG_PCI
  38. #define _IO_BASE 0
  39. #define _ISA_MEM_BASE 0
  40. #define PCI_DRAM_OFFSET 0
  41. #elif defined(CONFIG_PPC32)
  42. #define _IO_BASE isa_io_base
  43. #define _ISA_MEM_BASE isa_mem_base
  44. #define PCI_DRAM_OFFSET pci_dram_offset
  45. #else
  46. #define _IO_BASE pci_io_base
  47. #define _ISA_MEM_BASE isa_mem_base
  48. #define PCI_DRAM_OFFSET 0
  49. #endif
  50. extern unsigned long isa_io_base;
  51. extern unsigned long pci_io_base;
  52. extern unsigned long pci_dram_offset;
  53. extern resource_size_t isa_mem_base;
  54. /* Boolean set by platform if PIO accesses are suppored while _IO_BASE
  55. * is not set or addresses cannot be translated to MMIO. This is typically
  56. * set when the platform supports "special" PIO accesses via a non memory
  57. * mapped mechanism, and allows things like the early udbg UART code to
  58. * function.
  59. */
  60. extern bool isa_io_special;
  61. #ifdef CONFIG_PPC32
  62. #if defined(CONFIG_PPC_INDIRECT_PIO) || defined(CONFIG_PPC_INDIRECT_MMIO)
  63. #error CONFIG_PPC_INDIRECT_{PIO,MMIO} are not yet supported on 32 bits
  64. #endif
  65. #endif
  66. /*
  67. *
  68. * Low level MMIO accessors
  69. *
  70. * This provides the non-bus specific accessors to MMIO. Those are PowerPC
  71. * specific and thus shouldn't be used in generic code. The accessors
  72. * provided here are:
  73. *
  74. * in_8, in_le16, in_be16, in_le32, in_be32, in_le64, in_be64
  75. * out_8, out_le16, out_be16, out_le32, out_be32, out_le64, out_be64
  76. * _insb, _insw_ns, _insl_ns, _outsb, _outsw_ns, _outsl_ns
  77. *
  78. * Those operate directly on a kernel virtual address. Note that the prototype
  79. * for the out_* accessors has the arguments in opposite order from the usual
  80. * linux PCI accessors. Unlike those, they take the address first and the value
  81. * next.
  82. *
  83. * Note: I might drop the _ns suffix on the stream operations soon as it is
  84. * simply normal for stream operations to not swap in the first place.
  85. *
  86. */
  87. #define DEF_MMIO_IN_X(name, size, insn) \
  88. static inline u##size name(const volatile u##size __iomem *addr) \
  89. { \
  90. u##size ret; \
  91. __asm__ __volatile__("sync;"#insn" %0,%y1;twi 0,%0,0;isync" \
  92. : "=r" (ret) : "Z" (*addr) : "memory"); \
  93. return ret; \
  94. }
  95. #define DEF_MMIO_OUT_X(name, size, insn) \
  96. static inline void name(volatile u##size __iomem *addr, u##size val) \
  97. { \
  98. __asm__ __volatile__("sync;"#insn" %1,%y0" \
  99. : "=Z" (*addr) : "r" (val) : "memory"); \
  100. mmiowb_set_pending(); \
  101. }
  102. #define DEF_MMIO_IN_D(name, size, insn) \
  103. static inline u##size name(const volatile u##size __iomem *addr) \
  104. { \
  105. u##size ret; \
  106. __asm__ __volatile__("sync;"#insn"%U1%X1 %0,%1;twi 0,%0,0;isync"\
  107. : "=r" (ret) : "m<>" (*addr) : "memory"); \
  108. return ret; \
  109. }
  110. #define DEF_MMIO_OUT_D(name, size, insn) \
  111. static inline void name(volatile u##size __iomem *addr, u##size val) \
  112. { \
  113. __asm__ __volatile__("sync;"#insn"%U0%X0 %1,%0" \
  114. : "=m<>" (*addr) : "r" (val) : "memory"); \
  115. mmiowb_set_pending(); \
  116. }
  117. DEF_MMIO_IN_D(in_8, 8, lbz);
  118. DEF_MMIO_OUT_D(out_8, 8, stb);
  119. #ifdef __BIG_ENDIAN__
  120. DEF_MMIO_IN_D(in_be16, 16, lhz);
  121. DEF_MMIO_IN_D(in_be32, 32, lwz);
  122. DEF_MMIO_IN_X(in_le16, 16, lhbrx);
  123. DEF_MMIO_IN_X(in_le32, 32, lwbrx);
  124. DEF_MMIO_OUT_D(out_be16, 16, sth);
  125. DEF_MMIO_OUT_D(out_be32, 32, stw);
  126. DEF_MMIO_OUT_X(out_le16, 16, sthbrx);
  127. DEF_MMIO_OUT_X(out_le32, 32, stwbrx);
  128. #else
  129. DEF_MMIO_IN_X(in_be16, 16, lhbrx);
  130. DEF_MMIO_IN_X(in_be32, 32, lwbrx);
  131. DEF_MMIO_IN_D(in_le16, 16, lhz);
  132. DEF_MMIO_IN_D(in_le32, 32, lwz);
  133. DEF_MMIO_OUT_X(out_be16, 16, sthbrx);
  134. DEF_MMIO_OUT_X(out_be32, 32, stwbrx);
  135. DEF_MMIO_OUT_D(out_le16, 16, sth);
  136. DEF_MMIO_OUT_D(out_le32, 32, stw);
  137. #endif /* __BIG_ENDIAN */
  138. #ifdef __powerpc64__
  139. #ifdef __BIG_ENDIAN__
  140. DEF_MMIO_OUT_D(out_be64, 64, std);
  141. DEF_MMIO_IN_D(in_be64, 64, ld);
  142. /* There is no asm instructions for 64 bits reverse loads and stores */
  143. static inline u64 in_le64(const volatile u64 __iomem *addr)
  144. {
  145. return swab64(in_be64(addr));
  146. }
  147. static inline void out_le64(volatile u64 __iomem *addr, u64 val)
  148. {
  149. out_be64(addr, swab64(val));
  150. }
  151. #else
  152. DEF_MMIO_OUT_D(out_le64, 64, std);
  153. DEF_MMIO_IN_D(in_le64, 64, ld);
  154. /* There is no asm instructions for 64 bits reverse loads and stores */
  155. static inline u64 in_be64(const volatile u64 __iomem *addr)
  156. {
  157. return swab64(in_le64(addr));
  158. }
  159. static inline void out_be64(volatile u64 __iomem *addr, u64 val)
  160. {
  161. out_le64(addr, swab64(val));
  162. }
  163. #endif
  164. #endif /* __powerpc64__ */
  165. /*
  166. * Low level IO stream instructions are defined out of line for now
  167. */
  168. extern void _insb(const volatile u8 __iomem *addr, void *buf, long count);
  169. extern void _outsb(volatile u8 __iomem *addr,const void *buf,long count);
  170. extern void _insw_ns(const volatile u16 __iomem *addr, void *buf, long count);
  171. extern void _outsw_ns(volatile u16 __iomem *addr, const void *buf, long count);
  172. extern void _insl_ns(const volatile u32 __iomem *addr, void *buf, long count);
  173. extern void _outsl_ns(volatile u32 __iomem *addr, const void *buf, long count);
  174. /* The _ns naming is historical and will be removed. For now, just #define
  175. * the non _ns equivalent names
  176. */
  177. #define _insw _insw_ns
  178. #define _insl _insl_ns
  179. #define _outsw _outsw_ns
  180. #define _outsl _outsl_ns
  181. /*
  182. * memset_io, memcpy_toio, memcpy_fromio base implementations are out of line
  183. */
  184. extern void _memset_io(volatile void __iomem *addr, int c, unsigned long n);
  185. extern void _memcpy_fromio(void *dest, const volatile void __iomem *src,
  186. unsigned long n);
  187. extern void _memcpy_toio(volatile void __iomem *dest, const void *src,
  188. unsigned long n);
  189. /*
  190. *
  191. * PCI and standard ISA accessors
  192. *
  193. * Those are globally defined linux accessors for devices on PCI or ISA
  194. * busses. They follow the Linux defined semantics. The current implementation
  195. * for PowerPC is as close as possible to the x86 version of these, and thus
  196. * provides fairly heavy weight barriers for the non-raw versions
  197. *
  198. * In addition, they support a hook mechanism when CONFIG_PPC_INDIRECT_MMIO
  199. * or CONFIG_PPC_INDIRECT_PIO are set allowing the platform to provide its
  200. * own implementation of some or all of the accessors.
  201. */
  202. /*
  203. * Include the EEH definitions when EEH is enabled only so they don't get
  204. * in the way when building for 32 bits
  205. */
  206. #ifdef CONFIG_EEH
  207. #include <asm/eeh.h>
  208. #endif
  209. /* Shortcut to the MMIO argument pointer */
  210. #define PCI_IO_ADDR volatile void __iomem *
  211. /* Indirect IO address tokens:
  212. *
  213. * When CONFIG_PPC_INDIRECT_MMIO is set, the platform can provide hooks
  214. * on all MMIOs. (Note that this is all 64 bits only for now)
  215. *
  216. * To help platforms who may need to differentiate MMIO addresses in
  217. * their hooks, a bitfield is reserved for use by the platform near the
  218. * top of MMIO addresses (not PIO, those have to cope the hard way).
  219. *
  220. * The highest address in the kernel virtual space are:
  221. *
  222. * d0003fffffffffff # with Hash MMU
  223. * c00fffffffffffff # with Radix MMU
  224. *
  225. * The top 4 bits are reserved as the region ID on hash, leaving us 8 bits
  226. * that can be used for the field.
  227. *
  228. * The direct IO mapping operations will then mask off those bits
  229. * before doing the actual access, though that only happen when
  230. * CONFIG_PPC_INDIRECT_MMIO is set, thus be careful when you use that
  231. * mechanism
  232. *
  233. * For PIO, there is a separate CONFIG_PPC_INDIRECT_PIO which makes
  234. * all PIO functions call through a hook.
  235. */
  236. #ifdef CONFIG_PPC_INDIRECT_MMIO
  237. #define PCI_IO_IND_TOKEN_SHIFT 52
  238. #define PCI_IO_IND_TOKEN_MASK (0xfful << PCI_IO_IND_TOKEN_SHIFT)
  239. #define PCI_FIX_ADDR(addr) \
  240. ((PCI_IO_ADDR)(((unsigned long)(addr)) & ~PCI_IO_IND_TOKEN_MASK))
  241. #define PCI_GET_ADDR_TOKEN(addr) \
  242. (((unsigned long)(addr) & PCI_IO_IND_TOKEN_MASK) >> \
  243. PCI_IO_IND_TOKEN_SHIFT)
  244. #define PCI_SET_ADDR_TOKEN(addr, token) \
  245. do { \
  246. unsigned long __a = (unsigned long)(addr); \
  247. __a &= ~PCI_IO_IND_TOKEN_MASK; \
  248. __a |= ((unsigned long)(token)) << PCI_IO_IND_TOKEN_SHIFT; \
  249. (addr) = (void __iomem *)__a; \
  250. } while(0)
  251. #else
  252. #define PCI_FIX_ADDR(addr) (addr)
  253. #endif
  254. /*
  255. * Non ordered and non-swapping "raw" accessors
  256. */
  257. static inline unsigned char __raw_readb(const volatile void __iomem *addr)
  258. {
  259. return *(volatile unsigned char __force *)PCI_FIX_ADDR(addr);
  260. }
  261. #define __raw_readb __raw_readb
  262. static inline unsigned short __raw_readw(const volatile void __iomem *addr)
  263. {
  264. return *(volatile unsigned short __force *)PCI_FIX_ADDR(addr);
  265. }
  266. #define __raw_readw __raw_readw
  267. static inline unsigned int __raw_readl(const volatile void __iomem *addr)
  268. {
  269. return *(volatile unsigned int __force *)PCI_FIX_ADDR(addr);
  270. }
  271. #define __raw_readl __raw_readl
  272. static inline void __raw_writeb(unsigned char v, volatile void __iomem *addr)
  273. {
  274. *(volatile unsigned char __force *)PCI_FIX_ADDR(addr) = v;
  275. }
  276. #define __raw_writeb __raw_writeb
  277. static inline void __raw_writew(unsigned short v, volatile void __iomem *addr)
  278. {
  279. *(volatile unsigned short __force *)PCI_FIX_ADDR(addr) = v;
  280. }
  281. #define __raw_writew __raw_writew
  282. static inline void __raw_writel(unsigned int v, volatile void __iomem *addr)
  283. {
  284. *(volatile unsigned int __force *)PCI_FIX_ADDR(addr) = v;
  285. }
  286. #define __raw_writel __raw_writel
  287. #ifdef __powerpc64__
  288. static inline unsigned long __raw_readq(const volatile void __iomem *addr)
  289. {
  290. return *(volatile unsigned long __force *)PCI_FIX_ADDR(addr);
  291. }
  292. #define __raw_readq __raw_readq
  293. static inline void __raw_writeq(unsigned long v, volatile void __iomem *addr)
  294. {
  295. *(volatile unsigned long __force *)PCI_FIX_ADDR(addr) = v;
  296. }
  297. #define __raw_writeq __raw_writeq
  298. static inline void __raw_writeq_be(unsigned long v, volatile void __iomem *addr)
  299. {
  300. __raw_writeq((__force unsigned long)cpu_to_be64(v), addr);
  301. }
  302. #define __raw_writeq_be __raw_writeq_be
  303. /*
  304. * Real mode versions of the above. Those instructions are only supposed
  305. * to be used in hypervisor real mode as per the architecture spec.
  306. */
  307. static inline void __raw_rm_writeb(u8 val, volatile void __iomem *paddr)
  308. {
  309. __asm__ __volatile__(".machine push; \
  310. .machine power6; \
  311. stbcix %0,0,%1; \
  312. .machine pop;"
  313. : : "r" (val), "r" (paddr) : "memory");
  314. }
  315. static inline void __raw_rm_writew(u16 val, volatile void __iomem *paddr)
  316. {
  317. __asm__ __volatile__(".machine push; \
  318. .machine power6; \
  319. sthcix %0,0,%1; \
  320. .machine pop;"
  321. : : "r" (val), "r" (paddr) : "memory");
  322. }
  323. static inline void __raw_rm_writel(u32 val, volatile void __iomem *paddr)
  324. {
  325. __asm__ __volatile__(".machine push; \
  326. .machine power6; \
  327. stwcix %0,0,%1; \
  328. .machine pop;"
  329. : : "r" (val), "r" (paddr) : "memory");
  330. }
  331. static inline void __raw_rm_writeq(u64 val, volatile void __iomem *paddr)
  332. {
  333. __asm__ __volatile__(".machine push; \
  334. .machine power6; \
  335. stdcix %0,0,%1; \
  336. .machine pop;"
  337. : : "r" (val), "r" (paddr) : "memory");
  338. }
  339. static inline void __raw_rm_writeq_be(u64 val, volatile void __iomem *paddr)
  340. {
  341. __raw_rm_writeq((__force u64)cpu_to_be64(val), paddr);
  342. }
  343. static inline u8 __raw_rm_readb(volatile void __iomem *paddr)
  344. {
  345. u8 ret;
  346. __asm__ __volatile__(".machine push; \
  347. .machine power6; \
  348. lbzcix %0,0, %1; \
  349. .machine pop;"
  350. : "=r" (ret) : "r" (paddr) : "memory");
  351. return ret;
  352. }
  353. static inline u16 __raw_rm_readw(volatile void __iomem *paddr)
  354. {
  355. u16 ret;
  356. __asm__ __volatile__(".machine push; \
  357. .machine power6; \
  358. lhzcix %0,0, %1; \
  359. .machine pop;"
  360. : "=r" (ret) : "r" (paddr) : "memory");
  361. return ret;
  362. }
  363. static inline u32 __raw_rm_readl(volatile void __iomem *paddr)
  364. {
  365. u32 ret;
  366. __asm__ __volatile__(".machine push; \
  367. .machine power6; \
  368. lwzcix %0,0, %1; \
  369. .machine pop;"
  370. : "=r" (ret) : "r" (paddr) : "memory");
  371. return ret;
  372. }
  373. static inline u64 __raw_rm_readq(volatile void __iomem *paddr)
  374. {
  375. u64 ret;
  376. __asm__ __volatile__(".machine push; \
  377. .machine power6; \
  378. ldcix %0,0, %1; \
  379. .machine pop;"
  380. : "=r" (ret) : "r" (paddr) : "memory");
  381. return ret;
  382. }
  383. #endif /* __powerpc64__ */
  384. /*
  385. *
  386. * PCI PIO and MMIO accessors.
  387. *
  388. *
  389. * On 32 bits, PIO operations have a recovery mechanism in case they trigger
  390. * machine checks (which they occasionally do when probing non existing
  391. * IO ports on some platforms, like PowerMac and 8xx).
  392. * I always found it to be of dubious reliability and I am tempted to get
  393. * rid of it one of these days. So if you think it's important to keep it,
  394. * please voice up asap. We never had it for 64 bits and I do not intend
  395. * to port it over
  396. */
  397. #ifdef CONFIG_PPC32
  398. #define __do_in_asm(name, op) \
  399. static inline unsigned int name(unsigned int port) \
  400. { \
  401. unsigned int x; \
  402. __asm__ __volatile__( \
  403. "sync\n" \
  404. "0:" op " %0,0,%1\n" \
  405. "1: twi 0,%0,0\n" \
  406. "2: isync\n" \
  407. "3: nop\n" \
  408. "4:\n" \
  409. ".section .fixup,\"ax\"\n" \
  410. "5: li %0,-1\n" \
  411. " b 4b\n" \
  412. ".previous\n" \
  413. EX_TABLE(0b, 5b) \
  414. EX_TABLE(1b, 5b) \
  415. EX_TABLE(2b, 5b) \
  416. EX_TABLE(3b, 5b) \
  417. : "=&r" (x) \
  418. : "r" (port + _IO_BASE) \
  419. : "memory"); \
  420. return x; \
  421. }
  422. #define __do_out_asm(name, op) \
  423. static inline void name(unsigned int val, unsigned int port) \
  424. { \
  425. __asm__ __volatile__( \
  426. "sync\n" \
  427. "0:" op " %0,0,%1\n" \
  428. "1: sync\n" \
  429. "2:\n" \
  430. EX_TABLE(0b, 2b) \
  431. EX_TABLE(1b, 2b) \
  432. : : "r" (val), "r" (port + _IO_BASE) \
  433. : "memory"); \
  434. }
  435. __do_in_asm(_rec_inb, "lbzx")
  436. __do_in_asm(_rec_inw, "lhbrx")
  437. __do_in_asm(_rec_inl, "lwbrx")
  438. __do_out_asm(_rec_outb, "stbx")
  439. __do_out_asm(_rec_outw, "sthbrx")
  440. __do_out_asm(_rec_outl, "stwbrx")
  441. #endif /* CONFIG_PPC32 */
  442. /* The "__do_*" operations below provide the actual "base" implementation
  443. * for each of the defined accessors. Some of them use the out_* functions
  444. * directly, some of them still use EEH, though we might change that in the
  445. * future. Those macros below provide the necessary argument swapping and
  446. * handling of the IO base for PIO.
  447. *
  448. * They are themselves used by the macros that define the actual accessors
  449. * and can be used by the hooks if any.
  450. *
  451. * Note that PIO operations are always defined in terms of their corresonding
  452. * MMIO operations. That allows platforms like iSeries who want to modify the
  453. * behaviour of both to only hook on the MMIO version and get both. It's also
  454. * possible to hook directly at the toplevel PIO operation if they have to
  455. * be handled differently
  456. */
  457. #define __do_writeb(val, addr) out_8(PCI_FIX_ADDR(addr), val)
  458. #define __do_writew(val, addr) out_le16(PCI_FIX_ADDR(addr), val)
  459. #define __do_writel(val, addr) out_le32(PCI_FIX_ADDR(addr), val)
  460. #define __do_writeq(val, addr) out_le64(PCI_FIX_ADDR(addr), val)
  461. #define __do_writew_be(val, addr) out_be16(PCI_FIX_ADDR(addr), val)
  462. #define __do_writel_be(val, addr) out_be32(PCI_FIX_ADDR(addr), val)
  463. #define __do_writeq_be(val, addr) out_be64(PCI_FIX_ADDR(addr), val)
  464. #ifdef CONFIG_EEH
  465. #define __do_readb(addr) eeh_readb(PCI_FIX_ADDR(addr))
  466. #define __do_readw(addr) eeh_readw(PCI_FIX_ADDR(addr))
  467. #define __do_readl(addr) eeh_readl(PCI_FIX_ADDR(addr))
  468. #define __do_readq(addr) eeh_readq(PCI_FIX_ADDR(addr))
  469. #define __do_readw_be(addr) eeh_readw_be(PCI_FIX_ADDR(addr))
  470. #define __do_readl_be(addr) eeh_readl_be(PCI_FIX_ADDR(addr))
  471. #define __do_readq_be(addr) eeh_readq_be(PCI_FIX_ADDR(addr))
  472. #else /* CONFIG_EEH */
  473. #define __do_readb(addr) in_8(PCI_FIX_ADDR(addr))
  474. #define __do_readw(addr) in_le16(PCI_FIX_ADDR(addr))
  475. #define __do_readl(addr) in_le32(PCI_FIX_ADDR(addr))
  476. #define __do_readq(addr) in_le64(PCI_FIX_ADDR(addr))
  477. #define __do_readw_be(addr) in_be16(PCI_FIX_ADDR(addr))
  478. #define __do_readl_be(addr) in_be32(PCI_FIX_ADDR(addr))
  479. #define __do_readq_be(addr) in_be64(PCI_FIX_ADDR(addr))
  480. #endif /* !defined(CONFIG_EEH) */
  481. #ifdef CONFIG_PPC32
  482. #define __do_outb(val, port) _rec_outb(val, port)
  483. #define __do_outw(val, port) _rec_outw(val, port)
  484. #define __do_outl(val, port) _rec_outl(val, port)
  485. #define __do_inb(port) _rec_inb(port)
  486. #define __do_inw(port) _rec_inw(port)
  487. #define __do_inl(port) _rec_inl(port)
  488. #else /* CONFIG_PPC32 */
  489. #define __do_outb(val, port) writeb(val,(PCI_IO_ADDR)_IO_BASE+port);
  490. #define __do_outw(val, port) writew(val,(PCI_IO_ADDR)_IO_BASE+port);
  491. #define __do_outl(val, port) writel(val,(PCI_IO_ADDR)_IO_BASE+port);
  492. #define __do_inb(port) readb((PCI_IO_ADDR)_IO_BASE + port);
  493. #define __do_inw(port) readw((PCI_IO_ADDR)_IO_BASE + port);
  494. #define __do_inl(port) readl((PCI_IO_ADDR)_IO_BASE + port);
  495. #endif /* !CONFIG_PPC32 */
  496. #ifdef CONFIG_EEH
  497. #define __do_readsb(a, b, n) eeh_readsb(PCI_FIX_ADDR(a), (b), (n))
  498. #define __do_readsw(a, b, n) eeh_readsw(PCI_FIX_ADDR(a), (b), (n))
  499. #define __do_readsl(a, b, n) eeh_readsl(PCI_FIX_ADDR(a), (b), (n))
  500. #else /* CONFIG_EEH */
  501. #define __do_readsb(a, b, n) _insb(PCI_FIX_ADDR(a), (b), (n))
  502. #define __do_readsw(a, b, n) _insw(PCI_FIX_ADDR(a), (b), (n))
  503. #define __do_readsl(a, b, n) _insl(PCI_FIX_ADDR(a), (b), (n))
  504. #endif /* !CONFIG_EEH */
  505. #define __do_writesb(a, b, n) _outsb(PCI_FIX_ADDR(a),(b),(n))
  506. #define __do_writesw(a, b, n) _outsw(PCI_FIX_ADDR(a),(b),(n))
  507. #define __do_writesl(a, b, n) _outsl(PCI_FIX_ADDR(a),(b),(n))
  508. #define __do_insb(p, b, n) readsb((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  509. #define __do_insw(p, b, n) readsw((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  510. #define __do_insl(p, b, n) readsl((PCI_IO_ADDR)_IO_BASE+(p), (b), (n))
  511. #define __do_outsb(p, b, n) writesb((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  512. #define __do_outsw(p, b, n) writesw((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  513. #define __do_outsl(p, b, n) writesl((PCI_IO_ADDR)_IO_BASE+(p),(b),(n))
  514. #define __do_memset_io(addr, c, n) \
  515. _memset_io(PCI_FIX_ADDR(addr), c, n)
  516. #define __do_memcpy_toio(dst, src, n) \
  517. _memcpy_toio(PCI_FIX_ADDR(dst), src, n)
  518. #ifdef CONFIG_EEH
  519. #define __do_memcpy_fromio(dst, src, n) \
  520. eeh_memcpy_fromio(dst, PCI_FIX_ADDR(src), n)
  521. #else /* CONFIG_EEH */
  522. #define __do_memcpy_fromio(dst, src, n) \
  523. _memcpy_fromio(dst,PCI_FIX_ADDR(src),n)
  524. #endif /* !CONFIG_EEH */
  525. #ifdef CONFIG_PPC_INDIRECT_PIO
  526. #define DEF_PCI_HOOK_pio(x) x
  527. #else
  528. #define DEF_PCI_HOOK_pio(x) NULL
  529. #endif
  530. #ifdef CONFIG_PPC_INDIRECT_MMIO
  531. #define DEF_PCI_HOOK_mem(x) x
  532. #else
  533. #define DEF_PCI_HOOK_mem(x) NULL
  534. #endif
  535. /* Structure containing all the hooks */
  536. extern struct ppc_pci_io {
  537. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) ret (*name) at;
  538. #define DEF_PCI_AC_NORET(name, at, al, space, aa) void (*name) at;
  539. #include <asm/io-defs.h>
  540. #undef DEF_PCI_AC_RET
  541. #undef DEF_PCI_AC_NORET
  542. } ppc_pci_io;
  543. /* The inline wrappers */
  544. #define DEF_PCI_AC_RET(name, ret, at, al, space, aa) \
  545. static inline ret name at \
  546. { \
  547. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  548. return ppc_pci_io.name al; \
  549. return __do_##name al; \
  550. }
  551. #define DEF_PCI_AC_NORET(name, at, al, space, aa) \
  552. static inline void name at \
  553. { \
  554. if (DEF_PCI_HOOK_##space(ppc_pci_io.name) != NULL) \
  555. ppc_pci_io.name al; \
  556. else \
  557. __do_##name al; \
  558. }
  559. #include <asm/io-defs.h>
  560. #undef DEF_PCI_AC_RET
  561. #undef DEF_PCI_AC_NORET
  562. /* Some drivers check for the presence of readq & writeq with
  563. * a #ifdef, so we make them happy here.
  564. */
  565. #define readb readb
  566. #define readw readw
  567. #define readl readl
  568. #define writeb writeb
  569. #define writew writew
  570. #define writel writel
  571. #define readsb readsb
  572. #define readsw readsw
  573. #define readsl readsl
  574. #define writesb writesb
  575. #define writesw writesw
  576. #define writesl writesl
  577. #define inb inb
  578. #define inw inw
  579. #define inl inl
  580. #define outb outb
  581. #define outw outw
  582. #define outl outl
  583. #define insb insb
  584. #define insw insw
  585. #define insl insl
  586. #define outsb outsb
  587. #define outsw outsw
  588. #define outsl outsl
  589. #ifdef __powerpc64__
  590. #define readq readq
  591. #define writeq writeq
  592. #endif
  593. #define memset_io memset_io
  594. #define memcpy_fromio memcpy_fromio
  595. #define memcpy_toio memcpy_toio
  596. /*
  597. * Convert a physical pointer to a virtual kernel pointer for /dev/mem
  598. * access
  599. */
  600. #define xlate_dev_mem_ptr(p) __va(p)
  601. /*
  602. * We don't do relaxed operations yet, at least not with this semantic
  603. */
  604. #define readb_relaxed(addr) readb(addr)
  605. #define readw_relaxed(addr) readw(addr)
  606. #define readl_relaxed(addr) readl(addr)
  607. #define readq_relaxed(addr) readq(addr)
  608. #define writeb_relaxed(v, addr) writeb(v, addr)
  609. #define writew_relaxed(v, addr) writew(v, addr)
  610. #define writel_relaxed(v, addr) writel(v, addr)
  611. #define writeq_relaxed(v, addr) writeq(v, addr)
  612. #ifdef CONFIG_GENERIC_IOMAP
  613. #include <asm-generic/iomap.h>
  614. #else
  615. /*
  616. * Here comes the implementation of the IOMAP interfaces.
  617. */
  618. static inline unsigned int ioread16be(const void __iomem *addr)
  619. {
  620. return readw_be(addr);
  621. }
  622. #define ioread16be ioread16be
  623. static inline unsigned int ioread32be(const void __iomem *addr)
  624. {
  625. return readl_be(addr);
  626. }
  627. #define ioread32be ioread32be
  628. #ifdef __powerpc64__
  629. static inline u64 ioread64_lo_hi(const void __iomem *addr)
  630. {
  631. return readq(addr);
  632. }
  633. #define ioread64_lo_hi ioread64_lo_hi
  634. static inline u64 ioread64_hi_lo(const void __iomem *addr)
  635. {
  636. return readq(addr);
  637. }
  638. #define ioread64_hi_lo ioread64_hi_lo
  639. static inline u64 ioread64be(const void __iomem *addr)
  640. {
  641. return readq_be(addr);
  642. }
  643. #define ioread64be ioread64be
  644. static inline u64 ioread64be_lo_hi(const void __iomem *addr)
  645. {
  646. return readq_be(addr);
  647. }
  648. #define ioread64be_lo_hi ioread64be_lo_hi
  649. static inline u64 ioread64be_hi_lo(const void __iomem *addr)
  650. {
  651. return readq_be(addr);
  652. }
  653. #define ioread64be_hi_lo ioread64be_hi_lo
  654. #endif /* __powerpc64__ */
  655. static inline void iowrite16be(u16 val, void __iomem *addr)
  656. {
  657. writew_be(val, addr);
  658. }
  659. #define iowrite16be iowrite16be
  660. static inline void iowrite32be(u32 val, void __iomem *addr)
  661. {
  662. writel_be(val, addr);
  663. }
  664. #define iowrite32be iowrite32be
  665. #ifdef __powerpc64__
  666. static inline void iowrite64_lo_hi(u64 val, void __iomem *addr)
  667. {
  668. writeq(val, addr);
  669. }
  670. #define iowrite64_lo_hi iowrite64_lo_hi
  671. static inline void iowrite64_hi_lo(u64 val, void __iomem *addr)
  672. {
  673. writeq(val, addr);
  674. }
  675. #define iowrite64_hi_lo iowrite64_hi_lo
  676. static inline void iowrite64be(u64 val, void __iomem *addr)
  677. {
  678. writeq_be(val, addr);
  679. }
  680. #define iowrite64be iowrite64be
  681. static inline void iowrite64be_lo_hi(u64 val, void __iomem *addr)
  682. {
  683. writeq_be(val, addr);
  684. }
  685. #define iowrite64be_lo_hi iowrite64be_lo_hi
  686. static inline void iowrite64be_hi_lo(u64 val, void __iomem *addr)
  687. {
  688. writeq_be(val, addr);
  689. }
  690. #define iowrite64be_hi_lo iowrite64be_hi_lo
  691. #endif /* __powerpc64__ */
  692. struct pci_dev;
  693. void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
  694. #define pci_iounmap pci_iounmap
  695. void __iomem *ioport_map(unsigned long port, unsigned int len);
  696. #define ioport_map ioport_map
  697. #endif
  698. static inline void iosync(void)
  699. {
  700. __asm__ __volatile__ ("sync" : : : "memory");
  701. }
  702. /* Enforce in-order execution of data I/O.
  703. * No distinction between read/write on PPC; use eieio for all three.
  704. * Those are fairly week though. They don't provide a barrier between
  705. * MMIO and cacheable storage nor do they provide a barrier vs. locks,
  706. * they only provide barriers between 2 __raw MMIO operations and
  707. * possibly break write combining.
  708. */
  709. #define iobarrier_rw() eieio()
  710. #define iobarrier_r() eieio()
  711. #define iobarrier_w() eieio()
  712. /*
  713. * output pause versions need a delay at least for the
  714. * w83c105 ide controller in a p610.
  715. */
  716. #define inb_p(port) inb(port)
  717. #define outb_p(val, port) (udelay(1), outb((val), (port)))
  718. #define inw_p(port) inw(port)
  719. #define outw_p(val, port) (udelay(1), outw((val), (port)))
  720. #define inl_p(port) inl(port)
  721. #define outl_p(val, port) (udelay(1), outl((val), (port)))
  722. #define IO_SPACE_LIMIT ~(0UL)
  723. /**
  724. * ioremap - map bus memory into CPU space
  725. * @address: bus address of the memory
  726. * @size: size of the resource to map
  727. *
  728. * ioremap performs a platform specific sequence of operations to
  729. * make bus memory CPU accessible via the readb/readw/readl/writeb/
  730. * writew/writel functions and the other mmio helpers. The returned
  731. * address is not guaranteed to be usable directly as a virtual
  732. * address.
  733. *
  734. * We provide a few variations of it:
  735. *
  736. * * ioremap is the standard one and provides non-cacheable guarded mappings
  737. * and can be hooked by the platform via ppc_md
  738. *
  739. * * ioremap_prot allows to specify the page flags as an argument and can
  740. * also be hooked by the platform via ppc_md.
  741. *
  742. * * ioremap_wc enables write combining
  743. *
  744. * * ioremap_wt enables write through
  745. *
  746. * * ioremap_coherent maps coherent cached memory
  747. *
  748. * * iounmap undoes such a mapping and can be hooked
  749. *
  750. * * __ioremap_caller is the same as above but takes an explicit caller
  751. * reference rather than using __builtin_return_address(0)
  752. *
  753. */
  754. extern void __iomem *ioremap(phys_addr_t address, unsigned long size);
  755. extern void __iomem *ioremap_prot(phys_addr_t address, unsigned long size,
  756. unsigned long flags);
  757. extern void __iomem *ioremap_wc(phys_addr_t address, unsigned long size);
  758. #define ioremap_wc ioremap_wc
  759. #ifdef CONFIG_PPC32
  760. void __iomem *ioremap_wt(phys_addr_t address, unsigned long size);
  761. #define ioremap_wt ioremap_wt
  762. #endif
  763. void __iomem *ioremap_coherent(phys_addr_t address, unsigned long size);
  764. #define ioremap_uc(addr, size) ioremap((addr), (size))
  765. #define ioremap_cache(addr, size) \
  766. ioremap_prot((addr), (size), pgprot_val(PAGE_KERNEL))
  767. extern void iounmap(volatile void __iomem *addr);
  768. void __iomem *ioremap_phb(phys_addr_t paddr, unsigned long size);
  769. int early_ioremap_range(unsigned long ea, phys_addr_t pa,
  770. unsigned long size, pgprot_t prot);
  771. void __iomem *do_ioremap(phys_addr_t pa, phys_addr_t offset, unsigned long size,
  772. pgprot_t prot, void *caller);
  773. extern void __iomem *__ioremap_caller(phys_addr_t, unsigned long size,
  774. pgprot_t prot, void *caller);
  775. /*
  776. * When CONFIG_PPC_INDIRECT_PIO is set, we use the generic iomap implementation
  777. * which needs some additional definitions here. They basically allow PIO
  778. * space overall to be 1GB. This will work as long as we never try to use
  779. * iomap to map MMIO below 1GB which should be fine on ppc64
  780. */
  781. #define HAVE_ARCH_PIO_SIZE 1
  782. #define PIO_OFFSET 0x00000000UL
  783. #define PIO_MASK (FULL_IO_SIZE - 1)
  784. #define PIO_RESERVED (FULL_IO_SIZE)
  785. #define mmio_read16be(addr) readw_be(addr)
  786. #define mmio_read32be(addr) readl_be(addr)
  787. #define mmio_read64be(addr) readq_be(addr)
  788. #define mmio_write16be(val, addr) writew_be(val, addr)
  789. #define mmio_write32be(val, addr) writel_be(val, addr)
  790. #define mmio_write64be(val, addr) writeq_be(val, addr)
  791. #define mmio_insb(addr, dst, count) readsb(addr, dst, count)
  792. #define mmio_insw(addr, dst, count) readsw(addr, dst, count)
  793. #define mmio_insl(addr, dst, count) readsl(addr, dst, count)
  794. #define mmio_outsb(addr, src, count) writesb(addr, src, count)
  795. #define mmio_outsw(addr, src, count) writesw(addr, src, count)
  796. #define mmio_outsl(addr, src, count) writesl(addr, src, count)
  797. /**
  798. * virt_to_phys - map virtual addresses to physical
  799. * @address: address to remap
  800. *
  801. * The returned physical address is the physical (CPU) mapping for
  802. * the memory address given. It is only valid to use this function on
  803. * addresses directly mapped or allocated via kmalloc.
  804. *
  805. * This function does not give bus mappings for DMA transfers. In
  806. * almost all conceivable cases a device driver should not be using
  807. * this function
  808. */
  809. static inline unsigned long virt_to_phys(volatile void * address)
  810. {
  811. WARN_ON(IS_ENABLED(CONFIG_DEBUG_VIRTUAL) && !virt_addr_valid(address));
  812. return __pa((unsigned long)address);
  813. }
  814. #define virt_to_phys virt_to_phys
  815. /**
  816. * phys_to_virt - map physical address to virtual
  817. * @address: address to remap
  818. *
  819. * The returned virtual address is a current CPU mapping for
  820. * the memory address given. It is only valid to use this function on
  821. * addresses that have a kernel mapping
  822. *
  823. * This function does not handle bus mappings for DMA transfers. In
  824. * almost all conceivable cases a device driver should not be using
  825. * this function
  826. */
  827. static inline void * phys_to_virt(unsigned long address)
  828. {
  829. return (void *)__va(address);
  830. }
  831. #define phys_to_virt phys_to_virt
  832. /*
  833. * Change "struct page" to physical address.
  834. */
  835. static inline phys_addr_t page_to_phys(struct page *page)
  836. {
  837. unsigned long pfn = page_to_pfn(page);
  838. WARN_ON(IS_ENABLED(CONFIG_DEBUG_VIRTUAL) && !pfn_valid(pfn));
  839. return PFN_PHYS(pfn);
  840. }
  841. /*
  842. * 32 bits still uses virt_to_bus() for it's implementation of DMA
  843. * mappings se we have to keep it defined here. We also have some old
  844. * drivers (shame shame shame) that use bus_to_virt() and haven't been
  845. * fixed yet so I need to define it here.
  846. */
  847. #ifdef CONFIG_PPC32
  848. static inline unsigned long virt_to_bus(volatile void * address)
  849. {
  850. if (address == NULL)
  851. return 0;
  852. return __pa(address) + PCI_DRAM_OFFSET;
  853. }
  854. #define virt_to_bus virt_to_bus
  855. static inline void * bus_to_virt(unsigned long address)
  856. {
  857. if (address == 0)
  858. return NULL;
  859. return __va(address - PCI_DRAM_OFFSET);
  860. }
  861. #define bus_to_virt bus_to_virt
  862. #endif /* CONFIG_PPC32 */
  863. /* access ports */
  864. #define setbits32(_addr, _v) out_be32((_addr), in_be32(_addr) | (_v))
  865. #define clrbits32(_addr, _v) out_be32((_addr), in_be32(_addr) & ~(_v))
  866. #define setbits16(_addr, _v) out_be16((_addr), in_be16(_addr) | (_v))
  867. #define clrbits16(_addr, _v) out_be16((_addr), in_be16(_addr) & ~(_v))
  868. #define setbits8(_addr, _v) out_8((_addr), in_8(_addr) | (_v))
  869. #define clrbits8(_addr, _v) out_8((_addr), in_8(_addr) & ~(_v))
  870. /* Clear and set bits in one shot. These macros can be used to clear and
  871. * set multiple bits in a register using a single read-modify-write. These
  872. * macros can also be used to set a multiple-bit bit pattern using a mask,
  873. * by specifying the mask in the 'clear' parameter and the new bit pattern
  874. * in the 'set' parameter.
  875. */
  876. #define clrsetbits(type, addr, clear, set) \
  877. out_##type((addr), (in_##type(addr) & ~(clear)) | (set))
  878. #ifdef __powerpc64__
  879. #define clrsetbits_be64(addr, clear, set) clrsetbits(be64, addr, clear, set)
  880. #define clrsetbits_le64(addr, clear, set) clrsetbits(le64, addr, clear, set)
  881. #endif
  882. #define clrsetbits_be32(addr, clear, set) clrsetbits(be32, addr, clear, set)
  883. #define clrsetbits_le32(addr, clear, set) clrsetbits(le32, addr, clear, set)
  884. #define clrsetbits_be16(addr, clear, set) clrsetbits(be16, addr, clear, set)
  885. #define clrsetbits_le16(addr, clear, set) clrsetbits(le16, addr, clear, set)
  886. #define clrsetbits_8(addr, clear, set) clrsetbits(8, addr, clear, set)
  887. #include <asm-generic/io.h>
  888. #endif /* __KERNEL__ */
  889. #endif /* _ASM_POWERPC_IO_H */