dcr-regs.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Common DCR / SDR / CPR register definitions used on various IBM/AMCC
  4. * 4xx processors
  5. *
  6. * Copyright 2007 Benjamin Herrenschmidt, IBM Corp
  7. * <[email protected]>
  8. *
  9. * Mostly lifted from asm-ppc/ibm4xx.h by
  10. *
  11. * Copyright (c) 1999 Grant Erickson <[email protected]>
  12. *
  13. */
  14. #ifndef __DCR_REGS_H__
  15. #define __DCR_REGS_H__
  16. /*
  17. * Most DCRs used for controlling devices such as the MAL, DMA engine,
  18. * etc... are obtained for the device tree.
  19. *
  20. * The definitions in this files are fixed DCRs and indirect DCRs that
  21. * are commonly used outside of specific drivers or refer to core
  22. * common registers that may occasionally have to be tweaked outside
  23. * of the driver main register set
  24. */
  25. /* CPRs (440GX and 440SP/440SPe) */
  26. #define DCRN_CPR0_CONFIG_ADDR 0xc
  27. #define DCRN_CPR0_CONFIG_DATA 0xd
  28. /* SDRs (440GX and 440SP/440SPe) */
  29. #define DCRN_SDR0_CONFIG_ADDR 0xe
  30. #define DCRN_SDR0_CONFIG_DATA 0xf
  31. #define SDR0_PFC0 0x4100
  32. #define SDR0_PFC1 0x4101
  33. #define SDR0_PFC1_EPS 0x1c00000
  34. #define SDR0_PFC1_EPS_SHIFT 22
  35. #define SDR0_PFC1_RMII 0x02000000
  36. #define SDR0_MFR 0x4300
  37. #define SDR0_MFR_TAH0 0x80000000 /* TAHOE0 Enable */
  38. #define SDR0_MFR_TAH1 0x40000000 /* TAHOE1 Enable */
  39. #define SDR0_MFR_PCM 0x10000000 /* PPC440GP irq compat mode */
  40. #define SDR0_MFR_ECS 0x08000000 /* EMAC int clk */
  41. #define SDR0_MFR_T0TXFL 0x00080000
  42. #define SDR0_MFR_T0TXFH 0x00040000
  43. #define SDR0_MFR_T1TXFL 0x00020000
  44. #define SDR0_MFR_T1TXFH 0x00010000
  45. #define SDR0_MFR_E0TXFL 0x00008000
  46. #define SDR0_MFR_E0TXFH 0x00004000
  47. #define SDR0_MFR_E0RXFL 0x00002000
  48. #define SDR0_MFR_E0RXFH 0x00001000
  49. #define SDR0_MFR_E1TXFL 0x00000800
  50. #define SDR0_MFR_E1TXFH 0x00000400
  51. #define SDR0_MFR_E1RXFL 0x00000200
  52. #define SDR0_MFR_E1RXFH 0x00000100
  53. #define SDR0_MFR_E2TXFL 0x00000080
  54. #define SDR0_MFR_E2TXFH 0x00000040
  55. #define SDR0_MFR_E2RXFL 0x00000020
  56. #define SDR0_MFR_E2RXFH 0x00000010
  57. #define SDR0_MFR_E3TXFL 0x00000008
  58. #define SDR0_MFR_E3TXFH 0x00000004
  59. #define SDR0_MFR_E3RXFL 0x00000002
  60. #define SDR0_MFR_E3RXFH 0x00000001
  61. #define SDR0_UART0 0x0120
  62. #define SDR0_UART1 0x0121
  63. #define SDR0_UART2 0x0122
  64. #define SDR0_UART3 0x0123
  65. #define SDR0_CUST0 0x4000
  66. /* SDR for 405EZ */
  67. #define DCRN_SDR_ICINTSTAT 0x4510
  68. #define ICINTSTAT_ICRX 0x80000000
  69. #define ICINTSTAT_ICTX0 0x40000000
  70. #define ICINTSTAT_ICTX1 0x20000000
  71. #define ICINTSTAT_ICTX 0x60000000
  72. /* SDRs (460EX/460GT) */
  73. #define SDR0_ETH_CFG 0x4103
  74. #define SDR0_ETH_CFG_ECS 0x00000100 /* EMAC int clk source */
  75. /*
  76. * All those DCR register addresses are offsets from the base address
  77. * for the SRAM0 controller (e.g. 0x20 on 440GX). The base address is
  78. * excluded here and configured in the device tree.
  79. */
  80. #define DCRN_SRAM0_SB0CR 0x00
  81. #define DCRN_SRAM0_SB1CR 0x01
  82. #define DCRN_SRAM0_SB2CR 0x02
  83. #define DCRN_SRAM0_SB3CR 0x03
  84. #define SRAM_SBCR_BU_MASK 0x00000180
  85. #define SRAM_SBCR_BS_64KB 0x00000800
  86. #define SRAM_SBCR_BU_RO 0x00000080
  87. #define SRAM_SBCR_BU_RW 0x00000180
  88. #define DCRN_SRAM0_BEAR 0x04
  89. #define DCRN_SRAM0_BESR0 0x05
  90. #define DCRN_SRAM0_BESR1 0x06
  91. #define DCRN_SRAM0_PMEG 0x07
  92. #define DCRN_SRAM0_CID 0x08
  93. #define DCRN_SRAM0_REVID 0x09
  94. #define DCRN_SRAM0_DPC 0x0a
  95. #define SRAM_DPC_ENABLE 0x80000000
  96. /*
  97. * All those DCR register addresses are offsets from the base address
  98. * for the SRAM0 controller (e.g. 0x30 on 440GX). The base address is
  99. * excluded here and configured in the device tree.
  100. */
  101. #define DCRN_L2C0_CFG 0x00
  102. #define L2C_CFG_L2M 0x80000000
  103. #define L2C_CFG_ICU 0x40000000
  104. #define L2C_CFG_DCU 0x20000000
  105. #define L2C_CFG_DCW_MASK 0x1e000000
  106. #define L2C_CFG_TPC 0x01000000
  107. #define L2C_CFG_CPC 0x00800000
  108. #define L2C_CFG_FRAN 0x00200000
  109. #define L2C_CFG_SS_MASK 0x00180000
  110. #define L2C_CFG_SS_256 0x00000000
  111. #define L2C_CFG_CPIM 0x00040000
  112. #define L2C_CFG_TPIM 0x00020000
  113. #define L2C_CFG_LIM 0x00010000
  114. #define L2C_CFG_PMUX_MASK 0x00007000
  115. #define L2C_CFG_PMUX_SNP 0x00000000
  116. #define L2C_CFG_PMUX_IF 0x00001000
  117. #define L2C_CFG_PMUX_DF 0x00002000
  118. #define L2C_CFG_PMUX_DS 0x00003000
  119. #define L2C_CFG_PMIM 0x00000800
  120. #define L2C_CFG_TPEI 0x00000400
  121. #define L2C_CFG_CPEI 0x00000200
  122. #define L2C_CFG_NAM 0x00000100
  123. #define L2C_CFG_SMCM 0x00000080
  124. #define L2C_CFG_NBRM 0x00000040
  125. #define L2C_CFG_RDBW 0x00000008 /* only 460EX/GT */
  126. #define DCRN_L2C0_CMD 0x01
  127. #define L2C_CMD_CLR 0x80000000
  128. #define L2C_CMD_DIAG 0x40000000
  129. #define L2C_CMD_INV 0x20000000
  130. #define L2C_CMD_CCP 0x10000000
  131. #define L2C_CMD_CTE 0x08000000
  132. #define L2C_CMD_STRC 0x04000000
  133. #define L2C_CMD_STPC 0x02000000
  134. #define L2C_CMD_RPMC 0x01000000
  135. #define L2C_CMD_HCC 0x00800000
  136. #define DCRN_L2C0_ADDR 0x02
  137. #define DCRN_L2C0_DATA 0x03
  138. #define DCRN_L2C0_SR 0x04
  139. #define L2C_SR_CC 0x80000000
  140. #define L2C_SR_CPE 0x40000000
  141. #define L2C_SR_TPE 0x20000000
  142. #define L2C_SR_LRU 0x10000000
  143. #define L2C_SR_PCS 0x08000000
  144. #define DCRN_L2C0_REVID 0x05
  145. #define DCRN_L2C0_SNP0 0x06
  146. #define DCRN_L2C0_SNP1 0x07
  147. #define L2C_SNP_BA_MASK 0xffff0000
  148. #define L2C_SNP_SSR_MASK 0x0000f000
  149. #define L2C_SNP_SSR_32G 0x0000f000
  150. #define L2C_SNP_ESR 0x00000800
  151. /*
  152. * DCR register offsets for 440SP/440SPe I2O/DMA controller.
  153. * The base address is configured in the device tree.
  154. */
  155. #define DCRN_I2O0_IBAL 0x006
  156. #define DCRN_I2O0_IBAH 0x007
  157. #define I2O_REG_ENABLE 0x00000001 /* Enable I2O/DMA access */
  158. /* 440SP/440SPe Software Reset DCR */
  159. #define DCRN_SDR0_SRST 0x0200
  160. #define DCRN_SDR0_SRST_I2ODMA (0x80000000 >> 15) /* Reset I2O/DMA */
  161. /* 440SP/440SPe Memory Queue DCR offsets */
  162. #define DCRN_MQ0_XORBA 0x04
  163. #define DCRN_MQ0_CF2H 0x06
  164. #define DCRN_MQ0_CFBHL 0x0f
  165. #define DCRN_MQ0_BAUH 0x10
  166. /* HB/LL Paths Configuration Register */
  167. #define MQ0_CFBHL_TPLM 28
  168. #define MQ0_CFBHL_HBCL 23
  169. #define MQ0_CFBHL_POLY 15
  170. #endif /* __DCR_REGS_H__ */