stxssa8555.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * MPC8555-based STx GP3 Device Tree Source
  4. *
  5. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  6. *
  7. * Copyright 2010 Silicon Turnkey Express LLC.
  8. */
  9. /dts-v1/;
  10. /include/ "fsl/e500v1_power_isa.dtsi"
  11. / {
  12. model = "stx,gp3";
  13. compatible = "stx,gp3-8560", "stx,gp3";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. PowerPC,8555@0 {
  27. device_type = "cpu";
  28. reg = <0x0>;
  29. d-cache-line-size = <32>; // 32 bytes
  30. i-cache-line-size = <32>; // 32 bytes
  31. d-cache-size = <0x8000>; // L1, 32K
  32. i-cache-size = <0x8000>; // L1, 32K
  33. timebase-frequency = <0>; // 33 MHz, from uboot
  34. bus-frequency = <0>; // 166 MHz
  35. clock-frequency = <0>; // 825 MHz, from uboot
  36. next-level-cache = <&L2>;
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <0x00000000 0x10000000>;
  42. };
  43. soc8555@e0000000 {
  44. #address-cells = <1>;
  45. #size-cells = <1>;
  46. device_type = "soc";
  47. compatible = "simple-bus";
  48. ranges = <0x0 0xe0000000 0x100000>;
  49. bus-frequency = <0>;
  50. ecm-law@0 {
  51. compatible = "fsl,ecm-law";
  52. reg = <0x0 0x1000>;
  53. fsl,num-laws = <8>;
  54. };
  55. ecm@1000 {
  56. compatible = "fsl,mpc8555-ecm", "fsl,ecm";
  57. reg = <0x1000 0x1000>;
  58. interrupts = <17 2>;
  59. interrupt-parent = <&mpic>;
  60. };
  61. memory-controller@2000 {
  62. compatible = "fsl,mpc8555-memory-controller";
  63. reg = <0x2000 0x1000>;
  64. interrupt-parent = <&mpic>;
  65. interrupts = <18 2>;
  66. };
  67. L2: l2-cache-controller@20000 {
  68. compatible = "fsl,mpc8555-l2-cache-controller";
  69. reg = <0x20000 0x1000>;
  70. cache-line-size = <32>; // 32 bytes
  71. cache-size = <0x40000>; // L2, 256K
  72. interrupt-parent = <&mpic>;
  73. interrupts = <16 2>;
  74. };
  75. i2c@3000 {
  76. #address-cells = <1>;
  77. #size-cells = <0>;
  78. cell-index = <0>;
  79. compatible = "fsl-i2c";
  80. reg = <0x3000 0x100>;
  81. interrupts = <43 2>;
  82. interrupt-parent = <&mpic>;
  83. dfsrr;
  84. };
  85. dma@21300 {
  86. #address-cells = <1>;
  87. #size-cells = <1>;
  88. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  89. reg = <0x21300 0x4>;
  90. ranges = <0x0 0x21100 0x200>;
  91. cell-index = <0>;
  92. dma-channel@0 {
  93. compatible = "fsl,mpc8555-dma-channel",
  94. "fsl,eloplus-dma-channel";
  95. reg = <0x0 0x80>;
  96. cell-index = <0>;
  97. interrupt-parent = <&mpic>;
  98. interrupts = <20 2>;
  99. };
  100. dma-channel@80 {
  101. compatible = "fsl,mpc8555-dma-channel",
  102. "fsl,eloplus-dma-channel";
  103. reg = <0x80 0x80>;
  104. cell-index = <1>;
  105. interrupt-parent = <&mpic>;
  106. interrupts = <21 2>;
  107. };
  108. dma-channel@100 {
  109. compatible = "fsl,mpc8555-dma-channel",
  110. "fsl,eloplus-dma-channel";
  111. reg = <0x100 0x80>;
  112. cell-index = <2>;
  113. interrupt-parent = <&mpic>;
  114. interrupts = <22 2>;
  115. };
  116. dma-channel@180 {
  117. compatible = "fsl,mpc8555-dma-channel",
  118. "fsl,eloplus-dma-channel";
  119. reg = <0x180 0x80>;
  120. cell-index = <3>;
  121. interrupt-parent = <&mpic>;
  122. interrupts = <23 2>;
  123. };
  124. };
  125. enet0: ethernet@24000 {
  126. #address-cells = <1>;
  127. #size-cells = <1>;
  128. cell-index = <0>;
  129. device_type = "network";
  130. model = "TSEC";
  131. compatible = "gianfar";
  132. reg = <0x24000 0x1000>;
  133. ranges = <0x0 0x24000 0x1000>;
  134. local-mac-address = [ 00 00 00 00 00 00 ];
  135. interrupts = <29 2 30 2 34 2>;
  136. interrupt-parent = <&mpic>;
  137. tbi-handle = <&tbi0>;
  138. phy-handle = <&phy0>;
  139. mdio@520 {
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. compatible = "fsl,gianfar-mdio";
  143. reg = <0x520 0x20>;
  144. phy0: ethernet-phy@2 {
  145. interrupt-parent = <&mpic>;
  146. interrupts = <5 1>;
  147. reg = <0x2>;
  148. };
  149. phy1: ethernet-phy@4 {
  150. interrupt-parent = <&mpic>;
  151. interrupts = <5 1>;
  152. reg = <0x4>;
  153. };
  154. tbi0: tbi-phy@11 {
  155. reg = <0x11>;
  156. device_type = "tbi-phy";
  157. };
  158. };
  159. };
  160. enet1: ethernet@25000 {
  161. #address-cells = <1>;
  162. #size-cells = <1>;
  163. cell-index = <1>;
  164. device_type = "network";
  165. model = "TSEC";
  166. compatible = "gianfar";
  167. reg = <0x25000 0x1000>;
  168. ranges = <0x0 0x25000 0x1000>;
  169. local-mac-address = [ 00 00 00 00 00 00 ];
  170. interrupts = <35 2 36 2 40 2>;
  171. interrupt-parent = <&mpic>;
  172. tbi-handle = <&tbi1>;
  173. phy-handle = <&phy1>;
  174. mdio@520 {
  175. #address-cells = <1>;
  176. #size-cells = <0>;
  177. compatible = "fsl,gianfar-tbi";
  178. reg = <0x520 0x20>;
  179. tbi1: tbi-phy@11 {
  180. reg = <0x11>;
  181. device_type = "tbi-phy";
  182. };
  183. };
  184. };
  185. serial0: serial@4500 {
  186. cell-index = <0>;
  187. device_type = "serial";
  188. compatible = "fsl,ns16550", "ns16550";
  189. reg = <0x4500 0x100>; // reg base, size
  190. clock-frequency = <0>; // should we fill in in uboot?
  191. interrupts = <42 2>;
  192. interrupt-parent = <&mpic>;
  193. };
  194. serial1: serial@4600 {
  195. cell-index = <1>;
  196. device_type = "serial";
  197. compatible = "fsl,ns16550", "ns16550";
  198. reg = <0x4600 0x100>; // reg base, size
  199. clock-frequency = <0>; // should we fill in in uboot?
  200. interrupts = <42 2>;
  201. interrupt-parent = <&mpic>;
  202. };
  203. crypto@30000 {
  204. compatible = "fsl,sec2.0";
  205. reg = <0x30000 0x10000>;
  206. interrupts = <45 2>;
  207. interrupt-parent = <&mpic>;
  208. fsl,num-channels = <4>;
  209. fsl,channel-fifo-len = <24>;
  210. fsl,exec-units-mask = <0x7e>;
  211. fsl,descriptor-types-mask = <0x01010ebf>;
  212. };
  213. mpic: pic@40000 {
  214. interrupt-controller;
  215. #address-cells = <0>;
  216. #interrupt-cells = <2>;
  217. reg = <0x40000 0x40000>;
  218. compatible = "chrp,open-pic";
  219. device_type = "open-pic";
  220. };
  221. cpm@919c0 {
  222. #address-cells = <1>;
  223. #size-cells = <1>;
  224. compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
  225. reg = <0x919c0 0x30>;
  226. ranges;
  227. muram@80000 {
  228. #address-cells = <1>;
  229. #size-cells = <1>;
  230. ranges = <0x0 0x80000 0x10000>;
  231. data@0 {
  232. compatible = "fsl,cpm-muram-data";
  233. reg = <0x0 0x2000 0x9000 0x1000>;
  234. };
  235. };
  236. brg@919f0 {
  237. compatible = "fsl,mpc8555-brg",
  238. "fsl,cpm2-brg",
  239. "fsl,cpm-brg";
  240. reg = <0x919f0 0x10 0x915f0 0x10>;
  241. };
  242. cpmpic: pic@90c00 {
  243. interrupt-controller;
  244. #address-cells = <0>;
  245. #interrupt-cells = <2>;
  246. interrupts = <46 2>;
  247. interrupt-parent = <&mpic>;
  248. reg = <0x90c00 0x80>;
  249. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  250. };
  251. };
  252. };
  253. pci0: pci@e0008000 {
  254. interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
  255. interrupt-map = <
  256. /* IDSEL 0x10 */
  257. 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
  258. 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
  259. 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
  260. 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
  261. /* IDSEL 0x11 */
  262. 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
  263. 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
  264. 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
  265. 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
  266. /* IDSEL 0x12 (Slot 1) */
  267. 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
  268. 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
  269. 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
  270. 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
  271. /* IDSEL 0x13 (Slot 2) */
  272. 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
  273. 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
  274. 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
  275. 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
  276. /* IDSEL 0x14 (Slot 3) */
  277. 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
  278. 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
  279. 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
  280. 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
  281. /* IDSEL 0x15 (Slot 4) */
  282. 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
  283. 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
  284. 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
  285. 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
  286. /* Bus 1 (Tundra Bridge) */
  287. /* IDSEL 0x12 (ISA bridge) */
  288. 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
  289. 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
  290. 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
  291. 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  292. interrupt-parent = <&mpic>;
  293. interrupts = <24 2>;
  294. bus-range = <0 0>;
  295. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  296. 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
  297. clock-frequency = <66666666>;
  298. #interrupt-cells = <1>;
  299. #size-cells = <2>;
  300. #address-cells = <3>;
  301. reg = <0xe0008000 0x1000>;
  302. compatible = "fsl,mpc8540-pci";
  303. device_type = "pci";
  304. i8259@19000 {
  305. interrupt-controller;
  306. device_type = "interrupt-controller";
  307. reg = <0x19000 0x0 0x0 0x0 0x1>;
  308. #address-cells = <0>;
  309. #interrupt-cells = <2>;
  310. compatible = "chrp,iic";
  311. interrupts = <1>;
  312. interrupt-parent = <&pci0>;
  313. };
  314. };
  315. pci1: pci@e0009000 {
  316. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  317. interrupt-map = <
  318. /* IDSEL 0x15 */
  319. 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
  320. 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
  321. 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
  322. 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
  323. interrupt-parent = <&mpic>;
  324. interrupts = <25 2>;
  325. bus-range = <0 0>;
  326. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  327. 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
  328. clock-frequency = <66666666>;
  329. #interrupt-cells = <1>;
  330. #size-cells = <2>;
  331. #address-cells = <3>;
  332. reg = <0xe0009000 0x1000>;
  333. compatible = "fsl,mpc8540-pci";
  334. device_type = "pci";
  335. };
  336. };