mpc8349emitxgp.dts 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * MPC8349E-mITX-GP Device Tree Source
  4. *
  5. * Copyright 2007 Freescale Semiconductor Inc.
  6. */
  7. /dts-v1/;
  8. / {
  9. model = "MPC8349EMITXGP";
  10. compatible = "MPC8349EMITXGP", "MPC834xMITX", "MPC83xxMITX";
  11. #address-cells = <1>;
  12. #size-cells = <1>;
  13. aliases {
  14. ethernet0 = &enet0;
  15. serial0 = &serial0;
  16. serial1 = &serial1;
  17. pci0 = &pci0;
  18. };
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,8349@0 {
  23. device_type = "cpu";
  24. reg = <0x0>;
  25. d-cache-line-size = <32>;
  26. i-cache-line-size = <32>;
  27. d-cache-size = <32768>;
  28. i-cache-size = <32768>;
  29. timebase-frequency = <0>; // from bootloader
  30. bus-frequency = <0>; // from bootloader
  31. clock-frequency = <0>; // from bootloader
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <0x00000000 0x10000000>;
  37. };
  38. soc8349@e0000000 {
  39. #address-cells = <1>;
  40. #size-cells = <1>;
  41. device_type = "soc";
  42. compatible = "simple-bus";
  43. ranges = <0x0 0xe0000000 0x00100000>;
  44. reg = <0xe0000000 0x00000200>;
  45. bus-frequency = <0>; // from bootloader
  46. wdt@200 {
  47. device_type = "watchdog";
  48. compatible = "mpc83xx_wdt";
  49. reg = <0x200 0x100>;
  50. };
  51. i2c@3000 {
  52. #address-cells = <1>;
  53. #size-cells = <0>;
  54. cell-index = <0>;
  55. compatible = "fsl-i2c";
  56. reg = <0x3000 0x100>;
  57. interrupts = <14 0x8>;
  58. interrupt-parent = <&ipic>;
  59. dfsrr;
  60. };
  61. i2c@3100 {
  62. #address-cells = <1>;
  63. #size-cells = <0>;
  64. cell-index = <1>;
  65. compatible = "fsl-i2c";
  66. reg = <0x3100 0x100>;
  67. interrupts = <15 0x8>;
  68. interrupt-parent = <&ipic>;
  69. dfsrr;
  70. rtc@68 {
  71. compatible = "dallas,ds1339";
  72. reg = <0x68>;
  73. interrupts = <18 0x8>;
  74. interrupt-parent = <&ipic>;
  75. };
  76. };
  77. spi@7000 {
  78. cell-index = <0>;
  79. compatible = "fsl,spi";
  80. reg = <0x7000 0x1000>;
  81. interrupts = <16 0x8>;
  82. interrupt-parent = <&ipic>;
  83. mode = "cpu";
  84. };
  85. dma@82a8 {
  86. #address-cells = <1>;
  87. #size-cells = <1>;
  88. compatible = "fsl,mpc8349-dma", "fsl,elo-dma";
  89. reg = <0x82a8 4>;
  90. ranges = <0 0x8100 0x1a8>;
  91. interrupt-parent = <&ipic>;
  92. interrupts = <71 8>;
  93. cell-index = <0>;
  94. dma-channel@0 {
  95. compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
  96. reg = <0 0x80>;
  97. cell-index = <0>;
  98. interrupt-parent = <&ipic>;
  99. interrupts = <71 8>;
  100. };
  101. dma-channel@80 {
  102. compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
  103. reg = <0x80 0x80>;
  104. cell-index = <1>;
  105. interrupt-parent = <&ipic>;
  106. interrupts = <71 8>;
  107. };
  108. dma-channel@100 {
  109. compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
  110. reg = <0x100 0x80>;
  111. cell-index = <2>;
  112. interrupt-parent = <&ipic>;
  113. interrupts = <71 8>;
  114. };
  115. dma-channel@180 {
  116. compatible = "fsl,mpc8349-dma-channel", "fsl,elo-dma-channel";
  117. reg = <0x180 0x28>;
  118. cell-index = <3>;
  119. interrupt-parent = <&ipic>;
  120. interrupts = <71 8>;
  121. };
  122. };
  123. usb@23000 {
  124. compatible = "fsl-usb2-dr";
  125. reg = <0x23000 0x1000>;
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. interrupt-parent = <&ipic>;
  129. interrupts = <38 0x8>;
  130. dr_mode = "otg";
  131. phy_type = "ulpi";
  132. };
  133. enet0: ethernet@24000 {
  134. #address-cells = <1>;
  135. #size-cells = <1>;
  136. cell-index = <0>;
  137. device_type = "network";
  138. model = "TSEC";
  139. compatible = "gianfar";
  140. reg = <0x24000 0x1000>;
  141. ranges = <0x0 0x24000 0x1000>;
  142. local-mac-address = [ 00 00 00 00 00 00 ];
  143. interrupts = <32 0x8 33 0x8 34 0x8>;
  144. interrupt-parent = <&ipic>;
  145. tbi-handle = <&tbi0>;
  146. phy-handle = <&phy1c>;
  147. linux,network-index = <0>;
  148. mdio@520 {
  149. #address-cells = <1>;
  150. #size-cells = <0>;
  151. compatible = "fsl,gianfar-mdio";
  152. reg = <0x520 0x20>;
  153. /* Vitesse 8201 */
  154. phy1c: ethernet-phy@1c {
  155. interrupt-parent = <&ipic>;
  156. interrupts = <18 0x8>;
  157. reg = <0x1c>;
  158. };
  159. tbi0: tbi-phy@11 {
  160. reg = <0x11>;
  161. device_type = "tbi-phy";
  162. };
  163. };
  164. };
  165. serial0: serial@4500 {
  166. cell-index = <0>;
  167. device_type = "serial";
  168. compatible = "fsl,ns16550", "ns16550";
  169. reg = <0x4500 0x100>;
  170. clock-frequency = <0>; // from bootloader
  171. interrupts = <9 0x8>;
  172. interrupt-parent = <&ipic>;
  173. };
  174. serial1: serial@4600 {
  175. cell-index = <1>;
  176. device_type = "serial";
  177. compatible = "fsl,ns16550", "ns16550";
  178. reg = <0x4600 0x100>;
  179. clock-frequency = <0>; // from bootloader
  180. interrupts = <10 0x8>;
  181. interrupt-parent = <&ipic>;
  182. };
  183. crypto@30000 {
  184. compatible = "fsl,sec2.0";
  185. reg = <0x30000 0x10000>;
  186. interrupts = <11 0x8>;
  187. interrupt-parent = <&ipic>;
  188. fsl,num-channels = <4>;
  189. fsl,channel-fifo-len = <24>;
  190. fsl,exec-units-mask = <0x7e>;
  191. fsl,descriptor-types-mask = <0x01010ebf>;
  192. };
  193. ipic: pic@700 {
  194. interrupt-controller;
  195. #address-cells = <0>;
  196. #interrupt-cells = <2>;
  197. reg = <0x700 0x100>;
  198. device_type = "ipic";
  199. };
  200. };
  201. pci0: pci@e0008600 {
  202. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  203. interrupt-map = <
  204. /* IDSEL 0x0F - PCI Slot */
  205. 0x7800 0x0 0x0 0x1 &ipic 20 0x8 /* PCI_INTA */
  206. 0x7800 0x0 0x0 0x2 &ipic 21 0x8 /* PCI_INTB */
  207. >;
  208. interrupt-parent = <&ipic>;
  209. interrupts = <67 0x8>;
  210. bus-range = <0x1 0x1>;
  211. ranges = <0x42000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  212. 0x02000000 0x0 0xb0000000 0xb0000000 0x0 0x10000000
  213. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x01000000>;
  214. clock-frequency = <66666666>;
  215. #interrupt-cells = <1>;
  216. #size-cells = <2>;
  217. #address-cells = <3>;
  218. reg = <0xe0008600 0x100 /* internal registers */
  219. 0xe0008380 0x8>; /* config space access registers */
  220. compatible = "fsl,mpc8349-pci";
  221. device_type = "pci";
  222. };
  223. };