mpc8308_p1m.dts 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * mpc8308_p1m Device Tree Source
  4. *
  5. * Copyright 2010 Ilya Yanok, Emcraft Systems, [email protected]
  6. */
  7. /dts-v1/;
  8. / {
  9. compatible = "denx,mpc8308_p1m";
  10. #address-cells = <1>;
  11. #size-cells = <1>;
  12. aliases {
  13. ethernet0 = &enet0;
  14. ethernet1 = &enet1;
  15. serial0 = &serial0;
  16. serial1 = &serial1;
  17. pci0 = &pci0;
  18. };
  19. cpus {
  20. #address-cells = <1>;
  21. #size-cells = <0>;
  22. PowerPC,8308@0 {
  23. device_type = "cpu";
  24. reg = <0x0>;
  25. d-cache-line-size = <32>;
  26. i-cache-line-size = <32>;
  27. d-cache-size = <16384>;
  28. i-cache-size = <16384>;
  29. timebase-frequency = <0>; // from bootloader
  30. bus-frequency = <0>; // from bootloader
  31. clock-frequency = <0>; // from bootloader
  32. };
  33. };
  34. memory {
  35. device_type = "memory";
  36. reg = <0x00000000 0x08000000>; // 128MB at 0
  37. };
  38. localbus@e0005000 {
  39. #address-cells = <2>;
  40. #size-cells = <1>;
  41. compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
  42. reg = <0xe0005000 0x1000>;
  43. interrupts = <77 0x8>;
  44. interrupt-parent = <&ipic>;
  45. ranges = <0x0 0x0 0xfc000000 0x04000000
  46. 0x1 0x0 0xfbff0000 0x00008000
  47. 0x2 0x0 0xfbff8000 0x00008000>;
  48. flash@0,0 {
  49. #address-cells = <1>;
  50. #size-cells = <1>;
  51. compatible = "cfi-flash";
  52. reg = <0x0 0x0 0x4000000>;
  53. bank-width = <2>;
  54. device-width = <1>;
  55. u-boot@0 {
  56. reg = <0x0 0x60000>;
  57. read-only;
  58. };
  59. env@60000 {
  60. reg = <0x60000 0x20000>;
  61. };
  62. env1@80000 {
  63. reg = <0x80000 0x20000>;
  64. };
  65. kernel@a0000 {
  66. reg = <0xa0000 0x200000>;
  67. };
  68. dtb@2a0000 {
  69. reg = <0x2a0000 0x20000>;
  70. };
  71. ramdisk@2c0000 {
  72. reg = <0x2c0000 0x640000>;
  73. };
  74. user@700000 {
  75. reg = <0x700000 0x3900000>;
  76. };
  77. };
  78. can@1,0 {
  79. compatible = "nxp,sja1000";
  80. reg = <0x1 0x0 0x80>;
  81. interrupts = <18 0x8>;
  82. interrups-parent = <&ipic>;
  83. };
  84. cpld@2,0 {
  85. compatible = "denx,mpc8308_p1m-cpld";
  86. reg = <0x2 0x0 0x8>;
  87. interrupts = <48 0x8>;
  88. interrups-parent = <&ipic>;
  89. };
  90. };
  91. immr@e0000000 {
  92. #address-cells = <1>;
  93. #size-cells = <1>;
  94. device_type = "soc";
  95. compatible = "fsl,mpc8308-immr", "simple-bus";
  96. ranges = <0 0xe0000000 0x00100000>;
  97. reg = <0xe0000000 0x00000200>;
  98. bus-frequency = <0>;
  99. i2c@3000 {
  100. #address-cells = <1>;
  101. #size-cells = <0>;
  102. compatible = "fsl-i2c";
  103. reg = <0x3000 0x100>;
  104. interrupts = <14 0x8>;
  105. interrupt-parent = <&ipic>;
  106. dfsrr;
  107. fram@50 {
  108. compatible = "ramtron,24c64", "atmel,24c64";
  109. reg = <0x50>;
  110. };
  111. };
  112. i2c@3100 {
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. compatible = "fsl-i2c";
  116. reg = <0x3100 0x100>;
  117. interrupts = <15 0x8>;
  118. interrupt-parent = <&ipic>;
  119. dfsrr;
  120. pwm@28 {
  121. compatible = "maxim,ds1050";
  122. reg = <0x28>;
  123. };
  124. sensor@48 {
  125. compatible = "maxim,max6625";
  126. reg = <0x48>;
  127. };
  128. sensor@49 {
  129. compatible = "maxim,max6625";
  130. reg = <0x49>;
  131. };
  132. sensor@4b {
  133. compatible = "maxim,max6625";
  134. reg = <0x4b>;
  135. };
  136. };
  137. usb@23000 {
  138. compatible = "fsl-usb2-dr";
  139. reg = <0x23000 0x1000>;
  140. #address-cells = <1>;
  141. #size-cells = <0>;
  142. interrupt-parent = <&ipic>;
  143. interrupts = <38 0x8>;
  144. dr_mode = "peripheral";
  145. phy_type = "ulpi";
  146. };
  147. enet0: ethernet@24000 {
  148. #address-cells = <1>;
  149. #size-cells = <1>;
  150. ranges = <0x0 0x24000 0x1000>;
  151. cell-index = <0>;
  152. device_type = "network";
  153. model = "eTSEC";
  154. compatible = "gianfar";
  155. reg = <0x24000 0x1000>;
  156. local-mac-address = [ 00 00 00 00 00 00 ];
  157. interrupts = <32 0x8 33 0x8 34 0x8>;
  158. interrupt-parent = <&ipic>;
  159. phy-handle = < &phy1 >;
  160. mdio@520 {
  161. #address-cells = <1>;
  162. #size-cells = <0>;
  163. compatible = "fsl,gianfar-mdio";
  164. reg = <0x520 0x20>;
  165. phy1: ethernet-phy@1 {
  166. interrupt-parent = <&ipic>;
  167. interrupts = <17 0x8>;
  168. reg = <0x1>;
  169. };
  170. phy2: ethernet-phy@2 {
  171. interrupt-parent = <&ipic>;
  172. interrupts = <19 0x8>;
  173. reg = <0x2>;
  174. };
  175. tbi0: tbi-phy@11 {
  176. reg = <0x11>;
  177. device_type = "tbi-phy";
  178. };
  179. };
  180. };
  181. enet1: ethernet@25000 {
  182. #address-cells = <1>;
  183. #size-cells = <1>;
  184. cell-index = <1>;
  185. device_type = "network";
  186. model = "eTSEC";
  187. compatible = "gianfar";
  188. reg = <0x25000 0x1000>;
  189. ranges = <0x0 0x25000 0x1000>;
  190. local-mac-address = [ 00 00 00 00 00 00 ];
  191. interrupts = <35 0x8 36 0x8 37 0x8>;
  192. interrupt-parent = <&ipic>;
  193. phy-handle = < &phy2 >;
  194. mdio@520 {
  195. #address-cells = <1>;
  196. #size-cells = <0>;
  197. compatible = "fsl,gianfar-tbi";
  198. reg = <0x520 0x20>;
  199. tbi1: tbi-phy@11 {
  200. reg = <0x11>;
  201. device_type = "tbi-phy";
  202. };
  203. };
  204. };
  205. serial0: serial@4500 {
  206. cell-index = <0>;
  207. device_type = "serial";
  208. compatible = "fsl,ns16550", "ns16550";
  209. reg = <0x4500 0x100>;
  210. clock-frequency = <133333333>;
  211. interrupts = <9 0x8>;
  212. interrupt-parent = <&ipic>;
  213. };
  214. serial1: serial@4600 {
  215. cell-index = <1>;
  216. device_type = "serial";
  217. compatible = "fsl,ns16550", "ns16550";
  218. reg = <0x4600 0x100>;
  219. clock-frequency = <133333333>;
  220. interrupts = <10 0x8>;
  221. interrupt-parent = <&ipic>;
  222. };
  223. gpio@c00 {
  224. #gpio-cells = <2>;
  225. compatible = "fsl,mpc8308-gpio", "fsl,mpc8349-gpio";
  226. reg = <0xc00 0x18>;
  227. interrupts = <74 0x8>;
  228. interrupt-parent = <&ipic>;
  229. gpio-controller;
  230. };
  231. timer@500 {
  232. compatible = "fsl,mpc8308-gtm", "fsl,gtm";
  233. reg = <0x500 0x100>;
  234. interrupts = <90 8 78 8 84 8 72 8>;
  235. interrupt-parent = <&ipic>;
  236. clock-frequency = <133333333>;
  237. };
  238. /* IPIC
  239. * interrupts cell = <intr #, sense>
  240. * sense values match linux IORESOURCE_IRQ_* defines:
  241. * sense == 8: Level, low assertion
  242. * sense == 2: Edge, high-to-low change
  243. */
  244. ipic: interrupt-controller@700 {
  245. compatible = "fsl,ipic";
  246. interrupt-controller;
  247. #address-cells = <0>;
  248. #interrupt-cells = <2>;
  249. reg = <0x700 0x100>;
  250. device_type = "ipic";
  251. };
  252. ipic-msi@7c0 {
  253. compatible = "fsl,ipic-msi";
  254. reg = <0x7c0 0x40>;
  255. msi-available-ranges = <0x0 0x100>;
  256. interrupts = < 0x43 0x8
  257. 0x4 0x8
  258. 0x51 0x8
  259. 0x52 0x8
  260. 0x56 0x8
  261. 0x57 0x8
  262. 0x58 0x8
  263. 0x59 0x8 >;
  264. interrupt-parent = < &ipic >;
  265. };
  266. dma@2c000 {
  267. compatible = "fsl,mpc8308-dma";
  268. reg = <0x2c000 0x1800>;
  269. interrupts = <3 0x8
  270. 94 0x8>;
  271. interrupt-parent = < &ipic >;
  272. };
  273. };
  274. pci0: pcie@e0009000 {
  275. #address-cells = <3>;
  276. #size-cells = <2>;
  277. #interrupt-cells = <1>;
  278. device_type = "pci";
  279. compatible = "fsl,mpc8308-pcie", "fsl,mpc8314-pcie";
  280. reg = <0xe0009000 0x00001000
  281. 0xb0000000 0x01000000>;
  282. ranges = <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000
  283. 0x01000000 0 0x00000000 0xb1000000 0 0x00800000>;
  284. bus-range = <0 0>;
  285. interrupt-map-mask = <0 0 0 0>;
  286. interrupt-map = <0 0 0 0 &ipic 1 8>;
  287. interrupts = <0x1 0x8>;
  288. interrupt-parent = <&ipic>;
  289. clock-frequency = <0>;
  290. pcie@0 {
  291. #address-cells = <3>;
  292. #size-cells = <2>;
  293. device_type = "pci";
  294. reg = <0 0 0 0 0>;
  295. ranges = <0x02000000 0 0xa0000000
  296. 0x02000000 0 0xa0000000
  297. 0 0x10000000
  298. 0x01000000 0 0x00000000
  299. 0x01000000 0 0x00000000
  300. 0 0x00800000>;
  301. };
  302. };
  303. };