media5200.dts 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Freescale Media5200 board Device Tree Source
  4. *
  5. * Copyright 2009 Secret Lab Technologies Ltd.
  6. * Grant Likely <[email protected]>
  7. * Steven Cavanagh <[email protected]>
  8. */
  9. /include/ "mpc5200b.dtsi"
  10. &gpt0 { fsl,has-wdt; };
  11. / {
  12. model = "fsl,media5200";
  13. compatible = "fsl,media5200";
  14. aliases {
  15. console = &console;
  16. ethernet0 = &eth0;
  17. };
  18. chosen {
  19. stdout-path = &console;
  20. };
  21. cpus {
  22. PowerPC,5200@0 {
  23. timebase-frequency = <33000000>; // 33 MHz, these were configured by U-Boot
  24. bus-frequency = <132000000>; // 132 MHz
  25. clock-frequency = <396000000>; // 396 MHz
  26. };
  27. };
  28. memory@0 {
  29. reg = <0x00000000 0x08000000>; // 128MB RAM
  30. };
  31. soc5200@f0000000 {
  32. bus-frequency = <132000000>;// 132 MHz
  33. psc@2000 { // PSC1
  34. status = "disabled";
  35. };
  36. psc@2200 { // PSC2
  37. status = "disabled";
  38. };
  39. psc@2400 { // PSC3
  40. status = "disabled";
  41. };
  42. psc@2600 { // PSC4
  43. status = "disabled";
  44. };
  45. psc@2800 { // PSC5
  46. status = "disabled";
  47. };
  48. // PSC6 in uart mode
  49. console: psc@2c00 { // PSC6
  50. compatible = "fsl,mpc5200b-psc-uart","fsl,mpc5200-psc-uart";
  51. };
  52. ethernet@3000 {
  53. phy-handle = <&phy0>;
  54. };
  55. mdio@3000 {
  56. phy0: ethernet-phy@0 {
  57. reg = <0>;
  58. };
  59. };
  60. usb@1000 {
  61. reg = <0x1000 0x100>;
  62. };
  63. };
  64. pci@f0000d00 {
  65. interrupt-map-mask = <0xf800 0 0 7>;
  66. interrupt-map = <0xc000 0 0 1 &media5200_fpga 0 2 // 1st slot
  67. 0xc000 0 0 2 &media5200_fpga 0 3
  68. 0xc000 0 0 3 &media5200_fpga 0 4
  69. 0xc000 0 0 4 &media5200_fpga 0 5
  70. 0xc800 0 0 1 &media5200_fpga 0 3 // 2nd slot
  71. 0xc800 0 0 2 &media5200_fpga 0 4
  72. 0xc800 0 0 3 &media5200_fpga 0 5
  73. 0xc800 0 0 4 &media5200_fpga 0 2
  74. 0xd000 0 0 1 &media5200_fpga 0 4 // miniPCI
  75. 0xd000 0 0 2 &media5200_fpga 0 5
  76. 0xe000 0 0 1 &media5200_fpga 0 5 // CoralIP
  77. >;
  78. ranges = <0x42000000 0 0x80000000 0x80000000 0 0x20000000>,
  79. <0x02000000 0 0xa0000000 0xa0000000 0 0x10000000>,
  80. <0x01000000 0 0x00000000 0xb0000000 0 0x01000000>;
  81. interrupt-parent = <&mpc5200_pic>;
  82. };
  83. localbus {
  84. ranges = < 0 0 0xfc000000 0x02000000
  85. 1 0 0xfe000000 0x02000000
  86. 2 0 0xf0010000 0x00010000
  87. 3 0 0xf0020000 0x00010000 >;
  88. flash@0,0 {
  89. compatible = "amd,am29lv28ml", "cfi-flash";
  90. reg = <0 0x0 0x2000000>; // 32 MB
  91. bank-width = <4>; // Width in bytes of the flash bank
  92. device-width = <2>; // Two devices on each bank
  93. };
  94. flash@1,0 {
  95. compatible = "amd,am29lv28ml", "cfi-flash";
  96. reg = <1 0 0x2000000>; // 32 MB
  97. bank-width = <4>; // Width in bytes of the flash bank
  98. device-width = <2>; // Two devices on each bank
  99. };
  100. media5200_fpga: fpga@2,0 {
  101. compatible = "fsl,media5200-fpga";
  102. interrupt-controller;
  103. #interrupt-cells = <2>; // 0:bank 1:id; no type field
  104. reg = <2 0 0x10000>;
  105. interrupt-parent = <&mpc5200_pic>;
  106. interrupts = <0 0 3 // IRQ bank 0
  107. 1 1 3>; // IRQ bank 1
  108. };
  109. uart@3,0 {
  110. compatible = "ti,tl16c752bpt";
  111. reg = <3 0 0x10000>;
  112. interrupt-parent = <&media5200_fpga>;
  113. interrupts = <0 0 0 1>; // 2 irqs
  114. };
  115. };
  116. };