unaligned.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Unaligned memory access handler
  4. *
  5. * Copyright (C) 2001 Randolph Chung <[email protected]>
  6. * Copyright (C) 2022 Helge Deller <[email protected]>
  7. * Significantly tweaked by LaMont Jones <[email protected]>
  8. */
  9. #include <linux/sched/signal.h>
  10. #include <linux/signal.h>
  11. #include <linux/ratelimit.h>
  12. #include <linux/uaccess.h>
  13. #include <asm/hardirq.h>
  14. #include <asm/traps.h>
  15. /* #define DEBUG_UNALIGNED 1 */
  16. #ifdef DEBUG_UNALIGNED
  17. #define DPRINTF(fmt, args...) do { printk(KERN_DEBUG "%s:%d:%s ", __FILE__, __LINE__, __func__ ); printk(KERN_DEBUG fmt, ##args ); } while (0)
  18. #else
  19. #define DPRINTF(fmt, args...)
  20. #endif
  21. #define RFMT "%#08lx"
  22. /* 1111 1100 0000 0000 0001 0011 1100 0000 */
  23. #define OPCODE1(a,b,c) ((a)<<26|(b)<<12|(c)<<6)
  24. #define OPCODE2(a,b) ((a)<<26|(b)<<1)
  25. #define OPCODE3(a,b) ((a)<<26|(b)<<2)
  26. #define OPCODE4(a) ((a)<<26)
  27. #define OPCODE1_MASK OPCODE1(0x3f,1,0xf)
  28. #define OPCODE2_MASK OPCODE2(0x3f,1)
  29. #define OPCODE3_MASK OPCODE3(0x3f,1)
  30. #define OPCODE4_MASK OPCODE4(0x3f)
  31. /* skip LDB - never unaligned (index) */
  32. #define OPCODE_LDH_I OPCODE1(0x03,0,0x1)
  33. #define OPCODE_LDW_I OPCODE1(0x03,0,0x2)
  34. #define OPCODE_LDD_I OPCODE1(0x03,0,0x3)
  35. #define OPCODE_LDDA_I OPCODE1(0x03,0,0x4)
  36. #define OPCODE_LDCD_I OPCODE1(0x03,0,0x5)
  37. #define OPCODE_LDWA_I OPCODE1(0x03,0,0x6)
  38. #define OPCODE_LDCW_I OPCODE1(0x03,0,0x7)
  39. /* skip LDB - never unaligned (short) */
  40. #define OPCODE_LDH_S OPCODE1(0x03,1,0x1)
  41. #define OPCODE_LDW_S OPCODE1(0x03,1,0x2)
  42. #define OPCODE_LDD_S OPCODE1(0x03,1,0x3)
  43. #define OPCODE_LDDA_S OPCODE1(0x03,1,0x4)
  44. #define OPCODE_LDCD_S OPCODE1(0x03,1,0x5)
  45. #define OPCODE_LDWA_S OPCODE1(0x03,1,0x6)
  46. #define OPCODE_LDCW_S OPCODE1(0x03,1,0x7)
  47. /* skip STB - never unaligned */
  48. #define OPCODE_STH OPCODE1(0x03,1,0x9)
  49. #define OPCODE_STW OPCODE1(0x03,1,0xa)
  50. #define OPCODE_STD OPCODE1(0x03,1,0xb)
  51. /* skip STBY - never unaligned */
  52. /* skip STDBY - never unaligned */
  53. #define OPCODE_STWA OPCODE1(0x03,1,0xe)
  54. #define OPCODE_STDA OPCODE1(0x03,1,0xf)
  55. #define OPCODE_FLDWX OPCODE1(0x09,0,0x0)
  56. #define OPCODE_FLDWXR OPCODE1(0x09,0,0x1)
  57. #define OPCODE_FSTWX OPCODE1(0x09,0,0x8)
  58. #define OPCODE_FSTWXR OPCODE1(0x09,0,0x9)
  59. #define OPCODE_FLDWS OPCODE1(0x09,1,0x0)
  60. #define OPCODE_FLDWSR OPCODE1(0x09,1,0x1)
  61. #define OPCODE_FSTWS OPCODE1(0x09,1,0x8)
  62. #define OPCODE_FSTWSR OPCODE1(0x09,1,0x9)
  63. #define OPCODE_FLDDX OPCODE1(0x0b,0,0x0)
  64. #define OPCODE_FSTDX OPCODE1(0x0b,0,0x8)
  65. #define OPCODE_FLDDS OPCODE1(0x0b,1,0x0)
  66. #define OPCODE_FSTDS OPCODE1(0x0b,1,0x8)
  67. #define OPCODE_LDD_L OPCODE2(0x14,0)
  68. #define OPCODE_FLDD_L OPCODE2(0x14,1)
  69. #define OPCODE_STD_L OPCODE2(0x1c,0)
  70. #define OPCODE_FSTD_L OPCODE2(0x1c,1)
  71. #define OPCODE_LDW_M OPCODE3(0x17,1)
  72. #define OPCODE_FLDW_L OPCODE3(0x17,0)
  73. #define OPCODE_FSTW_L OPCODE3(0x1f,0)
  74. #define OPCODE_STW_M OPCODE3(0x1f,1)
  75. #define OPCODE_LDH_L OPCODE4(0x11)
  76. #define OPCODE_LDW_L OPCODE4(0x12)
  77. #define OPCODE_LDWM OPCODE4(0x13)
  78. #define OPCODE_STH_L OPCODE4(0x19)
  79. #define OPCODE_STW_L OPCODE4(0x1A)
  80. #define OPCODE_STWM OPCODE4(0x1B)
  81. #define MAJOR_OP(i) (((i)>>26)&0x3f)
  82. #define R1(i) (((i)>>21)&0x1f)
  83. #define R2(i) (((i)>>16)&0x1f)
  84. #define R3(i) ((i)&0x1f)
  85. #define FR3(i) ((((i)&0x1f)<<1)|(((i)>>6)&1))
  86. #define IM(i,n) (((i)>>1&((1<<(n-1))-1))|((i)&1?((0-1L)<<(n-1)):0))
  87. #define IM5_2(i) IM((i)>>16,5)
  88. #define IM5_3(i) IM((i),5)
  89. #define IM14(i) IM((i),14)
  90. #define ERR_NOTHANDLED -1
  91. int unaligned_enabled __read_mostly = 1;
  92. static int emulate_ldh(struct pt_regs *regs, int toreg)
  93. {
  94. unsigned long saddr = regs->ior;
  95. unsigned long val = 0, temp1;
  96. ASM_EXCEPTIONTABLE_VAR(ret);
  97. DPRINTF("load " RFMT ":" RFMT " to r%d for 2 bytes\n",
  98. regs->isr, regs->ior, toreg);
  99. __asm__ __volatile__ (
  100. " mtsp %4, %%sr1\n"
  101. "1: ldbs 0(%%sr1,%3), %2\n"
  102. "2: ldbs 1(%%sr1,%3), %0\n"
  103. " depw %2, 23, 24, %0\n"
  104. "3: \n"
  105. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 3b)
  106. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 3b)
  107. : "+r" (val), "+r" (ret), "=&r" (temp1)
  108. : "r" (saddr), "r" (regs->isr) );
  109. DPRINTF("val = " RFMT "\n", val);
  110. if (toreg)
  111. regs->gr[toreg] = val;
  112. return ret;
  113. }
  114. static int emulate_ldw(struct pt_regs *regs, int toreg, int flop)
  115. {
  116. unsigned long saddr = regs->ior;
  117. unsigned long val = 0, temp1, temp2;
  118. ASM_EXCEPTIONTABLE_VAR(ret);
  119. DPRINTF("load " RFMT ":" RFMT " to r%d for 4 bytes\n",
  120. regs->isr, regs->ior, toreg);
  121. __asm__ __volatile__ (
  122. " zdep %4,28,2,%2\n" /* r19=(ofs&3)*8 */
  123. " mtsp %5, %%sr1\n"
  124. " depw %%r0,31,2,%4\n"
  125. "1: ldw 0(%%sr1,%4),%0\n"
  126. "2: ldw 4(%%sr1,%4),%3\n"
  127. " subi 32,%2,%2\n"
  128. " mtctl %2,11\n"
  129. " vshd %0,%3,%0\n"
  130. "3: \n"
  131. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 3b)
  132. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 3b)
  133. : "+r" (val), "+r" (ret), "=&r" (temp1), "=&r" (temp2)
  134. : "r" (saddr), "r" (regs->isr) );
  135. DPRINTF("val = " RFMT "\n", val);
  136. if (flop)
  137. ((__u32*)(regs->fr))[toreg] = val;
  138. else if (toreg)
  139. regs->gr[toreg] = val;
  140. return ret;
  141. }
  142. static int emulate_ldd(struct pt_regs *regs, int toreg, int flop)
  143. {
  144. unsigned long saddr = regs->ior;
  145. __u64 val = 0;
  146. ASM_EXCEPTIONTABLE_VAR(ret);
  147. DPRINTF("load " RFMT ":" RFMT " to r%d for 8 bytes\n",
  148. regs->isr, regs->ior, toreg);
  149. if (!IS_ENABLED(CONFIG_64BIT) && !flop)
  150. return ERR_NOTHANDLED;
  151. #ifdef CONFIG_64BIT
  152. __asm__ __volatile__ (
  153. " depd,z %3,60,3,%%r19\n" /* r19=(ofs&7)*8 */
  154. " mtsp %4, %%sr1\n"
  155. " depd %%r0,63,3,%3\n"
  156. "1: ldd 0(%%sr1,%3),%0\n"
  157. "2: ldd 8(%%sr1,%3),%%r20\n"
  158. " subi 64,%%r19,%%r19\n"
  159. " mtsar %%r19\n"
  160. " shrpd %0,%%r20,%%sar,%0\n"
  161. "3: \n"
  162. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 3b)
  163. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 3b)
  164. : "=r" (val), "+r" (ret)
  165. : "0" (val), "r" (saddr), "r" (regs->isr)
  166. : "r19", "r20" );
  167. #else
  168. {
  169. unsigned long shift, temp1;
  170. __asm__ __volatile__ (
  171. " zdep %2,29,2,%3\n" /* r19=(ofs&3)*8 */
  172. " mtsp %5, %%sr1\n"
  173. " dep %%r0,31,2,%2\n"
  174. "1: ldw 0(%%sr1,%2),%0\n"
  175. "2: ldw 4(%%sr1,%2),%R0\n"
  176. "3: ldw 8(%%sr1,%2),%4\n"
  177. " subi 32,%3,%3\n"
  178. " mtsar %3\n"
  179. " vshd %0,%R0,%0\n"
  180. " vshd %R0,%4,%R0\n"
  181. "4: \n"
  182. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 4b)
  183. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 4b)
  184. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(3b, 4b)
  185. : "+r" (val), "+r" (ret), "+r" (saddr), "=&r" (shift), "=&r" (temp1)
  186. : "r" (regs->isr) );
  187. }
  188. #endif
  189. DPRINTF("val = 0x%llx\n", val);
  190. if (flop)
  191. regs->fr[toreg] = val;
  192. else if (toreg)
  193. regs->gr[toreg] = val;
  194. return ret;
  195. }
  196. static int emulate_sth(struct pt_regs *regs, int frreg)
  197. {
  198. unsigned long val = regs->gr[frreg], temp1;
  199. ASM_EXCEPTIONTABLE_VAR(ret);
  200. if (!frreg)
  201. val = 0;
  202. DPRINTF("store r%d (" RFMT ") to " RFMT ":" RFMT " for 2 bytes\n", frreg,
  203. val, regs->isr, regs->ior);
  204. __asm__ __volatile__ (
  205. " mtsp %4, %%sr1\n"
  206. " extrw,u %2, 23, 8, %1\n"
  207. "1: stb %1, 0(%%sr1, %3)\n"
  208. "2: stb %2, 1(%%sr1, %3)\n"
  209. "3: \n"
  210. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 3b)
  211. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 3b)
  212. : "+r" (ret), "=&r" (temp1)
  213. : "r" (val), "r" (regs->ior), "r" (regs->isr) );
  214. return ret;
  215. }
  216. static int emulate_stw(struct pt_regs *regs, int frreg, int flop)
  217. {
  218. unsigned long val;
  219. ASM_EXCEPTIONTABLE_VAR(ret);
  220. if (flop)
  221. val = ((__u32*)(regs->fr))[frreg];
  222. else if (frreg)
  223. val = regs->gr[frreg];
  224. else
  225. val = 0;
  226. DPRINTF("store r%d (" RFMT ") to " RFMT ":" RFMT " for 4 bytes\n", frreg,
  227. val, regs->isr, regs->ior);
  228. __asm__ __volatile__ (
  229. " mtsp %3, %%sr1\n"
  230. " zdep %2, 28, 2, %%r19\n"
  231. " dep %%r0, 31, 2, %2\n"
  232. " mtsar %%r19\n"
  233. " depwi,z -2, %%sar, 32, %%r19\n"
  234. "1: ldw 0(%%sr1,%2),%%r20\n"
  235. "2: ldw 4(%%sr1,%2),%%r21\n"
  236. " vshd %%r0, %1, %%r22\n"
  237. " vshd %1, %%r0, %%r1\n"
  238. " and %%r20, %%r19, %%r20\n"
  239. " andcm %%r21, %%r19, %%r21\n"
  240. " or %%r22, %%r20, %%r20\n"
  241. " or %%r1, %%r21, %%r21\n"
  242. " stw %%r20,0(%%sr1,%2)\n"
  243. " stw %%r21,4(%%sr1,%2)\n"
  244. "3: \n"
  245. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 3b)
  246. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 3b)
  247. : "+r" (ret)
  248. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  249. : "r19", "r20", "r21", "r22", "r1" );
  250. return ret;
  251. }
  252. static int emulate_std(struct pt_regs *regs, int frreg, int flop)
  253. {
  254. __u64 val;
  255. ASM_EXCEPTIONTABLE_VAR(ret);
  256. if (flop)
  257. val = regs->fr[frreg];
  258. else if (frreg)
  259. val = regs->gr[frreg];
  260. else
  261. val = 0;
  262. DPRINTF("store r%d (0x%016llx) to " RFMT ":" RFMT " for 8 bytes\n", frreg,
  263. val, regs->isr, regs->ior);
  264. if (!IS_ENABLED(CONFIG_64BIT) && !flop)
  265. return ERR_NOTHANDLED;
  266. #ifdef CONFIG_64BIT
  267. __asm__ __volatile__ (
  268. " mtsp %3, %%sr1\n"
  269. " depd,z %2, 60, 3, %%r19\n"
  270. " depd %%r0, 63, 3, %2\n"
  271. " mtsar %%r19\n"
  272. " depdi,z -2, %%sar, 64, %%r19\n"
  273. "1: ldd 0(%%sr1,%2),%%r20\n"
  274. "2: ldd 8(%%sr1,%2),%%r21\n"
  275. " shrpd %%r0, %1, %%sar, %%r22\n"
  276. " shrpd %1, %%r0, %%sar, %%r1\n"
  277. " and %%r20, %%r19, %%r20\n"
  278. " andcm %%r21, %%r19, %%r21\n"
  279. " or %%r22, %%r20, %%r20\n"
  280. " or %%r1, %%r21, %%r21\n"
  281. "3: std %%r20,0(%%sr1,%2)\n"
  282. "4: std %%r21,8(%%sr1,%2)\n"
  283. "5: \n"
  284. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 5b)
  285. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 5b)
  286. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(3b, 5b)
  287. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(4b, 5b)
  288. : "+r" (ret)
  289. : "r" (val), "r" (regs->ior), "r" (regs->isr)
  290. : "r19", "r20", "r21", "r22", "r1" );
  291. #else
  292. {
  293. unsigned long valh=(val>>32),vall=(val&0xffffffffl);
  294. __asm__ __volatile__ (
  295. " mtsp %4, %%sr1\n"
  296. " zdep %2, 29, 2, %%r19\n"
  297. " dep %%r0, 31, 2, %3\n"
  298. " mtsar %%r19\n"
  299. " zvdepi -2, 32, %%r19\n"
  300. "1: ldw 0(%%sr1,%3),%%r20\n"
  301. "2: ldw 8(%%sr1,%3),%%r21\n"
  302. " vshd %1, %2, %%r1\n"
  303. " vshd %%r0, %1, %1\n"
  304. " vshd %2, %%r0, %2\n"
  305. " and %%r20, %%r19, %%r20\n"
  306. " andcm %%r21, %%r19, %%r21\n"
  307. " or %1, %%r20, %1\n"
  308. " or %2, %%r21, %2\n"
  309. "3: stw %1,0(%%sr1,%3)\n"
  310. "4: stw %%r1,4(%%sr1,%3)\n"
  311. "5: stw %2,8(%%sr1,%3)\n"
  312. "6: \n"
  313. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(1b, 6b)
  314. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(2b, 6b)
  315. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(3b, 6b)
  316. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(4b, 6b)
  317. ASM_EXCEPTIONTABLE_ENTRY_EFAULT(5b, 6b)
  318. : "+r" (ret)
  319. : "r" (valh), "r" (vall), "r" (regs->ior), "r" (regs->isr)
  320. : "r19", "r20", "r21", "r1" );
  321. }
  322. #endif
  323. return ret;
  324. }
  325. void handle_unaligned(struct pt_regs *regs)
  326. {
  327. static DEFINE_RATELIMIT_STATE(ratelimit, 5 * HZ, 5);
  328. unsigned long newbase = R1(regs->iir)?regs->gr[R1(regs->iir)]:0;
  329. int modify = 0;
  330. int ret = ERR_NOTHANDLED;
  331. __inc_irq_stat(irq_unaligned_count);
  332. /* log a message with pacing */
  333. if (user_mode(regs)) {
  334. if (current->thread.flags & PARISC_UAC_SIGBUS) {
  335. goto force_sigbus;
  336. }
  337. if (!(current->thread.flags & PARISC_UAC_NOPRINT) &&
  338. __ratelimit(&ratelimit)) {
  339. printk(KERN_WARNING "%s(%d): unaligned access to " RFMT
  340. " at ip " RFMT " (iir " RFMT ")\n",
  341. current->comm, task_pid_nr(current), regs->ior,
  342. regs->iaoq[0], regs->iir);
  343. #ifdef DEBUG_UNALIGNED
  344. show_regs(regs);
  345. #endif
  346. }
  347. if (!unaligned_enabled)
  348. goto force_sigbus;
  349. }
  350. /* handle modification - OK, it's ugly, see the instruction manual */
  351. switch (MAJOR_OP(regs->iir))
  352. {
  353. case 0x03:
  354. case 0x09:
  355. case 0x0b:
  356. if (regs->iir&0x20)
  357. {
  358. modify = 1;
  359. if (regs->iir&0x1000) /* short loads */
  360. if (regs->iir&0x200)
  361. newbase += IM5_3(regs->iir);
  362. else
  363. newbase += IM5_2(regs->iir);
  364. else if (regs->iir&0x2000) /* scaled indexed */
  365. {
  366. int shift=0;
  367. switch (regs->iir & OPCODE1_MASK)
  368. {
  369. case OPCODE_LDH_I:
  370. shift= 1; break;
  371. case OPCODE_LDW_I:
  372. shift= 2; break;
  373. case OPCODE_LDD_I:
  374. case OPCODE_LDDA_I:
  375. shift= 3; break;
  376. }
  377. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0)<<shift;
  378. } else /* simple indexed */
  379. newbase += (R2(regs->iir)?regs->gr[R2(regs->iir)]:0);
  380. }
  381. break;
  382. case 0x13:
  383. case 0x1b:
  384. modify = 1;
  385. newbase += IM14(regs->iir);
  386. break;
  387. case 0x14:
  388. case 0x1c:
  389. if (regs->iir&8)
  390. {
  391. modify = 1;
  392. newbase += IM14(regs->iir&~0xe);
  393. }
  394. break;
  395. case 0x16:
  396. case 0x1e:
  397. modify = 1;
  398. newbase += IM14(regs->iir&6);
  399. break;
  400. case 0x17:
  401. case 0x1f:
  402. if (regs->iir&4)
  403. {
  404. modify = 1;
  405. newbase += IM14(regs->iir&~4);
  406. }
  407. break;
  408. }
  409. /* TODO: make this cleaner... */
  410. switch (regs->iir & OPCODE1_MASK)
  411. {
  412. case OPCODE_LDH_I:
  413. case OPCODE_LDH_S:
  414. ret = emulate_ldh(regs, R3(regs->iir));
  415. break;
  416. case OPCODE_LDW_I:
  417. case OPCODE_LDWA_I:
  418. case OPCODE_LDW_S:
  419. case OPCODE_LDWA_S:
  420. ret = emulate_ldw(regs, R3(regs->iir),0);
  421. break;
  422. case OPCODE_STH:
  423. ret = emulate_sth(regs, R2(regs->iir));
  424. break;
  425. case OPCODE_STW:
  426. case OPCODE_STWA:
  427. ret = emulate_stw(regs, R2(regs->iir),0);
  428. break;
  429. #ifdef CONFIG_64BIT
  430. case OPCODE_LDD_I:
  431. case OPCODE_LDDA_I:
  432. case OPCODE_LDD_S:
  433. case OPCODE_LDDA_S:
  434. ret = emulate_ldd(regs, R3(regs->iir),0);
  435. break;
  436. case OPCODE_STD:
  437. case OPCODE_STDA:
  438. ret = emulate_std(regs, R2(regs->iir),0);
  439. break;
  440. #endif
  441. case OPCODE_FLDWX:
  442. case OPCODE_FLDWS:
  443. case OPCODE_FLDWXR:
  444. case OPCODE_FLDWSR:
  445. ret = emulate_ldw(regs,FR3(regs->iir),1);
  446. break;
  447. case OPCODE_FLDDX:
  448. case OPCODE_FLDDS:
  449. ret = emulate_ldd(regs,R3(regs->iir),1);
  450. break;
  451. case OPCODE_FSTWX:
  452. case OPCODE_FSTWS:
  453. case OPCODE_FSTWXR:
  454. case OPCODE_FSTWSR:
  455. ret = emulate_stw(regs,FR3(regs->iir),1);
  456. break;
  457. case OPCODE_FSTDX:
  458. case OPCODE_FSTDS:
  459. ret = emulate_std(regs,R3(regs->iir),1);
  460. break;
  461. case OPCODE_LDCD_I:
  462. case OPCODE_LDCW_I:
  463. case OPCODE_LDCD_S:
  464. case OPCODE_LDCW_S:
  465. ret = ERR_NOTHANDLED; /* "undefined", but lets kill them. */
  466. break;
  467. }
  468. switch (regs->iir & OPCODE2_MASK)
  469. {
  470. case OPCODE_FLDD_L:
  471. ret = emulate_ldd(regs,R2(regs->iir),1);
  472. break;
  473. case OPCODE_FSTD_L:
  474. ret = emulate_std(regs, R2(regs->iir),1);
  475. break;
  476. #ifdef CONFIG_64BIT
  477. case OPCODE_LDD_L:
  478. ret = emulate_ldd(regs, R2(regs->iir),0);
  479. break;
  480. case OPCODE_STD_L:
  481. ret = emulate_std(regs, R2(regs->iir),0);
  482. break;
  483. #endif
  484. }
  485. switch (regs->iir & OPCODE3_MASK)
  486. {
  487. case OPCODE_FLDW_L:
  488. ret = emulate_ldw(regs, R2(regs->iir), 1);
  489. break;
  490. case OPCODE_LDW_M:
  491. ret = emulate_ldw(regs, R2(regs->iir), 0);
  492. break;
  493. case OPCODE_FSTW_L:
  494. ret = emulate_stw(regs, R2(regs->iir),1);
  495. break;
  496. case OPCODE_STW_M:
  497. ret = emulate_stw(regs, R2(regs->iir),0);
  498. break;
  499. }
  500. switch (regs->iir & OPCODE4_MASK)
  501. {
  502. case OPCODE_LDH_L:
  503. ret = emulate_ldh(regs, R2(regs->iir));
  504. break;
  505. case OPCODE_LDW_L:
  506. case OPCODE_LDWM:
  507. ret = emulate_ldw(regs, R2(regs->iir),0);
  508. break;
  509. case OPCODE_STH_L:
  510. ret = emulate_sth(regs, R2(regs->iir));
  511. break;
  512. case OPCODE_STW_L:
  513. case OPCODE_STWM:
  514. ret = emulate_stw(regs, R2(regs->iir),0);
  515. break;
  516. }
  517. if (ret == 0 && modify && R1(regs->iir))
  518. regs->gr[R1(regs->iir)] = newbase;
  519. if (ret == ERR_NOTHANDLED)
  520. printk(KERN_CRIT "Not-handled unaligned insn 0x%08lx\n", regs->iir);
  521. DPRINTF("ret = %d\n", ret);
  522. if (ret)
  523. {
  524. /*
  525. * The unaligned handler failed.
  526. * If we were called by __get_user() or __put_user() jump
  527. * to it's exception fixup handler instead of crashing.
  528. */
  529. if (!user_mode(regs) && fixup_exception(regs))
  530. return;
  531. printk(KERN_CRIT "Unaligned handler failed, ret = %d\n", ret);
  532. die_if_kernel("Unaligned data reference", regs, 28);
  533. if (ret == -EFAULT)
  534. {
  535. force_sig_fault(SIGSEGV, SEGV_MAPERR,
  536. (void __user *)regs->ior);
  537. }
  538. else
  539. {
  540. force_sigbus:
  541. /* couldn't handle it ... */
  542. force_sig_fault(SIGBUS, BUS_ADRALN,
  543. (void __user *)regs->ior);
  544. }
  545. return;
  546. }
  547. /* else we handled it, let life go on. */
  548. regs->gr[0]|=PSW_N;
  549. }
  550. /*
  551. * NB: check_unaligned() is only used for PCXS processors right
  552. * now, so we only check for PA1.1 encodings at this point.
  553. */
  554. int
  555. check_unaligned(struct pt_regs *regs)
  556. {
  557. unsigned long align_mask;
  558. /* Get alignment mask */
  559. align_mask = 0UL;
  560. switch (regs->iir & OPCODE1_MASK) {
  561. case OPCODE_LDH_I:
  562. case OPCODE_LDH_S:
  563. case OPCODE_STH:
  564. align_mask = 1UL;
  565. break;
  566. case OPCODE_LDW_I:
  567. case OPCODE_LDWA_I:
  568. case OPCODE_LDW_S:
  569. case OPCODE_LDWA_S:
  570. case OPCODE_STW:
  571. case OPCODE_STWA:
  572. align_mask = 3UL;
  573. break;
  574. default:
  575. switch (regs->iir & OPCODE4_MASK) {
  576. case OPCODE_LDH_L:
  577. case OPCODE_STH_L:
  578. align_mask = 1UL;
  579. break;
  580. case OPCODE_LDW_L:
  581. case OPCODE_LDWM:
  582. case OPCODE_STW_L:
  583. case OPCODE_STWM:
  584. align_mask = 3UL;
  585. break;
  586. }
  587. break;
  588. }
  589. return (int)(regs->ior & align_mask);
  590. }