rt9120.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/bits.h>
  3. #include <linux/bitfield.h>
  4. #include <linux/delay.h>
  5. #include <linux/gpio/consumer.h>
  6. #include <linux/i2c.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/pm_runtime.h>
  10. #include <linux/regmap.h>
  11. #include <linux/regulator/consumer.h>
  12. #include <sound/pcm.h>
  13. #include <sound/pcm_params.h>
  14. #include <sound/soc.h>
  15. #include <sound/tlv.h>
  16. #define RT9120_REG_DEVID 0x00
  17. #define RT9120_REG_I2SFMT 0x02
  18. #define RT9120_REG_I2SWL 0x03
  19. #define RT9120_REG_SDIOSEL 0x04
  20. #define RT9120_REG_SYSCTL 0x05
  21. #define RT9120_REG_SPKGAIN 0x07
  22. #define RT9120_REG_VOLRAMP 0x0A
  23. #define RT9120_REG_ERRRPT 0x10
  24. #define RT9120_REG_MSVOL 0x20
  25. #define RT9120_REG_SWRESET 0x40
  26. #define RT9120_REG_INTERCFG 0x63
  27. #define RT9120_REG_INTERNAL0 0x65
  28. #define RT9120_REG_INTERNAL1 0x69
  29. #define RT9120_REG_UVPOPT 0x6C
  30. #define RT9120_REG_DIGCFG 0xF8
  31. #define RT9120_VID_MASK GENMASK(15, 8)
  32. #define RT9120_SWRST_MASK BIT(7)
  33. #define RT9120_MUTE_MASK GENMASK(5, 4)
  34. #define RT9120_I2SFMT_MASK GENMASK(4, 2)
  35. #define RT9120_I2SFMT_SHIFT 2
  36. #define RT9120_CFG_FMT_I2S 0
  37. #define RT9120_CFG_FMT_LEFTJ 1
  38. #define RT9120_CFG_FMT_RIGHTJ 2
  39. #define RT9120_CFG_FMT_DSPA 3
  40. #define RT9120_CFG_FMT_DSPB 7
  41. #define RT9120_AUDBIT_MASK GENMASK(1, 0)
  42. #define RT9120_CFG_AUDBIT_16 0
  43. #define RT9120_CFG_AUDBIT_20 1
  44. #define RT9120_CFG_AUDBIT_24 2
  45. #define RT9120_AUDWL_MASK GENMASK(5, 0)
  46. #define RT9120_CFG_WORDLEN_16 16
  47. #define RT9120_CFG_WORDLEN_24 24
  48. #define RT9120_CFG_WORDLEN_32 32
  49. #define RT9120_DVDD_UVSEL_MASK GENMASK(5, 4)
  50. #define RT9120_AUTOSYNC_MASK BIT(6)
  51. #define RT9120_VENDOR_ID 0x42
  52. #define RT9120S_VENDOR_ID 0x43
  53. #define RT9120_RESET_WAITMS 20
  54. #define RT9120_CHIPON_WAITMS 20
  55. #define RT9120_AMPON_WAITMS 50
  56. #define RT9120_AMPOFF_WAITMS 100
  57. #define RT9120_LVAPP_THRESUV 2000000
  58. /* 8000 to 192000 supported , only 176400 not support */
  59. #define RT9120_RATES_MASK (SNDRV_PCM_RATE_8000_192000 &\
  60. ~SNDRV_PCM_RATE_176400)
  61. #define RT9120_FMTS_MASK (SNDRV_PCM_FMTBIT_S16_LE |\
  62. SNDRV_PCM_FMTBIT_S24_LE |\
  63. SNDRV_PCM_FMTBIT_S32_LE)
  64. enum {
  65. CHIP_IDX_RT9120 = 0,
  66. CHIP_IDX_RT9120S,
  67. CHIP_IDX_MAX
  68. };
  69. struct rt9120_data {
  70. struct device *dev;
  71. struct regmap *regmap;
  72. struct gpio_desc *pwdnn_gpio;
  73. int chip_idx;
  74. };
  75. /* 11bit [min,max,step] = [-103.9375dB, 24dB, 0.0625dB] */
  76. static const DECLARE_TLV_DB_SCALE(digital_tlv, -1039375, 625, 1);
  77. /* {6, 8, 10, 12, 13, 14, 15, 16}dB */
  78. static const DECLARE_TLV_DB_RANGE(classd_tlv,
  79. 0, 3, TLV_DB_SCALE_ITEM(600, 200, 0),
  80. 4, 7, TLV_DB_SCALE_ITEM(1300, 100, 0)
  81. );
  82. static const char * const sdo_select_text[] = {
  83. "None", "INTF", "Final", "RMS Detect"
  84. };
  85. static const struct soc_enum sdo_select_enum =
  86. SOC_ENUM_SINGLE(RT9120_REG_SDIOSEL, 4, ARRAY_SIZE(sdo_select_text),
  87. sdo_select_text);
  88. static const struct snd_kcontrol_new rt9120_snd_controls[] = {
  89. SOC_SINGLE_TLV("MS Volume", RT9120_REG_MSVOL, 0, 2047, 1, digital_tlv),
  90. SOC_SINGLE_TLV("SPK Gain Volume", RT9120_REG_SPKGAIN, 0, 7, 0, classd_tlv),
  91. SOC_SINGLE("PBTL Switch", RT9120_REG_SYSCTL, 3, 1, 0),
  92. SOC_ENUM("SDO Select", sdo_select_enum),
  93. };
  94. static int internal_power_event(struct snd_soc_dapm_widget *w,
  95. struct snd_kcontrol *kcontrol, int event)
  96. {
  97. struct snd_soc_component *comp = snd_soc_dapm_to_component(w->dapm);
  98. switch (event) {
  99. case SND_SOC_DAPM_PRE_PMU:
  100. snd_soc_component_write(comp, RT9120_REG_ERRRPT, 0);
  101. break;
  102. case SND_SOC_DAPM_POST_PMU:
  103. msleep(RT9120_AMPON_WAITMS);
  104. break;
  105. case SND_SOC_DAPM_POST_PMD:
  106. msleep(RT9120_AMPOFF_WAITMS);
  107. break;
  108. default:
  109. break;
  110. }
  111. return 0;
  112. }
  113. static const struct snd_soc_dapm_widget rt9120_dapm_widgets[] = {
  114. SND_SOC_DAPM_MIXER("DMIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  115. SND_SOC_DAPM_DAC("LDAC", NULL, SND_SOC_NOPM, 0, 0),
  116. SND_SOC_DAPM_DAC("RDAC", NULL, SND_SOC_NOPM, 0, 0),
  117. SND_SOC_DAPM_SUPPLY("PWND", RT9120_REG_SYSCTL, 6, 1,
  118. internal_power_event, SND_SOC_DAPM_PRE_PMU |
  119. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  120. SND_SOC_DAPM_PGA("SPKL PA", SND_SOC_NOPM, 0, 0, NULL, 0),
  121. SND_SOC_DAPM_PGA("SPKR PA", SND_SOC_NOPM, 0, 0, NULL, 0),
  122. SND_SOC_DAPM_OUTPUT("SPKL"),
  123. SND_SOC_DAPM_OUTPUT("SPKR"),
  124. };
  125. static const struct snd_soc_dapm_route rt9120_dapm_routes[] = {
  126. { "DMIX", NULL, "AIF Playback" },
  127. /* SPKL */
  128. { "LDAC", NULL, "PWND" },
  129. { "LDAC", NULL, "DMIX" },
  130. { "SPKL PA", NULL, "LDAC" },
  131. { "SPKL", NULL, "SPKL PA" },
  132. /* SPKR */
  133. { "RDAC", NULL, "PWND" },
  134. { "RDAC", NULL, "DMIX" },
  135. { "SPKR PA", NULL, "RDAC" },
  136. { "SPKR", NULL, "SPKR PA" },
  137. /* Cap */
  138. { "AIF Capture", NULL, "LDAC" },
  139. { "AIF Capture", NULL, "RDAC" },
  140. };
  141. static int rt9120_codec_probe(struct snd_soc_component *comp)
  142. {
  143. struct rt9120_data *data = snd_soc_component_get_drvdata(comp);
  144. snd_soc_component_init_regmap(comp, data->regmap);
  145. pm_runtime_get_sync(comp->dev);
  146. /* Internal setting */
  147. if (data->chip_idx == CHIP_IDX_RT9120S) {
  148. snd_soc_component_write(comp, RT9120_REG_INTERCFG, 0xde);
  149. snd_soc_component_write(comp, RT9120_REG_INTERNAL0, 0x66);
  150. } else
  151. snd_soc_component_write(comp, RT9120_REG_INTERNAL0, 0x04);
  152. pm_runtime_mark_last_busy(comp->dev);
  153. pm_runtime_put(comp->dev);
  154. return 0;
  155. }
  156. static int rt9120_codec_suspend(struct snd_soc_component *comp)
  157. {
  158. return pm_runtime_force_suspend(comp->dev);
  159. }
  160. static int rt9120_codec_resume(struct snd_soc_component *comp)
  161. {
  162. return pm_runtime_force_resume(comp->dev);
  163. }
  164. static const struct snd_soc_component_driver rt9120_component_driver = {
  165. .probe = rt9120_codec_probe,
  166. .suspend = rt9120_codec_suspend,
  167. .resume = rt9120_codec_resume,
  168. .controls = rt9120_snd_controls,
  169. .num_controls = ARRAY_SIZE(rt9120_snd_controls),
  170. .dapm_widgets = rt9120_dapm_widgets,
  171. .num_dapm_widgets = ARRAY_SIZE(rt9120_dapm_widgets),
  172. .dapm_routes = rt9120_dapm_routes,
  173. .num_dapm_routes = ARRAY_SIZE(rt9120_dapm_routes),
  174. .endianness = 1,
  175. };
  176. static int rt9120_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  177. {
  178. struct snd_soc_component *comp = dai->component;
  179. unsigned int format;
  180. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  181. case SND_SOC_DAIFMT_I2S:
  182. format = RT9120_CFG_FMT_I2S;
  183. break;
  184. case SND_SOC_DAIFMT_LEFT_J:
  185. format = RT9120_CFG_FMT_LEFTJ;
  186. break;
  187. case SND_SOC_DAIFMT_RIGHT_J:
  188. format = RT9120_CFG_FMT_RIGHTJ;
  189. break;
  190. case SND_SOC_DAIFMT_DSP_A:
  191. format = RT9120_CFG_FMT_DSPA;
  192. break;
  193. case SND_SOC_DAIFMT_DSP_B:
  194. format = RT9120_CFG_FMT_DSPB;
  195. break;
  196. default:
  197. dev_err(dai->dev, "Unknown dai format\n");
  198. return -EINVAL;
  199. }
  200. snd_soc_component_update_bits(comp, RT9120_REG_I2SFMT,
  201. RT9120_I2SFMT_MASK,
  202. format << RT9120_I2SFMT_SHIFT);
  203. return 0;
  204. }
  205. static int rt9120_hw_params(struct snd_pcm_substream *substream,
  206. struct snd_pcm_hw_params *param,
  207. struct snd_soc_dai *dai)
  208. {
  209. struct snd_soc_component *comp = dai->component;
  210. unsigned int param_width, param_slot_width, auto_sync;
  211. int width, fs;
  212. switch (width = params_width(param)) {
  213. case 16:
  214. param_width = RT9120_CFG_AUDBIT_16;
  215. break;
  216. case 20:
  217. param_width = RT9120_CFG_AUDBIT_20;
  218. break;
  219. case 24:
  220. case 32:
  221. param_width = RT9120_CFG_AUDBIT_24;
  222. break;
  223. default:
  224. dev_err(dai->dev, "Unsupported data width [%d]\n", width);
  225. return -EINVAL;
  226. }
  227. snd_soc_component_update_bits(comp, RT9120_REG_I2SFMT,
  228. RT9120_AUDBIT_MASK, param_width);
  229. switch (width = params_physical_width(param)) {
  230. case 16:
  231. param_slot_width = RT9120_CFG_WORDLEN_16;
  232. break;
  233. case 24:
  234. param_slot_width = RT9120_CFG_WORDLEN_24;
  235. break;
  236. case 32:
  237. param_slot_width = RT9120_CFG_WORDLEN_32;
  238. break;
  239. default:
  240. dev_err(dai->dev, "Unsupported slot width [%d]\n", width);
  241. return -EINVAL;
  242. }
  243. snd_soc_component_update_bits(comp, RT9120_REG_I2SWL,
  244. RT9120_AUDWL_MASK, param_slot_width);
  245. fs = width * params_channels(param);
  246. /* If fs is divided by 48, disable auto sync */
  247. if (fs % 48 == 0)
  248. auto_sync = 0;
  249. else
  250. auto_sync = RT9120_AUTOSYNC_MASK;
  251. snd_soc_component_update_bits(comp, RT9120_REG_DIGCFG,
  252. RT9120_AUTOSYNC_MASK, auto_sync);
  253. return 0;
  254. }
  255. static const struct snd_soc_dai_ops rt9120_dai_ops = {
  256. .set_fmt = rt9120_set_fmt,
  257. .hw_params = rt9120_hw_params,
  258. };
  259. static struct snd_soc_dai_driver rt9120_dai = {
  260. .name = "rt9120_aif",
  261. .playback = {
  262. .stream_name = "AIF Playback",
  263. .rates = RT9120_RATES_MASK,
  264. .formats = RT9120_FMTS_MASK,
  265. .rate_max = 192000,
  266. .rate_min = 8000,
  267. .channels_min = 1,
  268. .channels_max = 2,
  269. },
  270. .capture = {
  271. .stream_name = "AIF Capture",
  272. .rates = RT9120_RATES_MASK,
  273. .formats = RT9120_FMTS_MASK,
  274. .rate_max = 192000,
  275. .rate_min = 8000,
  276. .channels_min = 1,
  277. .channels_max = 2,
  278. },
  279. .ops = &rt9120_dai_ops,
  280. .symmetric_rate = 1,
  281. .symmetric_sample_bits = 1,
  282. };
  283. static const struct regmap_range rt9120_rd_yes_ranges[] = {
  284. regmap_reg_range(0x00, 0x0C),
  285. regmap_reg_range(0x10, 0x15),
  286. regmap_reg_range(0x20, 0x27),
  287. regmap_reg_range(0x30, 0x38),
  288. regmap_reg_range(0x3A, 0x40),
  289. regmap_reg_range(0x63, 0x63),
  290. regmap_reg_range(0x65, 0x65),
  291. regmap_reg_range(0x69, 0x69),
  292. regmap_reg_range(0x6C, 0x6C),
  293. regmap_reg_range(0xF8, 0xF8)
  294. };
  295. static const struct regmap_access_table rt9120_rd_table = {
  296. .yes_ranges = rt9120_rd_yes_ranges,
  297. .n_yes_ranges = ARRAY_SIZE(rt9120_rd_yes_ranges),
  298. };
  299. static const struct regmap_range rt9120_wr_yes_ranges[] = {
  300. regmap_reg_range(0x00, 0x00),
  301. regmap_reg_range(0x02, 0x0A),
  302. regmap_reg_range(0x10, 0x15),
  303. regmap_reg_range(0x20, 0x27),
  304. regmap_reg_range(0x30, 0x38),
  305. regmap_reg_range(0x3A, 0x3D),
  306. regmap_reg_range(0x40, 0x40),
  307. regmap_reg_range(0x63, 0x63),
  308. regmap_reg_range(0x65, 0x65),
  309. regmap_reg_range(0x69, 0x69),
  310. regmap_reg_range(0x6C, 0x6C),
  311. regmap_reg_range(0xF8, 0xF8)
  312. };
  313. static const struct regmap_access_table rt9120_wr_table = {
  314. .yes_ranges = rt9120_wr_yes_ranges,
  315. .n_yes_ranges = ARRAY_SIZE(rt9120_wr_yes_ranges),
  316. };
  317. static bool rt9120_volatile_reg(struct device *dev, unsigned int reg)
  318. {
  319. switch (reg) {
  320. case 0x00 ... 0x01:
  321. case 0x10:
  322. case 0x30 ... 0x40:
  323. return true;
  324. default:
  325. return false;
  326. }
  327. }
  328. static int rt9120_get_reg_size(unsigned int reg)
  329. {
  330. switch (reg) {
  331. case 0x00:
  332. case 0x20 ... 0x27:
  333. return 2;
  334. case 0x30 ... 0x3D:
  335. return 3;
  336. case 0x3E ... 0x3F:
  337. return 4;
  338. default:
  339. return 1;
  340. }
  341. }
  342. static int rt9120_reg_read(void *context, unsigned int reg, unsigned int *val)
  343. {
  344. struct rt9120_data *data = context;
  345. struct i2c_client *i2c = to_i2c_client(data->dev);
  346. int size = rt9120_get_reg_size(reg);
  347. u8 raw[4] = {0};
  348. int ret;
  349. ret = i2c_smbus_read_i2c_block_data(i2c, reg, size, raw);
  350. if (ret < 0)
  351. return ret;
  352. else if (ret != size)
  353. return -EIO;
  354. switch (size) {
  355. case 4:
  356. *val = be32_to_cpup((__be32 *)raw);
  357. break;
  358. case 3:
  359. *val = raw[0] << 16 | raw[1] << 8 | raw[2];
  360. break;
  361. case 2:
  362. *val = be16_to_cpup((__be16 *)raw);
  363. break;
  364. default:
  365. *val = raw[0];
  366. }
  367. return 0;
  368. }
  369. static int rt9120_reg_write(void *context, unsigned int reg, unsigned int val)
  370. {
  371. struct rt9120_data *data = context;
  372. struct i2c_client *i2c = to_i2c_client(data->dev);
  373. int size = rt9120_get_reg_size(reg);
  374. __be32 be32_val;
  375. u8 *rawp = (u8 *)&be32_val;
  376. int offs = 4 - size;
  377. be32_val = cpu_to_be32(val);
  378. return i2c_smbus_write_i2c_block_data(i2c, reg, size, rawp + offs);
  379. }
  380. static const struct reg_default rt9120_reg_defaults[] = {
  381. { .reg = 0x02, .def = 0x02 },
  382. { .reg = 0x03, .def = 0xf2 },
  383. { .reg = 0x04, .def = 0x01 },
  384. { .reg = 0x05, .def = 0xc0 },
  385. { .reg = 0x06, .def = 0x28 },
  386. { .reg = 0x07, .def = 0x04 },
  387. { .reg = 0x08, .def = 0xff },
  388. { .reg = 0x09, .def = 0x01 },
  389. { .reg = 0x0a, .def = 0x01 },
  390. { .reg = 0x0b, .def = 0x00 },
  391. { .reg = 0x0c, .def = 0x04 },
  392. { .reg = 0x11, .def = 0x30 },
  393. { .reg = 0x12, .def = 0x08 },
  394. { .reg = 0x13, .def = 0x12 },
  395. { .reg = 0x14, .def = 0x09 },
  396. { .reg = 0x15, .def = 0x00 },
  397. { .reg = 0x20, .def = 0x7ff },
  398. { .reg = 0x21, .def = 0x180 },
  399. { .reg = 0x22, .def = 0x180 },
  400. { .reg = 0x23, .def = 0x00 },
  401. { .reg = 0x24, .def = 0x80 },
  402. { .reg = 0x25, .def = 0x180 },
  403. { .reg = 0x26, .def = 0x640 },
  404. { .reg = 0x27, .def = 0x180 },
  405. { .reg = 0x63, .def = 0x5e },
  406. { .reg = 0x65, .def = 0x66 },
  407. { .reg = 0x6c, .def = 0xe0 },
  408. { .reg = 0xf8, .def = 0x44 },
  409. };
  410. static const struct regmap_config rt9120_regmap_config = {
  411. .reg_bits = 8,
  412. .val_bits = 32,
  413. .max_register = RT9120_REG_DIGCFG,
  414. .reg_defaults = rt9120_reg_defaults,
  415. .num_reg_defaults = ARRAY_SIZE(rt9120_reg_defaults),
  416. .cache_type = REGCACHE_RBTREE,
  417. .reg_read = rt9120_reg_read,
  418. .reg_write = rt9120_reg_write,
  419. .volatile_reg = rt9120_volatile_reg,
  420. .wr_table = &rt9120_wr_table,
  421. .rd_table = &rt9120_rd_table,
  422. };
  423. static int rt9120_check_vendor_info(struct rt9120_data *data)
  424. {
  425. unsigned int devid;
  426. int ret;
  427. ret = regmap_read(data->regmap, RT9120_REG_DEVID, &devid);
  428. if (ret)
  429. return ret;
  430. devid = FIELD_GET(RT9120_VID_MASK, devid);
  431. switch (devid) {
  432. case RT9120_VENDOR_ID:
  433. data->chip_idx = CHIP_IDX_RT9120;
  434. break;
  435. case RT9120S_VENDOR_ID:
  436. data->chip_idx = CHIP_IDX_RT9120S;
  437. break;
  438. default:
  439. dev_err(data->dev, "DEVID not correct [0x%0x]\n", devid);
  440. return -ENODEV;
  441. }
  442. return 0;
  443. }
  444. static int rt9120_do_register_reset(struct rt9120_data *data)
  445. {
  446. int ret;
  447. ret = regmap_write(data->regmap, RT9120_REG_SWRESET,
  448. RT9120_SWRST_MASK);
  449. if (ret)
  450. return ret;
  451. msleep(RT9120_RESET_WAITMS);
  452. return 0;
  453. }
  454. static int rt9120_probe(struct i2c_client *i2c)
  455. {
  456. struct rt9120_data *data;
  457. struct regulator *dvdd_supply;
  458. int dvdd_supply_volt, ret;
  459. data = devm_kzalloc(&i2c->dev, sizeof(*data), GFP_KERNEL);
  460. if (!data)
  461. return -ENOMEM;
  462. data->dev = &i2c->dev;
  463. i2c_set_clientdata(i2c, data);
  464. data->pwdnn_gpio = devm_gpiod_get_optional(&i2c->dev, "pwdnn",
  465. GPIOD_OUT_HIGH);
  466. if (IS_ERR(data->pwdnn_gpio)) {
  467. dev_err(&i2c->dev, "Failed to initialize 'pwdnn' gpio\n");
  468. return PTR_ERR(data->pwdnn_gpio);
  469. } else if (data->pwdnn_gpio) {
  470. dev_dbg(&i2c->dev, "'pwdnn' from low to high, wait chip on\n");
  471. msleep(RT9120_CHIPON_WAITMS);
  472. }
  473. data->regmap = devm_regmap_init(&i2c->dev, NULL, data,
  474. &rt9120_regmap_config);
  475. if (IS_ERR(data->regmap)) {
  476. ret = PTR_ERR(data->regmap);
  477. dev_err(&i2c->dev, "Failed to init regmap [%d]\n", ret);
  478. return ret;
  479. }
  480. ret = rt9120_check_vendor_info(data);
  481. if (ret) {
  482. dev_err(&i2c->dev, "Failed to check vendor info\n");
  483. return ret;
  484. }
  485. ret = rt9120_do_register_reset(data);
  486. if (ret) {
  487. dev_err(&i2c->dev, "Failed to do register reset\n");
  488. return ret;
  489. }
  490. dvdd_supply = devm_regulator_get(&i2c->dev, "dvdd");
  491. if (IS_ERR(dvdd_supply)) {
  492. dev_err(&i2c->dev, "No dvdd regulator found\n");
  493. return PTR_ERR(dvdd_supply);
  494. }
  495. dvdd_supply_volt = regulator_get_voltage(dvdd_supply);
  496. if (dvdd_supply_volt <= RT9120_LVAPP_THRESUV) {
  497. dev_dbg(&i2c->dev, "dvdd low voltage design\n");
  498. ret = regmap_update_bits(data->regmap, RT9120_REG_UVPOPT,
  499. RT9120_DVDD_UVSEL_MASK, 0);
  500. if (ret) {
  501. dev_err(&i2c->dev, "Failed to config dvdd uvsel\n");
  502. return ret;
  503. }
  504. }
  505. pm_runtime_set_autosuspend_delay(&i2c->dev, 1000);
  506. pm_runtime_use_autosuspend(&i2c->dev);
  507. pm_runtime_set_active(&i2c->dev);
  508. pm_runtime_mark_last_busy(&i2c->dev);
  509. pm_runtime_enable(&i2c->dev);
  510. return devm_snd_soc_register_component(&i2c->dev,
  511. &rt9120_component_driver,
  512. &rt9120_dai, 1);
  513. }
  514. static void rt9120_remove(struct i2c_client *i2c)
  515. {
  516. pm_runtime_disable(&i2c->dev);
  517. pm_runtime_set_suspended(&i2c->dev);
  518. }
  519. static int __maybe_unused rt9120_runtime_suspend(struct device *dev)
  520. {
  521. struct rt9120_data *data = dev_get_drvdata(dev);
  522. if (data->pwdnn_gpio) {
  523. regcache_cache_only(data->regmap, true);
  524. regcache_mark_dirty(data->regmap);
  525. gpiod_set_value(data->pwdnn_gpio, 0);
  526. }
  527. return 0;
  528. }
  529. static int __maybe_unused rt9120_runtime_resume(struct device *dev)
  530. {
  531. struct rt9120_data *data = dev_get_drvdata(dev);
  532. if (data->pwdnn_gpio) {
  533. gpiod_set_value(data->pwdnn_gpio, 1);
  534. msleep(RT9120_CHIPON_WAITMS);
  535. regcache_cache_only(data->regmap, false);
  536. regcache_sync(data->regmap);
  537. }
  538. return 0;
  539. }
  540. static const struct dev_pm_ops rt9120_pm_ops = {
  541. SET_RUNTIME_PM_OPS(rt9120_runtime_suspend, rt9120_runtime_resume, NULL)
  542. };
  543. static const struct of_device_id __maybe_unused rt9120_device_table[] = {
  544. { .compatible = "richtek,rt9120", },
  545. { }
  546. };
  547. MODULE_DEVICE_TABLE(of, rt9120_device_table);
  548. static struct i2c_driver rt9120_driver = {
  549. .driver = {
  550. .name = "rt9120",
  551. .of_match_table = rt9120_device_table,
  552. .pm = &rt9120_pm_ops,
  553. },
  554. .probe_new = rt9120_probe,
  555. .remove = rt9120_remove,
  556. };
  557. module_i2c_driver(rt9120_driver);
  558. MODULE_AUTHOR("ChiYuan Huang <[email protected]>");
  559. MODULE_DESCRIPTION("RT9120 Audio Amplifier Driver");
  560. MODULE_LICENSE("GPL");