rt5645.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * rt5645.c -- RT5645 ALSA SoC audio codec driver
  4. *
  5. * Copyright 2013 Realtek Semiconductor Corp.
  6. * Author: Bard Liao <[email protected]>
  7. */
  8. #include <linux/module.h>
  9. #include <linux/moduleparam.h>
  10. #include <linux/init.h>
  11. #include <linux/delay.h>
  12. #include <linux/pm.h>
  13. #include <linux/i2c.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/spi/spi.h>
  16. #include <linux/gpio.h>
  17. #include <linux/gpio/consumer.h>
  18. #include <linux/acpi.h>
  19. #include <linux/dmi.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <sound/core.h>
  22. #include <sound/pcm.h>
  23. #include <sound/pcm_params.h>
  24. #include <sound/jack.h>
  25. #include <sound/soc.h>
  26. #include <sound/soc-dapm.h>
  27. #include <sound/initval.h>
  28. #include <sound/tlv.h>
  29. #include "rl6231.h"
  30. #include "rt5645.h"
  31. #define QUIRK_INV_JD1_1(q) ((q) & 1)
  32. #define QUIRK_LEVEL_IRQ(q) (((q) >> 1) & 1)
  33. #define QUIRK_IN2_DIFF(q) (((q) >> 2) & 1)
  34. #define QUIRK_INV_HP_POL(q) (((q) >> 3) & 1)
  35. #define QUIRK_JD_MODE(q) (((q) >> 4) & 7)
  36. #define QUIRK_DMIC1_DATA_PIN(q) (((q) >> 8) & 3)
  37. #define QUIRK_DMIC2_DATA_PIN(q) (((q) >> 12) & 3)
  38. static unsigned int quirk = -1;
  39. module_param(quirk, uint, 0444);
  40. MODULE_PARM_DESC(quirk, "RT5645 pdata quirk override");
  41. static const struct acpi_gpio_mapping *cht_rt5645_gpios;
  42. #define RT5645_DEVICE_ID 0x6308
  43. #define RT5650_DEVICE_ID 0x6419
  44. #define RT5645_PR_RANGE_BASE (0xff + 1)
  45. #define RT5645_PR_SPACING 0x100
  46. #define RT5645_PR_BASE (RT5645_PR_RANGE_BASE + (0 * RT5645_PR_SPACING))
  47. #define RT5645_HWEQ_NUM 57
  48. #define TIME_TO_POWER_MS 400
  49. static const struct regmap_range_cfg rt5645_ranges[] = {
  50. {
  51. .name = "PR",
  52. .range_min = RT5645_PR_BASE,
  53. .range_max = RT5645_PR_BASE + 0xf8,
  54. .selector_reg = RT5645_PRIV_INDEX,
  55. .selector_mask = 0xff,
  56. .selector_shift = 0x0,
  57. .window_start = RT5645_PRIV_DATA,
  58. .window_len = 0x1,
  59. },
  60. };
  61. static const struct reg_sequence init_list[] = {
  62. {RT5645_PR_BASE + 0x3d, 0x3600},
  63. {RT5645_PR_BASE + 0x1c, 0xfd70},
  64. {RT5645_PR_BASE + 0x20, 0x611f},
  65. {RT5645_PR_BASE + 0x21, 0x4040},
  66. {RT5645_PR_BASE + 0x23, 0x0004},
  67. {RT5645_ASRC_4, 0x0120},
  68. };
  69. static const struct reg_sequence rt5650_init_list[] = {
  70. {0xf6, 0x0100},
  71. };
  72. static const struct reg_default rt5645_reg[] = {
  73. { 0x00, 0x0000 },
  74. { 0x01, 0xc8c8 },
  75. { 0x02, 0xc8c8 },
  76. { 0x03, 0xc8c8 },
  77. { 0x0a, 0x0002 },
  78. { 0x0b, 0x2827 },
  79. { 0x0c, 0xe000 },
  80. { 0x0d, 0x0000 },
  81. { 0x0e, 0x0000 },
  82. { 0x0f, 0x0808 },
  83. { 0x14, 0x3333 },
  84. { 0x16, 0x4b00 },
  85. { 0x18, 0x018b },
  86. { 0x19, 0xafaf },
  87. { 0x1a, 0xafaf },
  88. { 0x1b, 0x0001 },
  89. { 0x1c, 0x2f2f },
  90. { 0x1d, 0x2f2f },
  91. { 0x1e, 0x0000 },
  92. { 0x20, 0x0000 },
  93. { 0x27, 0x7060 },
  94. { 0x28, 0x7070 },
  95. { 0x29, 0x8080 },
  96. { 0x2a, 0x5656 },
  97. { 0x2b, 0x5454 },
  98. { 0x2c, 0xaaa0 },
  99. { 0x2d, 0x0000 },
  100. { 0x2f, 0x1002 },
  101. { 0x31, 0x5000 },
  102. { 0x32, 0x0000 },
  103. { 0x33, 0x0000 },
  104. { 0x34, 0x0000 },
  105. { 0x35, 0x0000 },
  106. { 0x3b, 0x0000 },
  107. { 0x3c, 0x007f },
  108. { 0x3d, 0x0000 },
  109. { 0x3e, 0x007f },
  110. { 0x3f, 0x0000 },
  111. { 0x40, 0x001f },
  112. { 0x41, 0x0000 },
  113. { 0x42, 0x001f },
  114. { 0x45, 0x6000 },
  115. { 0x46, 0x003e },
  116. { 0x47, 0x003e },
  117. { 0x48, 0xf807 },
  118. { 0x4a, 0x0004 },
  119. { 0x4d, 0x0000 },
  120. { 0x4e, 0x0000 },
  121. { 0x4f, 0x01ff },
  122. { 0x50, 0x0000 },
  123. { 0x51, 0x0000 },
  124. { 0x52, 0x01ff },
  125. { 0x53, 0xf000 },
  126. { 0x56, 0x0111 },
  127. { 0x57, 0x0064 },
  128. { 0x58, 0xef0e },
  129. { 0x59, 0xf0f0 },
  130. { 0x5a, 0xef0e },
  131. { 0x5b, 0xf0f0 },
  132. { 0x5c, 0xef0e },
  133. { 0x5d, 0xf0f0 },
  134. { 0x5e, 0xf000 },
  135. { 0x5f, 0x0000 },
  136. { 0x61, 0x0300 },
  137. { 0x62, 0x0000 },
  138. { 0x63, 0x00c2 },
  139. { 0x64, 0x0000 },
  140. { 0x65, 0x0000 },
  141. { 0x66, 0x0000 },
  142. { 0x6a, 0x0000 },
  143. { 0x6c, 0x0aaa },
  144. { 0x70, 0x8000 },
  145. { 0x71, 0x8000 },
  146. { 0x72, 0x8000 },
  147. { 0x73, 0x7770 },
  148. { 0x74, 0x3e00 },
  149. { 0x75, 0x2409 },
  150. { 0x76, 0x000a },
  151. { 0x77, 0x0c00 },
  152. { 0x78, 0x0000 },
  153. { 0x79, 0x0123 },
  154. { 0x80, 0x0000 },
  155. { 0x81, 0x0000 },
  156. { 0x82, 0x0000 },
  157. { 0x83, 0x0000 },
  158. { 0x84, 0x0000 },
  159. { 0x85, 0x0000 },
  160. { 0x8a, 0x0120 },
  161. { 0x8e, 0x0004 },
  162. { 0x8f, 0x1100 },
  163. { 0x90, 0x0646 },
  164. { 0x91, 0x0c06 },
  165. { 0x93, 0x0000 },
  166. { 0x94, 0x0200 },
  167. { 0x95, 0x0000 },
  168. { 0x9a, 0x2184 },
  169. { 0x9b, 0x010a },
  170. { 0x9c, 0x0aea },
  171. { 0x9d, 0x000c },
  172. { 0x9e, 0x0400 },
  173. { 0xa0, 0xa0a8 },
  174. { 0xa1, 0x0059 },
  175. { 0xa2, 0x0001 },
  176. { 0xae, 0x6000 },
  177. { 0xaf, 0x0000 },
  178. { 0xb0, 0x6000 },
  179. { 0xb1, 0x0000 },
  180. { 0xb2, 0x0000 },
  181. { 0xb3, 0x001f },
  182. { 0xb4, 0x020c },
  183. { 0xb5, 0x1f00 },
  184. { 0xb6, 0x0000 },
  185. { 0xbb, 0x0000 },
  186. { 0xbc, 0x0000 },
  187. { 0xbd, 0x0000 },
  188. { 0xbe, 0x0000 },
  189. { 0xbf, 0x3100 },
  190. { 0xc0, 0x0000 },
  191. { 0xc1, 0x0000 },
  192. { 0xc2, 0x0000 },
  193. { 0xc3, 0x2000 },
  194. { 0xcd, 0x0000 },
  195. { 0xce, 0x0000 },
  196. { 0xcf, 0x1813 },
  197. { 0xd0, 0x0690 },
  198. { 0xd1, 0x1c17 },
  199. { 0xd3, 0xb320 },
  200. { 0xd4, 0x0000 },
  201. { 0xd6, 0x0400 },
  202. { 0xd9, 0x0809 },
  203. { 0xda, 0x0000 },
  204. { 0xdb, 0x0003 },
  205. { 0xdc, 0x0049 },
  206. { 0xdd, 0x001b },
  207. { 0xdf, 0x0008 },
  208. { 0xe0, 0x4000 },
  209. { 0xe6, 0x8000 },
  210. { 0xe7, 0x0200 },
  211. { 0xec, 0xb300 },
  212. { 0xed, 0x0000 },
  213. { 0xf0, 0x001f },
  214. { 0xf1, 0x020c },
  215. { 0xf2, 0x1f00 },
  216. { 0xf3, 0x0000 },
  217. { 0xf4, 0x4000 },
  218. { 0xf8, 0x0000 },
  219. { 0xf9, 0x0000 },
  220. { 0xfa, 0x2060 },
  221. { 0xfb, 0x4040 },
  222. { 0xfc, 0x0000 },
  223. { 0xfd, 0x0002 },
  224. { 0xfe, 0x10ec },
  225. { 0xff, 0x6308 },
  226. };
  227. static const struct reg_default rt5650_reg[] = {
  228. { 0x00, 0x0000 },
  229. { 0x01, 0xc8c8 },
  230. { 0x02, 0xc8c8 },
  231. { 0x03, 0xc8c8 },
  232. { 0x0a, 0x0002 },
  233. { 0x0b, 0x2827 },
  234. { 0x0c, 0xe000 },
  235. { 0x0d, 0x0000 },
  236. { 0x0e, 0x0000 },
  237. { 0x0f, 0x0808 },
  238. { 0x14, 0x3333 },
  239. { 0x16, 0x4b00 },
  240. { 0x18, 0x018b },
  241. { 0x19, 0xafaf },
  242. { 0x1a, 0xafaf },
  243. { 0x1b, 0x0001 },
  244. { 0x1c, 0x2f2f },
  245. { 0x1d, 0x2f2f },
  246. { 0x1e, 0x0000 },
  247. { 0x20, 0x0000 },
  248. { 0x27, 0x7060 },
  249. { 0x28, 0x7070 },
  250. { 0x29, 0x8080 },
  251. { 0x2a, 0x5656 },
  252. { 0x2b, 0x5454 },
  253. { 0x2c, 0xaaa0 },
  254. { 0x2d, 0x0000 },
  255. { 0x2f, 0x5002 },
  256. { 0x31, 0x5000 },
  257. { 0x32, 0x0000 },
  258. { 0x33, 0x0000 },
  259. { 0x34, 0x0000 },
  260. { 0x35, 0x0000 },
  261. { 0x3b, 0x0000 },
  262. { 0x3c, 0x007f },
  263. { 0x3d, 0x0000 },
  264. { 0x3e, 0x007f },
  265. { 0x3f, 0x0000 },
  266. { 0x40, 0x001f },
  267. { 0x41, 0x0000 },
  268. { 0x42, 0x001f },
  269. { 0x45, 0x6000 },
  270. { 0x46, 0x003e },
  271. { 0x47, 0x003e },
  272. { 0x48, 0xf807 },
  273. { 0x4a, 0x0004 },
  274. { 0x4d, 0x0000 },
  275. { 0x4e, 0x0000 },
  276. { 0x4f, 0x01ff },
  277. { 0x50, 0x0000 },
  278. { 0x51, 0x0000 },
  279. { 0x52, 0x01ff },
  280. { 0x53, 0xf000 },
  281. { 0x56, 0x0111 },
  282. { 0x57, 0x0064 },
  283. { 0x58, 0xef0e },
  284. { 0x59, 0xf0f0 },
  285. { 0x5a, 0xef0e },
  286. { 0x5b, 0xf0f0 },
  287. { 0x5c, 0xef0e },
  288. { 0x5d, 0xf0f0 },
  289. { 0x5e, 0xf000 },
  290. { 0x5f, 0x0000 },
  291. { 0x61, 0x0300 },
  292. { 0x62, 0x0000 },
  293. { 0x63, 0x00c2 },
  294. { 0x64, 0x0000 },
  295. { 0x65, 0x0000 },
  296. { 0x66, 0x0000 },
  297. { 0x6a, 0x0000 },
  298. { 0x6c, 0x0aaa },
  299. { 0x70, 0x8000 },
  300. { 0x71, 0x8000 },
  301. { 0x72, 0x8000 },
  302. { 0x73, 0x7770 },
  303. { 0x74, 0x3e00 },
  304. { 0x75, 0x2409 },
  305. { 0x76, 0x000a },
  306. { 0x77, 0x0c00 },
  307. { 0x78, 0x0000 },
  308. { 0x79, 0x0123 },
  309. { 0x7a, 0x0123 },
  310. { 0x80, 0x0000 },
  311. { 0x81, 0x0000 },
  312. { 0x82, 0x0000 },
  313. { 0x83, 0x0000 },
  314. { 0x84, 0x0000 },
  315. { 0x85, 0x0000 },
  316. { 0x8a, 0x0120 },
  317. { 0x8e, 0x0004 },
  318. { 0x8f, 0x1100 },
  319. { 0x90, 0x0646 },
  320. { 0x91, 0x0c06 },
  321. { 0x93, 0x0000 },
  322. { 0x94, 0x0200 },
  323. { 0x95, 0x0000 },
  324. { 0x9a, 0x2184 },
  325. { 0x9b, 0x010a },
  326. { 0x9c, 0x0aea },
  327. { 0x9d, 0x000c },
  328. { 0x9e, 0x0400 },
  329. { 0xa0, 0xa0a8 },
  330. { 0xa1, 0x0059 },
  331. { 0xa2, 0x0001 },
  332. { 0xae, 0x6000 },
  333. { 0xaf, 0x0000 },
  334. { 0xb0, 0x6000 },
  335. { 0xb1, 0x0000 },
  336. { 0xb2, 0x0000 },
  337. { 0xb3, 0x001f },
  338. { 0xb4, 0x020c },
  339. { 0xb5, 0x1f00 },
  340. { 0xb6, 0x0000 },
  341. { 0xbb, 0x0000 },
  342. { 0xbc, 0x0000 },
  343. { 0xbd, 0x0000 },
  344. { 0xbe, 0x0000 },
  345. { 0xbf, 0x3100 },
  346. { 0xc0, 0x0000 },
  347. { 0xc1, 0x0000 },
  348. { 0xc2, 0x0000 },
  349. { 0xc3, 0x2000 },
  350. { 0xcd, 0x0000 },
  351. { 0xce, 0x0000 },
  352. { 0xcf, 0x1813 },
  353. { 0xd0, 0x0690 },
  354. { 0xd1, 0x1c17 },
  355. { 0xd3, 0xb320 },
  356. { 0xd4, 0x0000 },
  357. { 0xd6, 0x0400 },
  358. { 0xd9, 0x0809 },
  359. { 0xda, 0x0000 },
  360. { 0xdb, 0x0003 },
  361. { 0xdc, 0x0049 },
  362. { 0xdd, 0x001b },
  363. { 0xdf, 0x0008 },
  364. { 0xe0, 0x4000 },
  365. { 0xe6, 0x8000 },
  366. { 0xe7, 0x0200 },
  367. { 0xec, 0xb300 },
  368. { 0xed, 0x0000 },
  369. { 0xf0, 0x001f },
  370. { 0xf1, 0x020c },
  371. { 0xf2, 0x1f00 },
  372. { 0xf3, 0x0000 },
  373. { 0xf4, 0x4000 },
  374. { 0xf8, 0x0000 },
  375. { 0xf9, 0x0000 },
  376. { 0xfa, 0x2060 },
  377. { 0xfb, 0x4040 },
  378. { 0xfc, 0x0000 },
  379. { 0xfd, 0x0002 },
  380. { 0xfe, 0x10ec },
  381. { 0xff, 0x6308 },
  382. };
  383. struct rt5645_eq_param_s {
  384. unsigned short reg;
  385. unsigned short val;
  386. };
  387. struct rt5645_eq_param_s_be16 {
  388. __be16 reg;
  389. __be16 val;
  390. };
  391. static const char *const rt5645_supply_names[] = {
  392. "avdd",
  393. "cpvdd",
  394. };
  395. struct rt5645_platform_data {
  396. /* IN2 can optionally be differential */
  397. bool in2_diff;
  398. unsigned int dmic1_data_pin;
  399. /* 0 = IN2N; 1 = GPIO5; 2 = GPIO11 */
  400. unsigned int dmic2_data_pin;
  401. /* 0 = IN2P; 1 = GPIO6; 2 = GPIO10; 3 = GPIO12 */
  402. unsigned int jd_mode;
  403. /* Use level triggered irq */
  404. bool level_trigger_irq;
  405. /* Invert JD1_1 status polarity */
  406. bool inv_jd1_1;
  407. /* Invert HP detect status polarity */
  408. bool inv_hp_pol;
  409. /* Value to assign to snd_soc_card.long_name */
  410. const char *long_name;
  411. /* Some (package) variants have the headset-mic pin not-connected */
  412. bool no_headset_mic;
  413. };
  414. struct rt5645_priv {
  415. struct snd_soc_component *component;
  416. struct rt5645_platform_data pdata;
  417. struct regmap *regmap;
  418. struct i2c_client *i2c;
  419. struct gpio_desc *gpiod_hp_det;
  420. struct snd_soc_jack *hp_jack;
  421. struct snd_soc_jack *mic_jack;
  422. struct snd_soc_jack *btn_jack;
  423. struct delayed_work jack_detect_work, rcclock_work;
  424. struct regulator_bulk_data supplies[ARRAY_SIZE(rt5645_supply_names)];
  425. struct rt5645_eq_param_s *eq_param;
  426. struct timer_list btn_check_timer;
  427. int codec_type;
  428. int sysclk;
  429. int sysclk_src;
  430. int lrck[RT5645_AIFS];
  431. int bclk[RT5645_AIFS];
  432. int master[RT5645_AIFS];
  433. int pll_src;
  434. int pll_in;
  435. int pll_out;
  436. int jack_type;
  437. bool en_button_func;
  438. int v_id;
  439. };
  440. static int rt5645_reset(struct snd_soc_component *component)
  441. {
  442. return snd_soc_component_write(component, RT5645_RESET, 0);
  443. }
  444. static bool rt5645_volatile_register(struct device *dev, unsigned int reg)
  445. {
  446. int i;
  447. for (i = 0; i < ARRAY_SIZE(rt5645_ranges); i++) {
  448. if (reg >= rt5645_ranges[i].range_min &&
  449. reg <= rt5645_ranges[i].range_max) {
  450. return true;
  451. }
  452. }
  453. switch (reg) {
  454. case RT5645_RESET:
  455. case RT5645_PRIV_INDEX:
  456. case RT5645_PRIV_DATA:
  457. case RT5645_IN1_CTRL1:
  458. case RT5645_IN1_CTRL2:
  459. case RT5645_IN1_CTRL3:
  460. case RT5645_A_JD_CTRL1:
  461. case RT5645_ADC_EQ_CTRL1:
  462. case RT5645_EQ_CTRL1:
  463. case RT5645_ALC_CTRL_1:
  464. case RT5645_IRQ_CTRL2:
  465. case RT5645_IRQ_CTRL3:
  466. case RT5645_INT_IRQ_ST:
  467. case RT5645_IL_CMD:
  468. case RT5650_4BTN_IL_CMD1:
  469. case RT5645_VENDOR_ID:
  470. case RT5645_VENDOR_ID1:
  471. case RT5645_VENDOR_ID2:
  472. return true;
  473. default:
  474. return false;
  475. }
  476. }
  477. static bool rt5645_readable_register(struct device *dev, unsigned int reg)
  478. {
  479. int i;
  480. for (i = 0; i < ARRAY_SIZE(rt5645_ranges); i++) {
  481. if (reg >= rt5645_ranges[i].range_min &&
  482. reg <= rt5645_ranges[i].range_max) {
  483. return true;
  484. }
  485. }
  486. switch (reg) {
  487. case RT5645_RESET:
  488. case RT5645_SPK_VOL:
  489. case RT5645_HP_VOL:
  490. case RT5645_LOUT1:
  491. case RT5645_IN1_CTRL1:
  492. case RT5645_IN1_CTRL2:
  493. case RT5645_IN1_CTRL3:
  494. case RT5645_IN2_CTRL:
  495. case RT5645_INL1_INR1_VOL:
  496. case RT5645_SPK_FUNC_LIM:
  497. case RT5645_ADJ_HPF_CTRL:
  498. case RT5645_DAC1_DIG_VOL:
  499. case RT5645_DAC2_DIG_VOL:
  500. case RT5645_DAC_CTRL:
  501. case RT5645_STO1_ADC_DIG_VOL:
  502. case RT5645_MONO_ADC_DIG_VOL:
  503. case RT5645_ADC_BST_VOL1:
  504. case RT5645_ADC_BST_VOL2:
  505. case RT5645_STO1_ADC_MIXER:
  506. case RT5645_MONO_ADC_MIXER:
  507. case RT5645_AD_DA_MIXER:
  508. case RT5645_STO_DAC_MIXER:
  509. case RT5645_MONO_DAC_MIXER:
  510. case RT5645_DIG_MIXER:
  511. case RT5650_A_DAC_SOUR:
  512. case RT5645_DIG_INF1_DATA:
  513. case RT5645_PDM_OUT_CTRL:
  514. case RT5645_REC_L1_MIXER:
  515. case RT5645_REC_L2_MIXER:
  516. case RT5645_REC_R1_MIXER:
  517. case RT5645_REC_R2_MIXER:
  518. case RT5645_HPMIXL_CTRL:
  519. case RT5645_HPOMIXL_CTRL:
  520. case RT5645_HPMIXR_CTRL:
  521. case RT5645_HPOMIXR_CTRL:
  522. case RT5645_HPO_MIXER:
  523. case RT5645_SPK_L_MIXER:
  524. case RT5645_SPK_R_MIXER:
  525. case RT5645_SPO_MIXER:
  526. case RT5645_SPO_CLSD_RATIO:
  527. case RT5645_OUT_L1_MIXER:
  528. case RT5645_OUT_R1_MIXER:
  529. case RT5645_OUT_L_GAIN1:
  530. case RT5645_OUT_L_GAIN2:
  531. case RT5645_OUT_R_GAIN1:
  532. case RT5645_OUT_R_GAIN2:
  533. case RT5645_LOUT_MIXER:
  534. case RT5645_HAPTIC_CTRL1:
  535. case RT5645_HAPTIC_CTRL2:
  536. case RT5645_HAPTIC_CTRL3:
  537. case RT5645_HAPTIC_CTRL4:
  538. case RT5645_HAPTIC_CTRL5:
  539. case RT5645_HAPTIC_CTRL6:
  540. case RT5645_HAPTIC_CTRL7:
  541. case RT5645_HAPTIC_CTRL8:
  542. case RT5645_HAPTIC_CTRL9:
  543. case RT5645_HAPTIC_CTRL10:
  544. case RT5645_PWR_DIG1:
  545. case RT5645_PWR_DIG2:
  546. case RT5645_PWR_ANLG1:
  547. case RT5645_PWR_ANLG2:
  548. case RT5645_PWR_MIXER:
  549. case RT5645_PWR_VOL:
  550. case RT5645_PRIV_INDEX:
  551. case RT5645_PRIV_DATA:
  552. case RT5645_I2S1_SDP:
  553. case RT5645_I2S2_SDP:
  554. case RT5645_ADDA_CLK1:
  555. case RT5645_ADDA_CLK2:
  556. case RT5645_DMIC_CTRL1:
  557. case RT5645_DMIC_CTRL2:
  558. case RT5645_TDM_CTRL_1:
  559. case RT5645_TDM_CTRL_2:
  560. case RT5645_TDM_CTRL_3:
  561. case RT5650_TDM_CTRL_4:
  562. case RT5645_GLB_CLK:
  563. case RT5645_PLL_CTRL1:
  564. case RT5645_PLL_CTRL2:
  565. case RT5645_ASRC_1:
  566. case RT5645_ASRC_2:
  567. case RT5645_ASRC_3:
  568. case RT5645_ASRC_4:
  569. case RT5645_DEPOP_M1:
  570. case RT5645_DEPOP_M2:
  571. case RT5645_DEPOP_M3:
  572. case RT5645_CHARGE_PUMP:
  573. case RT5645_MICBIAS:
  574. case RT5645_A_JD_CTRL1:
  575. case RT5645_VAD_CTRL4:
  576. case RT5645_CLSD_OUT_CTRL:
  577. case RT5645_ADC_EQ_CTRL1:
  578. case RT5645_ADC_EQ_CTRL2:
  579. case RT5645_EQ_CTRL1:
  580. case RT5645_EQ_CTRL2:
  581. case RT5645_ALC_CTRL_1:
  582. case RT5645_ALC_CTRL_2:
  583. case RT5645_ALC_CTRL_3:
  584. case RT5645_ALC_CTRL_4:
  585. case RT5645_ALC_CTRL_5:
  586. case RT5645_JD_CTRL:
  587. case RT5645_IRQ_CTRL1:
  588. case RT5645_IRQ_CTRL2:
  589. case RT5645_IRQ_CTRL3:
  590. case RT5645_INT_IRQ_ST:
  591. case RT5645_GPIO_CTRL1:
  592. case RT5645_GPIO_CTRL2:
  593. case RT5645_GPIO_CTRL3:
  594. case RT5645_BASS_BACK:
  595. case RT5645_MP3_PLUS1:
  596. case RT5645_MP3_PLUS2:
  597. case RT5645_ADJ_HPF1:
  598. case RT5645_ADJ_HPF2:
  599. case RT5645_HP_CALIB_AMP_DET:
  600. case RT5645_SV_ZCD1:
  601. case RT5645_SV_ZCD2:
  602. case RT5645_IL_CMD:
  603. case RT5645_IL_CMD2:
  604. case RT5645_IL_CMD3:
  605. case RT5650_4BTN_IL_CMD1:
  606. case RT5650_4BTN_IL_CMD2:
  607. case RT5645_DRC1_HL_CTRL1:
  608. case RT5645_DRC2_HL_CTRL1:
  609. case RT5645_ADC_MONO_HP_CTRL1:
  610. case RT5645_ADC_MONO_HP_CTRL2:
  611. case RT5645_DRC2_CTRL1:
  612. case RT5645_DRC2_CTRL2:
  613. case RT5645_DRC2_CTRL3:
  614. case RT5645_DRC2_CTRL4:
  615. case RT5645_DRC2_CTRL5:
  616. case RT5645_JD_CTRL3:
  617. case RT5645_JD_CTRL4:
  618. case RT5645_GEN_CTRL1:
  619. case RT5645_GEN_CTRL2:
  620. case RT5645_GEN_CTRL3:
  621. case RT5645_VENDOR_ID:
  622. case RT5645_VENDOR_ID1:
  623. case RT5645_VENDOR_ID2:
  624. return true;
  625. default:
  626. return false;
  627. }
  628. }
  629. static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
  630. static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -6525, 75, 0);
  631. static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
  632. static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -1725, 75, 0);
  633. static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
  634. /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
  635. static const DECLARE_TLV_DB_RANGE(bst_tlv,
  636. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  637. 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
  638. 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
  639. 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
  640. 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
  641. 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
  642. 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
  643. );
  644. /* {-6, -4.5, -3, -1.5, 0, 0.82, 1.58, 2.28} dB */
  645. static const DECLARE_TLV_DB_RANGE(spk_clsd_tlv,
  646. 0, 4, TLV_DB_SCALE_ITEM(-600, 150, 0),
  647. 5, 5, TLV_DB_SCALE_ITEM(82, 0, 0),
  648. 6, 6, TLV_DB_SCALE_ITEM(158, 0, 0),
  649. 7, 7, TLV_DB_SCALE_ITEM(228, 0, 0)
  650. );
  651. static int rt5645_hweq_info(struct snd_kcontrol *kcontrol,
  652. struct snd_ctl_elem_info *uinfo)
  653. {
  654. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  655. uinfo->count = RT5645_HWEQ_NUM * sizeof(struct rt5645_eq_param_s);
  656. return 0;
  657. }
  658. static int rt5645_hweq_get(struct snd_kcontrol *kcontrol,
  659. struct snd_ctl_elem_value *ucontrol)
  660. {
  661. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  662. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  663. struct rt5645_eq_param_s_be16 *eq_param =
  664. (struct rt5645_eq_param_s_be16 *)ucontrol->value.bytes.data;
  665. int i;
  666. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  667. eq_param[i].reg = cpu_to_be16(rt5645->eq_param[i].reg);
  668. eq_param[i].val = cpu_to_be16(rt5645->eq_param[i].val);
  669. }
  670. return 0;
  671. }
  672. static bool rt5645_validate_hweq(unsigned short reg)
  673. {
  674. if ((reg >= 0x1a4 && reg <= 0x1cd) || (reg >= 0x1e5 && reg <= 0x1f8) ||
  675. (reg == RT5645_EQ_CTRL2))
  676. return true;
  677. return false;
  678. }
  679. static int rt5645_hweq_put(struct snd_kcontrol *kcontrol,
  680. struct snd_ctl_elem_value *ucontrol)
  681. {
  682. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  683. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  684. struct rt5645_eq_param_s_be16 *eq_param =
  685. (struct rt5645_eq_param_s_be16 *)ucontrol->value.bytes.data;
  686. int i;
  687. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  688. rt5645->eq_param[i].reg = be16_to_cpu(eq_param[i].reg);
  689. rt5645->eq_param[i].val = be16_to_cpu(eq_param[i].val);
  690. }
  691. /* The final setting of the table should be RT5645_EQ_CTRL2 */
  692. for (i = RT5645_HWEQ_NUM - 1; i >= 0; i--) {
  693. if (rt5645->eq_param[i].reg == 0)
  694. continue;
  695. else if (rt5645->eq_param[i].reg != RT5645_EQ_CTRL2)
  696. return 0;
  697. else
  698. break;
  699. }
  700. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  701. if (!rt5645_validate_hweq(rt5645->eq_param[i].reg) &&
  702. rt5645->eq_param[i].reg != 0)
  703. return 0;
  704. else if (rt5645->eq_param[i].reg == 0)
  705. break;
  706. }
  707. return 0;
  708. }
  709. #define RT5645_HWEQ(xname) \
  710. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  711. .info = rt5645_hweq_info, \
  712. .get = rt5645_hweq_get, \
  713. .put = rt5645_hweq_put \
  714. }
  715. static int rt5645_spk_put_volsw(struct snd_kcontrol *kcontrol,
  716. struct snd_ctl_elem_value *ucontrol)
  717. {
  718. struct snd_soc_component *component = snd_kcontrol_chip(kcontrol);
  719. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  720. int ret;
  721. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  722. RT5645_PWR_CLK25M_MASK, RT5645_PWR_CLK25M_PU);
  723. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  724. mod_delayed_work(system_power_efficient_wq, &rt5645->rcclock_work,
  725. msecs_to_jiffies(200));
  726. return ret;
  727. }
  728. static const char * const rt5645_dac1_vol_ctrl_mode_text[] = {
  729. "immediately", "zero crossing", "soft ramp"
  730. };
  731. static SOC_ENUM_SINGLE_DECL(
  732. rt5645_dac1_vol_ctrl_mode, RT5645_PR_BASE,
  733. RT5645_DA1_ZDET_SFT, rt5645_dac1_vol_ctrl_mode_text);
  734. static const struct snd_kcontrol_new rt5645_snd_controls[] = {
  735. /* Speaker Output Volume */
  736. SOC_DOUBLE("Speaker Channel Switch", RT5645_SPK_VOL,
  737. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  738. SOC_DOUBLE_EXT_TLV("Speaker Playback Volume", RT5645_SPK_VOL,
  739. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, snd_soc_get_volsw,
  740. rt5645_spk_put_volsw, out_vol_tlv),
  741. /* ClassD modulator Speaker Gain Ratio */
  742. SOC_SINGLE_TLV("Speaker ClassD Playback Volume", RT5645_SPO_CLSD_RATIO,
  743. RT5645_SPK_G_CLSD_SFT, 7, 0, spk_clsd_tlv),
  744. /* Headphone Output Volume */
  745. SOC_DOUBLE("Headphone Channel Switch", RT5645_HP_VOL,
  746. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  747. SOC_DOUBLE_TLV("Headphone Playback Volume", RT5645_HP_VOL,
  748. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, out_vol_tlv),
  749. /* OUTPUT Control */
  750. SOC_DOUBLE("OUT Playback Switch", RT5645_LOUT1,
  751. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  752. SOC_DOUBLE("OUT Channel Switch", RT5645_LOUT1,
  753. RT5645_VOL_L_SFT, RT5645_VOL_R_SFT, 1, 1),
  754. SOC_DOUBLE_TLV("OUT Playback Volume", RT5645_LOUT1,
  755. RT5645_L_VOL_SFT, RT5645_R_VOL_SFT, 39, 1, out_vol_tlv),
  756. /* DAC Digital Volume */
  757. SOC_DOUBLE("DAC2 Playback Switch", RT5645_DAC_CTRL,
  758. RT5645_M_DAC_L2_VOL_SFT, RT5645_M_DAC_R2_VOL_SFT, 1, 1),
  759. SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5645_DAC1_DIG_VOL,
  760. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 87, 0, dac_vol_tlv),
  761. SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5645_DAC2_DIG_VOL,
  762. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 87, 0, dac_vol_tlv),
  763. /* IN1/IN2 Control */
  764. SOC_SINGLE_TLV("IN1 Boost", RT5645_IN1_CTRL1,
  765. RT5645_BST_SFT1, 12, 0, bst_tlv),
  766. SOC_SINGLE_TLV("IN2 Boost", RT5645_IN2_CTRL,
  767. RT5645_BST_SFT2, 8, 0, bst_tlv),
  768. /* INL/INR Volume Control */
  769. SOC_DOUBLE_TLV("IN Capture Volume", RT5645_INL1_INR1_VOL,
  770. RT5645_INL_VOL_SFT, RT5645_INR_VOL_SFT, 31, 1, in_vol_tlv),
  771. /* ADC Digital Volume Control */
  772. SOC_DOUBLE("ADC Capture Switch", RT5645_STO1_ADC_DIG_VOL,
  773. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  774. SOC_DOUBLE_TLV("ADC Capture Volume", RT5645_STO1_ADC_DIG_VOL,
  775. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
  776. SOC_DOUBLE("Mono ADC Capture Switch", RT5645_MONO_ADC_DIG_VOL,
  777. RT5645_L_MUTE_SFT, RT5645_R_MUTE_SFT, 1, 1),
  778. SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5645_MONO_ADC_DIG_VOL,
  779. RT5645_L_VOL_SFT + 1, RT5645_R_VOL_SFT + 1, 63, 0, adc_vol_tlv),
  780. /* ADC Boost Volume Control */
  781. SOC_DOUBLE_TLV("ADC Boost Capture Volume", RT5645_ADC_BST_VOL1,
  782. RT5645_STO1_ADC_L_BST_SFT, RT5645_STO1_ADC_R_BST_SFT, 3, 0,
  783. adc_bst_tlv),
  784. SOC_DOUBLE_TLV("Mono ADC Boost Capture Volume", RT5645_ADC_BST_VOL2,
  785. RT5645_MONO_ADC_L_BST_SFT, RT5645_MONO_ADC_R_BST_SFT, 3, 0,
  786. adc_bst_tlv),
  787. /* I2S2 function select */
  788. SOC_SINGLE("I2S2 Func Switch", RT5645_GPIO_CTRL1, RT5645_I2S2_SEL_SFT,
  789. 1, 1),
  790. RT5645_HWEQ("Speaker HWEQ"),
  791. /* Digital Soft Volume Control */
  792. SOC_ENUM("DAC1 Digital Volume Control Func", rt5645_dac1_vol_ctrl_mode),
  793. };
  794. /**
  795. * set_dmic_clk - Set parameter of dmic.
  796. *
  797. * @w: DAPM widget.
  798. * @kcontrol: The kcontrol of this widget.
  799. * @event: Event id.
  800. *
  801. */
  802. static int set_dmic_clk(struct snd_soc_dapm_widget *w,
  803. struct snd_kcontrol *kcontrol, int event)
  804. {
  805. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  806. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  807. int idx, rate;
  808. rate = rt5645->sysclk / rl6231_get_pre_div(rt5645->regmap,
  809. RT5645_ADDA_CLK1, RT5645_I2S_PD1_SFT);
  810. idx = rl6231_calc_dmic_clk(rate);
  811. if (idx < 0)
  812. dev_err(component->dev, "Failed to set DMIC clock\n");
  813. else
  814. snd_soc_component_update_bits(component, RT5645_DMIC_CTRL1,
  815. RT5645_DMIC_CLK_MASK, idx << RT5645_DMIC_CLK_SFT);
  816. return idx;
  817. }
  818. static int is_sys_clk_from_pll(struct snd_soc_dapm_widget *source,
  819. struct snd_soc_dapm_widget *sink)
  820. {
  821. struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
  822. unsigned int val;
  823. val = snd_soc_component_read(component, RT5645_GLB_CLK);
  824. val &= RT5645_SCLK_SRC_MASK;
  825. if (val == RT5645_SCLK_SRC_PLL1)
  826. return 1;
  827. else
  828. return 0;
  829. }
  830. static int is_using_asrc(struct snd_soc_dapm_widget *source,
  831. struct snd_soc_dapm_widget *sink)
  832. {
  833. struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
  834. unsigned int reg, shift, val;
  835. switch (source->shift) {
  836. case 0:
  837. reg = RT5645_ASRC_3;
  838. shift = 0;
  839. break;
  840. case 1:
  841. reg = RT5645_ASRC_3;
  842. shift = 4;
  843. break;
  844. case 3:
  845. reg = RT5645_ASRC_2;
  846. shift = 0;
  847. break;
  848. case 8:
  849. reg = RT5645_ASRC_2;
  850. shift = 4;
  851. break;
  852. case 9:
  853. reg = RT5645_ASRC_2;
  854. shift = 8;
  855. break;
  856. case 10:
  857. reg = RT5645_ASRC_2;
  858. shift = 12;
  859. break;
  860. default:
  861. return 0;
  862. }
  863. val = (snd_soc_component_read(component, reg) >> shift) & 0xf;
  864. switch (val) {
  865. case 1:
  866. case 2:
  867. case 3:
  868. case 4:
  869. return 1;
  870. default:
  871. return 0;
  872. }
  873. }
  874. static int rt5645_enable_hweq(struct snd_soc_component *component)
  875. {
  876. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  877. int i;
  878. for (i = 0; i < RT5645_HWEQ_NUM; i++) {
  879. if (rt5645_validate_hweq(rt5645->eq_param[i].reg))
  880. regmap_write(rt5645->regmap, rt5645->eq_param[i].reg,
  881. rt5645->eq_param[i].val);
  882. else
  883. break;
  884. }
  885. return 0;
  886. }
  887. /**
  888. * rt5645_sel_asrc_clk_src - select ASRC clock source for a set of filters
  889. * @component: SoC audio component device.
  890. * @filter_mask: mask of filters.
  891. * @clk_src: clock source
  892. *
  893. * The ASRC function is for asynchronous MCLK and LRCK. Also, since RT5645 can
  894. * only support standard 32fs or 64fs i2s format, ASRC should be enabled to
  895. * support special i2s clock format such as Intel's 100fs(100 * sampling rate).
  896. * ASRC function will track i2s clock and generate a corresponding system clock
  897. * for codec. This function provides an API to select the clock source for a
  898. * set of filters specified by the mask. And the codec driver will turn on ASRC
  899. * for these filters if ASRC is selected as their clock source.
  900. */
  901. int rt5645_sel_asrc_clk_src(struct snd_soc_component *component,
  902. unsigned int filter_mask, unsigned int clk_src)
  903. {
  904. unsigned int asrc2_mask = 0;
  905. unsigned int asrc2_value = 0;
  906. unsigned int asrc3_mask = 0;
  907. unsigned int asrc3_value = 0;
  908. switch (clk_src) {
  909. case RT5645_CLK_SEL_SYS:
  910. case RT5645_CLK_SEL_I2S1_ASRC:
  911. case RT5645_CLK_SEL_I2S2_ASRC:
  912. case RT5645_CLK_SEL_SYS2:
  913. break;
  914. default:
  915. return -EINVAL;
  916. }
  917. if (filter_mask & RT5645_DA_STEREO_FILTER) {
  918. asrc2_mask |= RT5645_DA_STO_CLK_SEL_MASK;
  919. asrc2_value = (asrc2_value & ~RT5645_DA_STO_CLK_SEL_MASK)
  920. | (clk_src << RT5645_DA_STO_CLK_SEL_SFT);
  921. }
  922. if (filter_mask & RT5645_DA_MONO_L_FILTER) {
  923. asrc2_mask |= RT5645_DA_MONOL_CLK_SEL_MASK;
  924. asrc2_value = (asrc2_value & ~RT5645_DA_MONOL_CLK_SEL_MASK)
  925. | (clk_src << RT5645_DA_MONOL_CLK_SEL_SFT);
  926. }
  927. if (filter_mask & RT5645_DA_MONO_R_FILTER) {
  928. asrc2_mask |= RT5645_DA_MONOR_CLK_SEL_MASK;
  929. asrc2_value = (asrc2_value & ~RT5645_DA_MONOR_CLK_SEL_MASK)
  930. | (clk_src << RT5645_DA_MONOR_CLK_SEL_SFT);
  931. }
  932. if (filter_mask & RT5645_AD_STEREO_FILTER) {
  933. asrc2_mask |= RT5645_AD_STO1_CLK_SEL_MASK;
  934. asrc2_value = (asrc2_value & ~RT5645_AD_STO1_CLK_SEL_MASK)
  935. | (clk_src << RT5645_AD_STO1_CLK_SEL_SFT);
  936. }
  937. if (filter_mask & RT5645_AD_MONO_L_FILTER) {
  938. asrc3_mask |= RT5645_AD_MONOL_CLK_SEL_MASK;
  939. asrc3_value = (asrc3_value & ~RT5645_AD_MONOL_CLK_SEL_MASK)
  940. | (clk_src << RT5645_AD_MONOL_CLK_SEL_SFT);
  941. }
  942. if (filter_mask & RT5645_AD_MONO_R_FILTER) {
  943. asrc3_mask |= RT5645_AD_MONOR_CLK_SEL_MASK;
  944. asrc3_value = (asrc3_value & ~RT5645_AD_MONOR_CLK_SEL_MASK)
  945. | (clk_src << RT5645_AD_MONOR_CLK_SEL_SFT);
  946. }
  947. if (asrc2_mask)
  948. snd_soc_component_update_bits(component, RT5645_ASRC_2,
  949. asrc2_mask, asrc2_value);
  950. if (asrc3_mask)
  951. snd_soc_component_update_bits(component, RT5645_ASRC_3,
  952. asrc3_mask, asrc3_value);
  953. return 0;
  954. }
  955. EXPORT_SYMBOL_GPL(rt5645_sel_asrc_clk_src);
  956. /* Digital Mixer */
  957. static const struct snd_kcontrol_new rt5645_sto1_adc_l_mix[] = {
  958. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_STO1_ADC_MIXER,
  959. RT5645_M_ADC_L1_SFT, 1, 1),
  960. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_STO1_ADC_MIXER,
  961. RT5645_M_ADC_L2_SFT, 1, 1),
  962. };
  963. static const struct snd_kcontrol_new rt5645_sto1_adc_r_mix[] = {
  964. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_STO1_ADC_MIXER,
  965. RT5645_M_ADC_R1_SFT, 1, 1),
  966. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_STO1_ADC_MIXER,
  967. RT5645_M_ADC_R2_SFT, 1, 1),
  968. };
  969. static const struct snd_kcontrol_new rt5645_mono_adc_l_mix[] = {
  970. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_MONO_ADC_MIXER,
  971. RT5645_M_MONO_ADC_L1_SFT, 1, 1),
  972. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_MONO_ADC_MIXER,
  973. RT5645_M_MONO_ADC_L2_SFT, 1, 1),
  974. };
  975. static const struct snd_kcontrol_new rt5645_mono_adc_r_mix[] = {
  976. SOC_DAPM_SINGLE("ADC1 Switch", RT5645_MONO_ADC_MIXER,
  977. RT5645_M_MONO_ADC_R1_SFT, 1, 1),
  978. SOC_DAPM_SINGLE("ADC2 Switch", RT5645_MONO_ADC_MIXER,
  979. RT5645_M_MONO_ADC_R2_SFT, 1, 1),
  980. };
  981. static const struct snd_kcontrol_new rt5645_dac_l_mix[] = {
  982. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5645_AD_DA_MIXER,
  983. RT5645_M_ADCMIX_L_SFT, 1, 1),
  984. SOC_DAPM_SINGLE_AUTODISABLE("DAC1 Switch", RT5645_AD_DA_MIXER,
  985. RT5645_M_DAC1_L_SFT, 1, 1),
  986. };
  987. static const struct snd_kcontrol_new rt5645_dac_r_mix[] = {
  988. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5645_AD_DA_MIXER,
  989. RT5645_M_ADCMIX_R_SFT, 1, 1),
  990. SOC_DAPM_SINGLE_AUTODISABLE("DAC1 Switch", RT5645_AD_DA_MIXER,
  991. RT5645_M_DAC1_R_SFT, 1, 1),
  992. };
  993. static const struct snd_kcontrol_new rt5645_sto_dac_l_mix[] = {
  994. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_STO_DAC_MIXER,
  995. RT5645_M_DAC_L1_SFT, 1, 1),
  996. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_STO_DAC_MIXER,
  997. RT5645_M_DAC_L2_SFT, 1, 1),
  998. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_STO_DAC_MIXER,
  999. RT5645_M_DAC_R1_STO_L_SFT, 1, 1),
  1000. };
  1001. static const struct snd_kcontrol_new rt5645_sto_dac_r_mix[] = {
  1002. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_STO_DAC_MIXER,
  1003. RT5645_M_DAC_R1_SFT, 1, 1),
  1004. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_STO_DAC_MIXER,
  1005. RT5645_M_DAC_R2_SFT, 1, 1),
  1006. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_STO_DAC_MIXER,
  1007. RT5645_M_DAC_L1_STO_R_SFT, 1, 1),
  1008. };
  1009. static const struct snd_kcontrol_new rt5645_mono_dac_l_mix[] = {
  1010. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_MONO_DAC_MIXER,
  1011. RT5645_M_DAC_L1_MONO_L_SFT, 1, 1),
  1012. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_MONO_DAC_MIXER,
  1013. RT5645_M_DAC_L2_MONO_L_SFT, 1, 1),
  1014. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_MONO_DAC_MIXER,
  1015. RT5645_M_DAC_R2_MONO_L_SFT, 1, 1),
  1016. };
  1017. static const struct snd_kcontrol_new rt5645_mono_dac_r_mix[] = {
  1018. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_MONO_DAC_MIXER,
  1019. RT5645_M_DAC_R1_MONO_R_SFT, 1, 1),
  1020. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_MONO_DAC_MIXER,
  1021. RT5645_M_DAC_R2_MONO_R_SFT, 1, 1),
  1022. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_MONO_DAC_MIXER,
  1023. RT5645_M_DAC_L2_MONO_R_SFT, 1, 1),
  1024. };
  1025. static const struct snd_kcontrol_new rt5645_dig_l_mix[] = {
  1026. SOC_DAPM_SINGLE("Sto DAC Mix L Switch", RT5645_DIG_MIXER,
  1027. RT5645_M_STO_L_DAC_L_SFT, 1, 1),
  1028. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_DIG_MIXER,
  1029. RT5645_M_DAC_L2_DAC_L_SFT, 1, 1),
  1030. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_DIG_MIXER,
  1031. RT5645_M_DAC_R2_DAC_L_SFT, 1, 1),
  1032. };
  1033. static const struct snd_kcontrol_new rt5645_dig_r_mix[] = {
  1034. SOC_DAPM_SINGLE("Sto DAC Mix R Switch", RT5645_DIG_MIXER,
  1035. RT5645_M_STO_R_DAC_R_SFT, 1, 1),
  1036. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_DIG_MIXER,
  1037. RT5645_M_DAC_R2_DAC_R_SFT, 1, 1),
  1038. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_DIG_MIXER,
  1039. RT5645_M_DAC_L2_DAC_R_SFT, 1, 1),
  1040. };
  1041. /* Analog Input Mixer */
  1042. static const struct snd_kcontrol_new rt5645_rec_l_mix[] = {
  1043. SOC_DAPM_SINGLE("HPOL Switch", RT5645_REC_L2_MIXER,
  1044. RT5645_M_HP_L_RM_L_SFT, 1, 1),
  1045. SOC_DAPM_SINGLE("INL Switch", RT5645_REC_L2_MIXER,
  1046. RT5645_M_IN_L_RM_L_SFT, 1, 1),
  1047. SOC_DAPM_SINGLE("BST2 Switch", RT5645_REC_L2_MIXER,
  1048. RT5645_M_BST2_RM_L_SFT, 1, 1),
  1049. SOC_DAPM_SINGLE("BST1 Switch", RT5645_REC_L2_MIXER,
  1050. RT5645_M_BST1_RM_L_SFT, 1, 1),
  1051. SOC_DAPM_SINGLE("OUT MIXL Switch", RT5645_REC_L2_MIXER,
  1052. RT5645_M_OM_L_RM_L_SFT, 1, 1),
  1053. };
  1054. static const struct snd_kcontrol_new rt5645_rec_r_mix[] = {
  1055. SOC_DAPM_SINGLE("HPOR Switch", RT5645_REC_R2_MIXER,
  1056. RT5645_M_HP_R_RM_R_SFT, 1, 1),
  1057. SOC_DAPM_SINGLE("INR Switch", RT5645_REC_R2_MIXER,
  1058. RT5645_M_IN_R_RM_R_SFT, 1, 1),
  1059. SOC_DAPM_SINGLE("BST2 Switch", RT5645_REC_R2_MIXER,
  1060. RT5645_M_BST2_RM_R_SFT, 1, 1),
  1061. SOC_DAPM_SINGLE("BST1 Switch", RT5645_REC_R2_MIXER,
  1062. RT5645_M_BST1_RM_R_SFT, 1, 1),
  1063. SOC_DAPM_SINGLE("OUT MIXR Switch", RT5645_REC_R2_MIXER,
  1064. RT5645_M_OM_R_RM_R_SFT, 1, 1),
  1065. };
  1066. static const struct snd_kcontrol_new rt5645_spk_l_mix[] = {
  1067. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_SPK_L_MIXER,
  1068. RT5645_M_DAC_L1_SM_L_SFT, 1, 1),
  1069. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_SPK_L_MIXER,
  1070. RT5645_M_DAC_L2_SM_L_SFT, 1, 1),
  1071. SOC_DAPM_SINGLE("INL Switch", RT5645_SPK_L_MIXER,
  1072. RT5645_M_IN_L_SM_L_SFT, 1, 1),
  1073. SOC_DAPM_SINGLE("BST1 Switch", RT5645_SPK_L_MIXER,
  1074. RT5645_M_BST1_L_SM_L_SFT, 1, 1),
  1075. };
  1076. static const struct snd_kcontrol_new rt5645_spk_r_mix[] = {
  1077. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPK_R_MIXER,
  1078. RT5645_M_DAC_R1_SM_R_SFT, 1, 1),
  1079. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_SPK_R_MIXER,
  1080. RT5645_M_DAC_R2_SM_R_SFT, 1, 1),
  1081. SOC_DAPM_SINGLE("INR Switch", RT5645_SPK_R_MIXER,
  1082. RT5645_M_IN_R_SM_R_SFT, 1, 1),
  1083. SOC_DAPM_SINGLE("BST2 Switch", RT5645_SPK_R_MIXER,
  1084. RT5645_M_BST2_R_SM_R_SFT, 1, 1),
  1085. };
  1086. static const struct snd_kcontrol_new rt5645_out_l_mix[] = {
  1087. SOC_DAPM_SINGLE("BST1 Switch", RT5645_OUT_L1_MIXER,
  1088. RT5645_M_BST1_OM_L_SFT, 1, 1),
  1089. SOC_DAPM_SINGLE("INL Switch", RT5645_OUT_L1_MIXER,
  1090. RT5645_M_IN_L_OM_L_SFT, 1, 1),
  1091. SOC_DAPM_SINGLE("DAC L2 Switch", RT5645_OUT_L1_MIXER,
  1092. RT5645_M_DAC_L2_OM_L_SFT, 1, 1),
  1093. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_OUT_L1_MIXER,
  1094. RT5645_M_DAC_L1_OM_L_SFT, 1, 1),
  1095. };
  1096. static const struct snd_kcontrol_new rt5645_out_r_mix[] = {
  1097. SOC_DAPM_SINGLE("BST2 Switch", RT5645_OUT_R1_MIXER,
  1098. RT5645_M_BST2_OM_R_SFT, 1, 1),
  1099. SOC_DAPM_SINGLE("INR Switch", RT5645_OUT_R1_MIXER,
  1100. RT5645_M_IN_R_OM_R_SFT, 1, 1),
  1101. SOC_DAPM_SINGLE("DAC R2 Switch", RT5645_OUT_R1_MIXER,
  1102. RT5645_M_DAC_R2_OM_R_SFT, 1, 1),
  1103. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_OUT_R1_MIXER,
  1104. RT5645_M_DAC_R1_OM_R_SFT, 1, 1),
  1105. };
  1106. static const struct snd_kcontrol_new rt5645_spo_l_mix[] = {
  1107. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPO_MIXER,
  1108. RT5645_M_DAC_R1_SPM_L_SFT, 1, 1),
  1109. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_SPO_MIXER,
  1110. RT5645_M_DAC_L1_SPM_L_SFT, 1, 1),
  1111. SOC_DAPM_SINGLE("SPKVOL R Switch", RT5645_SPO_MIXER,
  1112. RT5645_M_SV_R_SPM_L_SFT, 1, 1),
  1113. SOC_DAPM_SINGLE("SPKVOL L Switch", RT5645_SPO_MIXER,
  1114. RT5645_M_SV_L_SPM_L_SFT, 1, 1),
  1115. };
  1116. static const struct snd_kcontrol_new rt5645_spo_r_mix[] = {
  1117. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_SPO_MIXER,
  1118. RT5645_M_DAC_R1_SPM_R_SFT, 1, 1),
  1119. SOC_DAPM_SINGLE("SPKVOL R Switch", RT5645_SPO_MIXER,
  1120. RT5645_M_SV_R_SPM_R_SFT, 1, 1),
  1121. };
  1122. static const struct snd_kcontrol_new rt5645_hpo_mix[] = {
  1123. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPO_MIXER,
  1124. RT5645_M_DAC1_HM_SFT, 1, 1),
  1125. SOC_DAPM_SINGLE("HPVOL Switch", RT5645_HPO_MIXER,
  1126. RT5645_M_HPVOL_HM_SFT, 1, 1),
  1127. };
  1128. static const struct snd_kcontrol_new rt5645_hpvoll_mix[] = {
  1129. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPOMIXL_CTRL,
  1130. RT5645_M_DAC1_HV_SFT, 1, 1),
  1131. SOC_DAPM_SINGLE("DAC2 Switch", RT5645_HPOMIXL_CTRL,
  1132. RT5645_M_DAC2_HV_SFT, 1, 1),
  1133. SOC_DAPM_SINGLE("INL Switch", RT5645_HPOMIXL_CTRL,
  1134. RT5645_M_IN_HV_SFT, 1, 1),
  1135. SOC_DAPM_SINGLE("BST1 Switch", RT5645_HPOMIXL_CTRL,
  1136. RT5645_M_BST1_HV_SFT, 1, 1),
  1137. };
  1138. static const struct snd_kcontrol_new rt5645_hpvolr_mix[] = {
  1139. SOC_DAPM_SINGLE("DAC1 Switch", RT5645_HPOMIXR_CTRL,
  1140. RT5645_M_DAC1_HV_SFT, 1, 1),
  1141. SOC_DAPM_SINGLE("DAC2 Switch", RT5645_HPOMIXR_CTRL,
  1142. RT5645_M_DAC2_HV_SFT, 1, 1),
  1143. SOC_DAPM_SINGLE("INR Switch", RT5645_HPOMIXR_CTRL,
  1144. RT5645_M_IN_HV_SFT, 1, 1),
  1145. SOC_DAPM_SINGLE("BST2 Switch", RT5645_HPOMIXR_CTRL,
  1146. RT5645_M_BST2_HV_SFT, 1, 1),
  1147. };
  1148. static const struct snd_kcontrol_new rt5645_lout_mix[] = {
  1149. SOC_DAPM_SINGLE("DAC L1 Switch", RT5645_LOUT_MIXER,
  1150. RT5645_M_DAC_L1_LM_SFT, 1, 1),
  1151. SOC_DAPM_SINGLE("DAC R1 Switch", RT5645_LOUT_MIXER,
  1152. RT5645_M_DAC_R1_LM_SFT, 1, 1),
  1153. SOC_DAPM_SINGLE("OUTMIX L Switch", RT5645_LOUT_MIXER,
  1154. RT5645_M_OV_L_LM_SFT, 1, 1),
  1155. SOC_DAPM_SINGLE("OUTMIX R Switch", RT5645_LOUT_MIXER,
  1156. RT5645_M_OV_R_LM_SFT, 1, 1),
  1157. };
  1158. /*DAC1 L/R source*/ /* MX-29 [9:8] [11:10] */
  1159. static const char * const rt5645_dac1_src[] = {
  1160. "IF1 DAC", "IF2 DAC", "IF3 DAC"
  1161. };
  1162. static SOC_ENUM_SINGLE_DECL(
  1163. rt5645_dac1l_enum, RT5645_AD_DA_MIXER,
  1164. RT5645_DAC1_L_SEL_SFT, rt5645_dac1_src);
  1165. static const struct snd_kcontrol_new rt5645_dac1l_mux =
  1166. SOC_DAPM_ENUM("DAC1 L source", rt5645_dac1l_enum);
  1167. static SOC_ENUM_SINGLE_DECL(
  1168. rt5645_dac1r_enum, RT5645_AD_DA_MIXER,
  1169. RT5645_DAC1_R_SEL_SFT, rt5645_dac1_src);
  1170. static const struct snd_kcontrol_new rt5645_dac1r_mux =
  1171. SOC_DAPM_ENUM("DAC1 R source", rt5645_dac1r_enum);
  1172. /*DAC2 L/R source*/ /* MX-1B [6:4] [2:0] */
  1173. static const char * const rt5645_dac12_src[] = {
  1174. "IF1 DAC", "IF2 DAC", "IF3 DAC", "Mono ADC", "VAD_ADC"
  1175. };
  1176. static SOC_ENUM_SINGLE_DECL(
  1177. rt5645_dac2l_enum, RT5645_DAC_CTRL,
  1178. RT5645_DAC2_L_SEL_SFT, rt5645_dac12_src);
  1179. static const struct snd_kcontrol_new rt5645_dac_l2_mux =
  1180. SOC_DAPM_ENUM("DAC2 L source", rt5645_dac2l_enum);
  1181. static const char * const rt5645_dacr2_src[] = {
  1182. "IF1 DAC", "IF2 DAC", "IF3 DAC", "Mono ADC", "Haptic"
  1183. };
  1184. static SOC_ENUM_SINGLE_DECL(
  1185. rt5645_dac2r_enum, RT5645_DAC_CTRL,
  1186. RT5645_DAC2_R_SEL_SFT, rt5645_dacr2_src);
  1187. static const struct snd_kcontrol_new rt5645_dac_r2_mux =
  1188. SOC_DAPM_ENUM("DAC2 R source", rt5645_dac2r_enum);
  1189. /* Stereo1 ADC source */
  1190. /* MX-27 [12] */
  1191. static const char * const rt5645_stereo_adc1_src[] = {
  1192. "DAC MIX", "ADC"
  1193. };
  1194. static SOC_ENUM_SINGLE_DECL(
  1195. rt5645_stereo1_adc1_enum, RT5645_STO1_ADC_MIXER,
  1196. RT5645_ADC_1_SRC_SFT, rt5645_stereo_adc1_src);
  1197. static const struct snd_kcontrol_new rt5645_sto_adc1_mux =
  1198. SOC_DAPM_ENUM("Stereo1 ADC1 Mux", rt5645_stereo1_adc1_enum);
  1199. /* MX-27 [11] */
  1200. static const char * const rt5645_stereo_adc2_src[] = {
  1201. "DAC MIX", "DMIC"
  1202. };
  1203. static SOC_ENUM_SINGLE_DECL(
  1204. rt5645_stereo1_adc2_enum, RT5645_STO1_ADC_MIXER,
  1205. RT5645_ADC_2_SRC_SFT, rt5645_stereo_adc2_src);
  1206. static const struct snd_kcontrol_new rt5645_sto_adc2_mux =
  1207. SOC_DAPM_ENUM("Stereo1 ADC2 Mux", rt5645_stereo1_adc2_enum);
  1208. /* MX-27 [8] */
  1209. static const char * const rt5645_stereo_dmic_src[] = {
  1210. "DMIC1", "DMIC2"
  1211. };
  1212. static SOC_ENUM_SINGLE_DECL(
  1213. rt5645_stereo1_dmic_enum, RT5645_STO1_ADC_MIXER,
  1214. RT5645_DMIC_SRC_SFT, rt5645_stereo_dmic_src);
  1215. static const struct snd_kcontrol_new rt5645_sto1_dmic_mux =
  1216. SOC_DAPM_ENUM("Stereo1 DMIC source", rt5645_stereo1_dmic_enum);
  1217. /* Mono ADC source */
  1218. /* MX-28 [12] */
  1219. static const char * const rt5645_mono_adc_l1_src[] = {
  1220. "Mono DAC MIXL", "ADC"
  1221. };
  1222. static SOC_ENUM_SINGLE_DECL(
  1223. rt5645_mono_adc_l1_enum, RT5645_MONO_ADC_MIXER,
  1224. RT5645_MONO_ADC_L1_SRC_SFT, rt5645_mono_adc_l1_src);
  1225. static const struct snd_kcontrol_new rt5645_mono_adc_l1_mux =
  1226. SOC_DAPM_ENUM("Mono ADC1 left source", rt5645_mono_adc_l1_enum);
  1227. /* MX-28 [11] */
  1228. static const char * const rt5645_mono_adc_l2_src[] = {
  1229. "Mono DAC MIXL", "DMIC"
  1230. };
  1231. static SOC_ENUM_SINGLE_DECL(
  1232. rt5645_mono_adc_l2_enum, RT5645_MONO_ADC_MIXER,
  1233. RT5645_MONO_ADC_L2_SRC_SFT, rt5645_mono_adc_l2_src);
  1234. static const struct snd_kcontrol_new rt5645_mono_adc_l2_mux =
  1235. SOC_DAPM_ENUM("Mono ADC2 left source", rt5645_mono_adc_l2_enum);
  1236. /* MX-28 [8] */
  1237. static const char * const rt5645_mono_dmic_src[] = {
  1238. "DMIC1", "DMIC2"
  1239. };
  1240. static SOC_ENUM_SINGLE_DECL(
  1241. rt5645_mono_dmic_l_enum, RT5645_MONO_ADC_MIXER,
  1242. RT5645_MONO_DMIC_L_SRC_SFT, rt5645_mono_dmic_src);
  1243. static const struct snd_kcontrol_new rt5645_mono_dmic_l_mux =
  1244. SOC_DAPM_ENUM("Mono DMIC left source", rt5645_mono_dmic_l_enum);
  1245. /* MX-28 [1:0] */
  1246. static SOC_ENUM_SINGLE_DECL(
  1247. rt5645_mono_dmic_r_enum, RT5645_MONO_ADC_MIXER,
  1248. RT5645_MONO_DMIC_R_SRC_SFT, rt5645_mono_dmic_src);
  1249. static const struct snd_kcontrol_new rt5645_mono_dmic_r_mux =
  1250. SOC_DAPM_ENUM("Mono DMIC Right source", rt5645_mono_dmic_r_enum);
  1251. /* MX-28 [4] */
  1252. static const char * const rt5645_mono_adc_r1_src[] = {
  1253. "Mono DAC MIXR", "ADC"
  1254. };
  1255. static SOC_ENUM_SINGLE_DECL(
  1256. rt5645_mono_adc_r1_enum, RT5645_MONO_ADC_MIXER,
  1257. RT5645_MONO_ADC_R1_SRC_SFT, rt5645_mono_adc_r1_src);
  1258. static const struct snd_kcontrol_new rt5645_mono_adc_r1_mux =
  1259. SOC_DAPM_ENUM("Mono ADC1 right source", rt5645_mono_adc_r1_enum);
  1260. /* MX-28 [3] */
  1261. static const char * const rt5645_mono_adc_r2_src[] = {
  1262. "Mono DAC MIXR", "DMIC"
  1263. };
  1264. static SOC_ENUM_SINGLE_DECL(
  1265. rt5645_mono_adc_r2_enum, RT5645_MONO_ADC_MIXER,
  1266. RT5645_MONO_ADC_R2_SRC_SFT, rt5645_mono_adc_r2_src);
  1267. static const struct snd_kcontrol_new rt5645_mono_adc_r2_mux =
  1268. SOC_DAPM_ENUM("Mono ADC2 right source", rt5645_mono_adc_r2_enum);
  1269. /* MX-77 [9:8] */
  1270. static const char * const rt5645_if1_adc_in_src[] = {
  1271. "IF_ADC1/IF_ADC2/VAD_ADC", "IF_ADC2/IF_ADC1/VAD_ADC",
  1272. "VAD_ADC/IF_ADC1/IF_ADC2", "VAD_ADC/IF_ADC2/IF_ADC1"
  1273. };
  1274. static SOC_ENUM_SINGLE_DECL(
  1275. rt5645_if1_adc_in_enum, RT5645_TDM_CTRL_1,
  1276. RT5645_IF1_ADC_IN_SFT, rt5645_if1_adc_in_src);
  1277. static const struct snd_kcontrol_new rt5645_if1_adc_in_mux =
  1278. SOC_DAPM_ENUM("IF1 ADC IN source", rt5645_if1_adc_in_enum);
  1279. /* MX-78 [4:0] */
  1280. static const char * const rt5650_if1_adc_in_src[] = {
  1281. "IF_ADC1/IF_ADC2/DAC_REF/Null",
  1282. "IF_ADC1/IF_ADC2/Null/DAC_REF",
  1283. "IF_ADC1/DAC_REF/IF_ADC2/Null",
  1284. "IF_ADC1/DAC_REF/Null/IF_ADC2",
  1285. "IF_ADC1/Null/DAC_REF/IF_ADC2",
  1286. "IF_ADC1/Null/IF_ADC2/DAC_REF",
  1287. "IF_ADC2/IF_ADC1/DAC_REF/Null",
  1288. "IF_ADC2/IF_ADC1/Null/DAC_REF",
  1289. "IF_ADC2/DAC_REF/IF_ADC1/Null",
  1290. "IF_ADC2/DAC_REF/Null/IF_ADC1",
  1291. "IF_ADC2/Null/DAC_REF/IF_ADC1",
  1292. "IF_ADC2/Null/IF_ADC1/DAC_REF",
  1293. "DAC_REF/IF_ADC1/IF_ADC2/Null",
  1294. "DAC_REF/IF_ADC1/Null/IF_ADC2",
  1295. "DAC_REF/IF_ADC2/IF_ADC1/Null",
  1296. "DAC_REF/IF_ADC2/Null/IF_ADC1",
  1297. "DAC_REF/Null/IF_ADC1/IF_ADC2",
  1298. "DAC_REF/Null/IF_ADC2/IF_ADC1",
  1299. "Null/IF_ADC1/IF_ADC2/DAC_REF",
  1300. "Null/IF_ADC1/DAC_REF/IF_ADC2",
  1301. "Null/IF_ADC2/IF_ADC1/DAC_REF",
  1302. "Null/IF_ADC2/DAC_REF/IF_ADC1",
  1303. "Null/DAC_REF/IF_ADC1/IF_ADC2",
  1304. "Null/DAC_REF/IF_ADC2/IF_ADC1",
  1305. };
  1306. static SOC_ENUM_SINGLE_DECL(
  1307. rt5650_if1_adc_in_enum, RT5645_TDM_CTRL_2,
  1308. 0, rt5650_if1_adc_in_src);
  1309. static const struct snd_kcontrol_new rt5650_if1_adc_in_mux =
  1310. SOC_DAPM_ENUM("IF1 ADC IN source", rt5650_if1_adc_in_enum);
  1311. /* MX-78 [15:14][13:12][11:10] */
  1312. static const char * const rt5645_tdm_adc_swap_select[] = {
  1313. "L/R", "R/L", "L/L", "R/R"
  1314. };
  1315. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot0_1_enum,
  1316. RT5645_TDM_CTRL_2, 14, rt5645_tdm_adc_swap_select);
  1317. static const struct snd_kcontrol_new rt5650_if1_adc1_in_mux =
  1318. SOC_DAPM_ENUM("IF1 ADC1 IN source", rt5650_tdm_adc_slot0_1_enum);
  1319. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot2_3_enum,
  1320. RT5645_TDM_CTRL_2, 12, rt5645_tdm_adc_swap_select);
  1321. static const struct snd_kcontrol_new rt5650_if1_adc2_in_mux =
  1322. SOC_DAPM_ENUM("IF1 ADC2 IN source", rt5650_tdm_adc_slot2_3_enum);
  1323. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_adc_slot4_5_enum,
  1324. RT5645_TDM_CTRL_2, 10, rt5645_tdm_adc_swap_select);
  1325. static const struct snd_kcontrol_new rt5650_if1_adc3_in_mux =
  1326. SOC_DAPM_ENUM("IF1 ADC3 IN source", rt5650_tdm_adc_slot4_5_enum);
  1327. /* MX-77 [7:6][5:4][3:2] */
  1328. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot0_1_enum,
  1329. RT5645_TDM_CTRL_1, 6, rt5645_tdm_adc_swap_select);
  1330. static const struct snd_kcontrol_new rt5645_if1_adc1_in_mux =
  1331. SOC_DAPM_ENUM("IF1 ADC1 IN source", rt5645_tdm_adc_slot0_1_enum);
  1332. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot2_3_enum,
  1333. RT5645_TDM_CTRL_1, 4, rt5645_tdm_adc_swap_select);
  1334. static const struct snd_kcontrol_new rt5645_if1_adc2_in_mux =
  1335. SOC_DAPM_ENUM("IF1 ADC2 IN source", rt5645_tdm_adc_slot2_3_enum);
  1336. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_adc_slot4_5_enum,
  1337. RT5645_TDM_CTRL_1, 2, rt5645_tdm_adc_swap_select);
  1338. static const struct snd_kcontrol_new rt5645_if1_adc3_in_mux =
  1339. SOC_DAPM_ENUM("IF1 ADC3 IN source", rt5645_tdm_adc_slot4_5_enum);
  1340. /* MX-79 [14:12][10:8][6:4][2:0] */
  1341. static const char * const rt5645_tdm_dac_swap_select[] = {
  1342. "Slot0", "Slot1", "Slot2", "Slot3"
  1343. };
  1344. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac0_enum,
  1345. RT5645_TDM_CTRL_3, 12, rt5645_tdm_dac_swap_select);
  1346. static const struct snd_kcontrol_new rt5645_if1_dac0_tdm_sel_mux =
  1347. SOC_DAPM_ENUM("IF1 DAC0 source", rt5645_tdm_dac0_enum);
  1348. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac1_enum,
  1349. RT5645_TDM_CTRL_3, 8, rt5645_tdm_dac_swap_select);
  1350. static const struct snd_kcontrol_new rt5645_if1_dac1_tdm_sel_mux =
  1351. SOC_DAPM_ENUM("IF1 DAC1 source", rt5645_tdm_dac1_enum);
  1352. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac2_enum,
  1353. RT5645_TDM_CTRL_3, 4, rt5645_tdm_dac_swap_select);
  1354. static const struct snd_kcontrol_new rt5645_if1_dac2_tdm_sel_mux =
  1355. SOC_DAPM_ENUM("IF1 DAC2 source", rt5645_tdm_dac2_enum);
  1356. static SOC_ENUM_SINGLE_DECL(rt5645_tdm_dac3_enum,
  1357. RT5645_TDM_CTRL_3, 0, rt5645_tdm_dac_swap_select);
  1358. static const struct snd_kcontrol_new rt5645_if1_dac3_tdm_sel_mux =
  1359. SOC_DAPM_ENUM("IF1 DAC3 source", rt5645_tdm_dac3_enum);
  1360. /* MX-7a [14:12][10:8][6:4][2:0] */
  1361. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac0_enum,
  1362. RT5650_TDM_CTRL_4, 12, rt5645_tdm_dac_swap_select);
  1363. static const struct snd_kcontrol_new rt5650_if1_dac0_tdm_sel_mux =
  1364. SOC_DAPM_ENUM("IF1 DAC0 source", rt5650_tdm_dac0_enum);
  1365. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac1_enum,
  1366. RT5650_TDM_CTRL_4, 8, rt5645_tdm_dac_swap_select);
  1367. static const struct snd_kcontrol_new rt5650_if1_dac1_tdm_sel_mux =
  1368. SOC_DAPM_ENUM("IF1 DAC1 source", rt5650_tdm_dac1_enum);
  1369. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac2_enum,
  1370. RT5650_TDM_CTRL_4, 4, rt5645_tdm_dac_swap_select);
  1371. static const struct snd_kcontrol_new rt5650_if1_dac2_tdm_sel_mux =
  1372. SOC_DAPM_ENUM("IF1 DAC2 source", rt5650_tdm_dac2_enum);
  1373. static SOC_ENUM_SINGLE_DECL(rt5650_tdm_dac3_enum,
  1374. RT5650_TDM_CTRL_4, 0, rt5645_tdm_dac_swap_select);
  1375. static const struct snd_kcontrol_new rt5650_if1_dac3_tdm_sel_mux =
  1376. SOC_DAPM_ENUM("IF1 DAC3 source", rt5650_tdm_dac3_enum);
  1377. /* MX-2d [3] [2] */
  1378. static const char * const rt5650_a_dac1_src[] = {
  1379. "DAC1", "Stereo DAC Mixer"
  1380. };
  1381. static SOC_ENUM_SINGLE_DECL(
  1382. rt5650_a_dac1_l_enum, RT5650_A_DAC_SOUR,
  1383. RT5650_A_DAC1_L_IN_SFT, rt5650_a_dac1_src);
  1384. static const struct snd_kcontrol_new rt5650_a_dac1_l_mux =
  1385. SOC_DAPM_ENUM("A DAC1 L source", rt5650_a_dac1_l_enum);
  1386. static SOC_ENUM_SINGLE_DECL(
  1387. rt5650_a_dac1_r_enum, RT5650_A_DAC_SOUR,
  1388. RT5650_A_DAC1_R_IN_SFT, rt5650_a_dac1_src);
  1389. static const struct snd_kcontrol_new rt5650_a_dac1_r_mux =
  1390. SOC_DAPM_ENUM("A DAC1 R source", rt5650_a_dac1_r_enum);
  1391. /* MX-2d [1] [0] */
  1392. static const char * const rt5650_a_dac2_src[] = {
  1393. "Stereo DAC Mixer", "Mono DAC Mixer"
  1394. };
  1395. static SOC_ENUM_SINGLE_DECL(
  1396. rt5650_a_dac2_l_enum, RT5650_A_DAC_SOUR,
  1397. RT5650_A_DAC2_L_IN_SFT, rt5650_a_dac2_src);
  1398. static const struct snd_kcontrol_new rt5650_a_dac2_l_mux =
  1399. SOC_DAPM_ENUM("A DAC2 L source", rt5650_a_dac2_l_enum);
  1400. static SOC_ENUM_SINGLE_DECL(
  1401. rt5650_a_dac2_r_enum, RT5650_A_DAC_SOUR,
  1402. RT5650_A_DAC2_R_IN_SFT, rt5650_a_dac2_src);
  1403. static const struct snd_kcontrol_new rt5650_a_dac2_r_mux =
  1404. SOC_DAPM_ENUM("A DAC2 R source", rt5650_a_dac2_r_enum);
  1405. /* MX-2F [13:12] */
  1406. static const char * const rt5645_if2_adc_in_src[] = {
  1407. "IF_ADC1", "IF_ADC2", "VAD_ADC"
  1408. };
  1409. static SOC_ENUM_SINGLE_DECL(
  1410. rt5645_if2_adc_in_enum, RT5645_DIG_INF1_DATA,
  1411. RT5645_IF2_ADC_IN_SFT, rt5645_if2_adc_in_src);
  1412. static const struct snd_kcontrol_new rt5645_if2_adc_in_mux =
  1413. SOC_DAPM_ENUM("IF2 ADC IN source", rt5645_if2_adc_in_enum);
  1414. /* MX-31 [15] [13] [11] [9] */
  1415. static const char * const rt5645_pdm_src[] = {
  1416. "Mono DAC", "Stereo DAC"
  1417. };
  1418. static SOC_ENUM_SINGLE_DECL(
  1419. rt5645_pdm1_l_enum, RT5645_PDM_OUT_CTRL,
  1420. RT5645_PDM1_L_SFT, rt5645_pdm_src);
  1421. static const struct snd_kcontrol_new rt5645_pdm1_l_mux =
  1422. SOC_DAPM_ENUM("PDM1 L source", rt5645_pdm1_l_enum);
  1423. static SOC_ENUM_SINGLE_DECL(
  1424. rt5645_pdm1_r_enum, RT5645_PDM_OUT_CTRL,
  1425. RT5645_PDM1_R_SFT, rt5645_pdm_src);
  1426. static const struct snd_kcontrol_new rt5645_pdm1_r_mux =
  1427. SOC_DAPM_ENUM("PDM1 R source", rt5645_pdm1_r_enum);
  1428. /* MX-9D [9:8] */
  1429. static const char * const rt5645_vad_adc_src[] = {
  1430. "Sto1 ADC L", "Mono ADC L", "Mono ADC R"
  1431. };
  1432. static SOC_ENUM_SINGLE_DECL(
  1433. rt5645_vad_adc_enum, RT5645_VAD_CTRL4,
  1434. RT5645_VAD_SEL_SFT, rt5645_vad_adc_src);
  1435. static const struct snd_kcontrol_new rt5645_vad_adc_mux =
  1436. SOC_DAPM_ENUM("VAD ADC source", rt5645_vad_adc_enum);
  1437. static const struct snd_kcontrol_new spk_l_vol_control =
  1438. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_SPK_VOL,
  1439. RT5645_L_MUTE_SFT, 1, 1);
  1440. static const struct snd_kcontrol_new spk_r_vol_control =
  1441. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_SPK_VOL,
  1442. RT5645_R_MUTE_SFT, 1, 1);
  1443. static const struct snd_kcontrol_new hp_l_vol_control =
  1444. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_HP_VOL,
  1445. RT5645_L_MUTE_SFT, 1, 1);
  1446. static const struct snd_kcontrol_new hp_r_vol_control =
  1447. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_HP_VOL,
  1448. RT5645_R_MUTE_SFT, 1, 1);
  1449. static const struct snd_kcontrol_new pdm1_l_vol_control =
  1450. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_PDM_OUT_CTRL,
  1451. RT5645_M_PDM1_L, 1, 1);
  1452. static const struct snd_kcontrol_new pdm1_r_vol_control =
  1453. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5645_PDM_OUT_CTRL,
  1454. RT5645_M_PDM1_R, 1, 1);
  1455. static void hp_amp_power(struct snd_soc_component *component, int on)
  1456. {
  1457. static int hp_amp_power_count;
  1458. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  1459. int i, val;
  1460. if (on) {
  1461. if (hp_amp_power_count <= 0) {
  1462. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  1463. snd_soc_component_write(component, RT5645_DEPOP_M2, 0x3100);
  1464. snd_soc_component_write(component, RT5645_CHARGE_PUMP,
  1465. 0x0e06);
  1466. snd_soc_component_write(component, RT5645_DEPOP_M1, 0x000d);
  1467. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1468. RT5645_HP_DCC_INT1, 0x9f01);
  1469. for (i = 0; i < 20; i++) {
  1470. usleep_range(1000, 1500);
  1471. regmap_read(rt5645->regmap, RT5645_PR_BASE +
  1472. RT5645_HP_DCC_INT1, &val);
  1473. if (!(val & 0x8000))
  1474. break;
  1475. }
  1476. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1477. RT5645_HP_CO_MASK, RT5645_HP_CO_EN);
  1478. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1479. 0x3e, 0x7400);
  1480. snd_soc_component_write(component, RT5645_DEPOP_M3, 0x0737);
  1481. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1482. RT5645_MAMP_INT_REG2, 0xfc00);
  1483. snd_soc_component_write(component, RT5645_DEPOP_M2, 0x1140);
  1484. msleep(90);
  1485. } else {
  1486. /* depop parameters */
  1487. snd_soc_component_update_bits(component, RT5645_DEPOP_M2,
  1488. RT5645_DEPOP_MASK, RT5645_DEPOP_MAN);
  1489. snd_soc_component_write(component, RT5645_DEPOP_M1, 0x000d);
  1490. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1491. RT5645_HP_DCC_INT1, 0x9f01);
  1492. mdelay(150);
  1493. /* headphone amp power on */
  1494. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1495. RT5645_PWR_FV1 | RT5645_PWR_FV2, 0);
  1496. snd_soc_component_update_bits(component, RT5645_PWR_VOL,
  1497. RT5645_PWR_HV_L | RT5645_PWR_HV_R,
  1498. RT5645_PWR_HV_L | RT5645_PWR_HV_R);
  1499. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1500. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1501. RT5645_PWR_HA,
  1502. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1503. RT5645_PWR_HA);
  1504. mdelay(5);
  1505. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1506. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  1507. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  1508. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1509. RT5645_HP_CO_MASK | RT5645_HP_SG_MASK,
  1510. RT5645_HP_CO_EN | RT5645_HP_SG_EN);
  1511. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1512. 0x14, 0x1aaa);
  1513. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1514. 0x24, 0x0430);
  1515. }
  1516. }
  1517. hp_amp_power_count++;
  1518. } else {
  1519. hp_amp_power_count--;
  1520. if (hp_amp_power_count <= 0) {
  1521. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  1522. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1523. 0x3e, 0x7400);
  1524. snd_soc_component_write(component, RT5645_DEPOP_M3, 0x0737);
  1525. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1526. RT5645_MAMP_INT_REG2, 0xfc00);
  1527. snd_soc_component_write(component, RT5645_DEPOP_M2, 0x1140);
  1528. msleep(100);
  1529. snd_soc_component_write(component, RT5645_DEPOP_M1, 0x0001);
  1530. } else {
  1531. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1532. RT5645_HP_SG_MASK |
  1533. RT5645_HP_L_SMT_MASK |
  1534. RT5645_HP_R_SMT_MASK,
  1535. RT5645_HP_SG_DIS |
  1536. RT5645_HP_L_SMT_DIS |
  1537. RT5645_HP_R_SMT_DIS);
  1538. /* headphone amp power down */
  1539. snd_soc_component_write(component, RT5645_DEPOP_M1, 0x0000);
  1540. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1541. RT5645_PWR_HP_L | RT5645_PWR_HP_R |
  1542. RT5645_PWR_HA, 0);
  1543. snd_soc_component_update_bits(component, RT5645_DEPOP_M2,
  1544. RT5645_DEPOP_MASK, 0);
  1545. }
  1546. }
  1547. }
  1548. }
  1549. static int rt5645_hp_event(struct snd_soc_dapm_widget *w,
  1550. struct snd_kcontrol *kcontrol, int event)
  1551. {
  1552. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1553. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  1554. switch (event) {
  1555. case SND_SOC_DAPM_POST_PMU:
  1556. hp_amp_power(component, 1);
  1557. /* headphone unmute sequence */
  1558. if (rt5645->codec_type == CODEC_TYPE_RT5645) {
  1559. snd_soc_component_update_bits(component, RT5645_DEPOP_M3,
  1560. RT5645_CP_FQ1_MASK | RT5645_CP_FQ2_MASK |
  1561. RT5645_CP_FQ3_MASK,
  1562. (RT5645_CP_FQ_192_KHZ << RT5645_CP_FQ1_SFT) |
  1563. (RT5645_CP_FQ_12_KHZ << RT5645_CP_FQ2_SFT) |
  1564. (RT5645_CP_FQ_192_KHZ << RT5645_CP_FQ3_SFT));
  1565. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1566. RT5645_MAMP_INT_REG2, 0xfc00);
  1567. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1568. RT5645_SMT_TRIG_MASK, RT5645_SMT_TRIG_EN);
  1569. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1570. RT5645_RSTN_MASK, RT5645_RSTN_EN);
  1571. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1572. RT5645_RSTN_MASK | RT5645_HP_L_SMT_MASK |
  1573. RT5645_HP_R_SMT_MASK, RT5645_RSTN_DIS |
  1574. RT5645_HP_L_SMT_EN | RT5645_HP_R_SMT_EN);
  1575. msleep(40);
  1576. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1577. RT5645_HP_SG_MASK | RT5645_HP_L_SMT_MASK |
  1578. RT5645_HP_R_SMT_MASK, RT5645_HP_SG_DIS |
  1579. RT5645_HP_L_SMT_DIS | RT5645_HP_R_SMT_DIS);
  1580. }
  1581. break;
  1582. case SND_SOC_DAPM_PRE_PMD:
  1583. /* headphone mute sequence */
  1584. if (rt5645->codec_type == CODEC_TYPE_RT5645) {
  1585. snd_soc_component_update_bits(component, RT5645_DEPOP_M3,
  1586. RT5645_CP_FQ1_MASK | RT5645_CP_FQ2_MASK |
  1587. RT5645_CP_FQ3_MASK,
  1588. (RT5645_CP_FQ_96_KHZ << RT5645_CP_FQ1_SFT) |
  1589. (RT5645_CP_FQ_12_KHZ << RT5645_CP_FQ2_SFT) |
  1590. (RT5645_CP_FQ_96_KHZ << RT5645_CP_FQ3_SFT));
  1591. regmap_write(rt5645->regmap, RT5645_PR_BASE +
  1592. RT5645_MAMP_INT_REG2, 0xfc00);
  1593. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1594. RT5645_HP_SG_MASK, RT5645_HP_SG_EN);
  1595. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1596. RT5645_RSTP_MASK, RT5645_RSTP_EN);
  1597. snd_soc_component_update_bits(component, RT5645_DEPOP_M1,
  1598. RT5645_RSTP_MASK | RT5645_HP_L_SMT_MASK |
  1599. RT5645_HP_R_SMT_MASK, RT5645_RSTP_DIS |
  1600. RT5645_HP_L_SMT_EN | RT5645_HP_R_SMT_EN);
  1601. msleep(30);
  1602. }
  1603. hp_amp_power(component, 0);
  1604. break;
  1605. default:
  1606. return 0;
  1607. }
  1608. return 0;
  1609. }
  1610. static int rt5645_spk_event(struct snd_soc_dapm_widget *w,
  1611. struct snd_kcontrol *kcontrol, int event)
  1612. {
  1613. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1614. switch (event) {
  1615. case SND_SOC_DAPM_POST_PMU:
  1616. rt5645_enable_hweq(component);
  1617. snd_soc_component_update_bits(component, RT5645_PWR_DIG1,
  1618. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1619. RT5645_PWR_CLS_D_L,
  1620. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1621. RT5645_PWR_CLS_D_L);
  1622. snd_soc_component_update_bits(component, RT5645_GEN_CTRL3,
  1623. RT5645_DET_CLK_MASK, RT5645_DET_CLK_MODE1);
  1624. break;
  1625. case SND_SOC_DAPM_PRE_PMD:
  1626. snd_soc_component_update_bits(component, RT5645_GEN_CTRL3,
  1627. RT5645_DET_CLK_MASK, RT5645_DET_CLK_DIS);
  1628. snd_soc_component_write(component, RT5645_EQ_CTRL2, 0);
  1629. snd_soc_component_update_bits(component, RT5645_PWR_DIG1,
  1630. RT5645_PWR_CLS_D | RT5645_PWR_CLS_D_R |
  1631. RT5645_PWR_CLS_D_L, 0);
  1632. break;
  1633. default:
  1634. return 0;
  1635. }
  1636. return 0;
  1637. }
  1638. static int rt5645_lout_event(struct snd_soc_dapm_widget *w,
  1639. struct snd_kcontrol *kcontrol, int event)
  1640. {
  1641. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1642. switch (event) {
  1643. case SND_SOC_DAPM_POST_PMU:
  1644. hp_amp_power(component, 1);
  1645. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1646. RT5645_PWR_LM, RT5645_PWR_LM);
  1647. snd_soc_component_update_bits(component, RT5645_LOUT1,
  1648. RT5645_L_MUTE | RT5645_R_MUTE, 0);
  1649. break;
  1650. case SND_SOC_DAPM_PRE_PMD:
  1651. snd_soc_component_update_bits(component, RT5645_LOUT1,
  1652. RT5645_L_MUTE | RT5645_R_MUTE,
  1653. RT5645_L_MUTE | RT5645_R_MUTE);
  1654. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  1655. RT5645_PWR_LM, 0);
  1656. hp_amp_power(component, 0);
  1657. break;
  1658. default:
  1659. return 0;
  1660. }
  1661. return 0;
  1662. }
  1663. static int rt5645_bst2_event(struct snd_soc_dapm_widget *w,
  1664. struct snd_kcontrol *kcontrol, int event)
  1665. {
  1666. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1667. switch (event) {
  1668. case SND_SOC_DAPM_POST_PMU:
  1669. snd_soc_component_update_bits(component, RT5645_PWR_ANLG2,
  1670. RT5645_PWR_BST2_P, RT5645_PWR_BST2_P);
  1671. break;
  1672. case SND_SOC_DAPM_PRE_PMD:
  1673. snd_soc_component_update_bits(component, RT5645_PWR_ANLG2,
  1674. RT5645_PWR_BST2_P, 0);
  1675. break;
  1676. default:
  1677. return 0;
  1678. }
  1679. return 0;
  1680. }
  1681. static int rt5645_set_micbias1_event(struct snd_soc_dapm_widget *w,
  1682. struct snd_kcontrol *k, int event)
  1683. {
  1684. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1685. switch (event) {
  1686. case SND_SOC_DAPM_PRE_PMU:
  1687. snd_soc_component_update_bits(component, RT5645_GEN_CTRL2,
  1688. RT5645_MICBIAS1_POW_CTRL_SEL_MASK,
  1689. RT5645_MICBIAS1_POW_CTRL_SEL_M);
  1690. break;
  1691. case SND_SOC_DAPM_POST_PMD:
  1692. snd_soc_component_update_bits(component, RT5645_GEN_CTRL2,
  1693. RT5645_MICBIAS1_POW_CTRL_SEL_MASK,
  1694. RT5645_MICBIAS1_POW_CTRL_SEL_A);
  1695. break;
  1696. default:
  1697. return 0;
  1698. }
  1699. return 0;
  1700. }
  1701. static int rt5645_set_micbias2_event(struct snd_soc_dapm_widget *w,
  1702. struct snd_kcontrol *k, int event)
  1703. {
  1704. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  1705. switch (event) {
  1706. case SND_SOC_DAPM_PRE_PMU:
  1707. snd_soc_component_update_bits(component, RT5645_GEN_CTRL2,
  1708. RT5645_MICBIAS2_POW_CTRL_SEL_MASK,
  1709. RT5645_MICBIAS2_POW_CTRL_SEL_M);
  1710. break;
  1711. case SND_SOC_DAPM_POST_PMD:
  1712. snd_soc_component_update_bits(component, RT5645_GEN_CTRL2,
  1713. RT5645_MICBIAS2_POW_CTRL_SEL_MASK,
  1714. RT5645_MICBIAS2_POW_CTRL_SEL_A);
  1715. break;
  1716. default:
  1717. return 0;
  1718. }
  1719. return 0;
  1720. }
  1721. static const struct snd_soc_dapm_widget rt5645_dapm_widgets[] = {
  1722. SND_SOC_DAPM_SUPPLY("LDO2", RT5645_PWR_MIXER,
  1723. RT5645_PWR_LDO2_BIT, 0, NULL, 0),
  1724. SND_SOC_DAPM_SUPPLY("PLL1", RT5645_PWR_ANLG2,
  1725. RT5645_PWR_PLL_BIT, 0, NULL, 0),
  1726. SND_SOC_DAPM_SUPPLY("JD Power", RT5645_PWR_ANLG2,
  1727. RT5645_PWR_JD1_BIT, 0, NULL, 0),
  1728. SND_SOC_DAPM_SUPPLY("Mic Det Power", RT5645_PWR_VOL,
  1729. RT5645_PWR_MIC_DET_BIT, 0, NULL, 0),
  1730. /* ASRC */
  1731. SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5645_ASRC_1,
  1732. 11, 0, NULL, 0),
  1733. SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5645_ASRC_1,
  1734. 12, 0, NULL, 0),
  1735. SND_SOC_DAPM_SUPPLY_S("DAC STO ASRC", 1, RT5645_ASRC_1,
  1736. 10, 0, NULL, 0),
  1737. SND_SOC_DAPM_SUPPLY_S("DAC MONO L ASRC", 1, RT5645_ASRC_1,
  1738. 9, 0, NULL, 0),
  1739. SND_SOC_DAPM_SUPPLY_S("DAC MONO R ASRC", 1, RT5645_ASRC_1,
  1740. 8, 0, NULL, 0),
  1741. SND_SOC_DAPM_SUPPLY_S("DMIC STO1 ASRC", 1, RT5645_ASRC_1,
  1742. 7, 0, NULL, 0),
  1743. SND_SOC_DAPM_SUPPLY_S("DMIC MONO L ASRC", 1, RT5645_ASRC_1,
  1744. 5, 0, NULL, 0),
  1745. SND_SOC_DAPM_SUPPLY_S("DMIC MONO R ASRC", 1, RT5645_ASRC_1,
  1746. 4, 0, NULL, 0),
  1747. SND_SOC_DAPM_SUPPLY_S("ADC STO1 ASRC", 1, RT5645_ASRC_1,
  1748. 3, 0, NULL, 0),
  1749. SND_SOC_DAPM_SUPPLY_S("ADC MONO L ASRC", 1, RT5645_ASRC_1,
  1750. 1, 0, NULL, 0),
  1751. SND_SOC_DAPM_SUPPLY_S("ADC MONO R ASRC", 1, RT5645_ASRC_1,
  1752. 0, 0, NULL, 0),
  1753. /* Input Side */
  1754. /* micbias */
  1755. SND_SOC_DAPM_SUPPLY("micbias1", RT5645_PWR_ANLG2,
  1756. RT5645_PWR_MB1_BIT, 0, rt5645_set_micbias1_event,
  1757. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1758. SND_SOC_DAPM_SUPPLY("micbias2", RT5645_PWR_ANLG2,
  1759. RT5645_PWR_MB2_BIT, 0, rt5645_set_micbias2_event,
  1760. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1761. /* Input Lines */
  1762. SND_SOC_DAPM_INPUT("DMIC L1"),
  1763. SND_SOC_DAPM_INPUT("DMIC R1"),
  1764. SND_SOC_DAPM_INPUT("DMIC L2"),
  1765. SND_SOC_DAPM_INPUT("DMIC R2"),
  1766. SND_SOC_DAPM_INPUT("IN1P"),
  1767. SND_SOC_DAPM_INPUT("IN1N"),
  1768. SND_SOC_DAPM_INPUT("IN2P"),
  1769. SND_SOC_DAPM_INPUT("IN2N"),
  1770. SND_SOC_DAPM_INPUT("Haptic Generator"),
  1771. SND_SOC_DAPM_PGA("DMIC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1772. SND_SOC_DAPM_PGA("DMIC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1773. SND_SOC_DAPM_SUPPLY("DMIC CLK", SND_SOC_NOPM, 0, 0,
  1774. set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
  1775. SND_SOC_DAPM_SUPPLY("DMIC1 Power", RT5645_DMIC_CTRL1,
  1776. RT5645_DMIC_1_EN_SFT, 0, NULL, 0),
  1777. SND_SOC_DAPM_SUPPLY("DMIC2 Power", RT5645_DMIC_CTRL1,
  1778. RT5645_DMIC_2_EN_SFT, 0, NULL, 0),
  1779. /* Boost */
  1780. SND_SOC_DAPM_PGA("BST1", RT5645_PWR_ANLG2,
  1781. RT5645_PWR_BST1_BIT, 0, NULL, 0),
  1782. SND_SOC_DAPM_PGA_E("BST2", RT5645_PWR_ANLG2,
  1783. RT5645_PWR_BST2_BIT, 0, NULL, 0, rt5645_bst2_event,
  1784. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1785. /* Input Volume */
  1786. SND_SOC_DAPM_PGA("INL VOL", RT5645_PWR_VOL,
  1787. RT5645_PWR_IN_L_BIT, 0, NULL, 0),
  1788. SND_SOC_DAPM_PGA("INR VOL", RT5645_PWR_VOL,
  1789. RT5645_PWR_IN_R_BIT, 0, NULL, 0),
  1790. /* REC Mixer */
  1791. SND_SOC_DAPM_MIXER("RECMIXL", RT5645_PWR_MIXER, RT5645_PWR_RM_L_BIT,
  1792. 0, rt5645_rec_l_mix, ARRAY_SIZE(rt5645_rec_l_mix)),
  1793. SND_SOC_DAPM_MIXER("RECMIXR", RT5645_PWR_MIXER, RT5645_PWR_RM_R_BIT,
  1794. 0, rt5645_rec_r_mix, ARRAY_SIZE(rt5645_rec_r_mix)),
  1795. /* ADCs */
  1796. SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
  1797. SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
  1798. SND_SOC_DAPM_SUPPLY("ADC L power", RT5645_PWR_DIG1,
  1799. RT5645_PWR_ADC_L_BIT, 0, NULL, 0),
  1800. SND_SOC_DAPM_SUPPLY("ADC R power", RT5645_PWR_DIG1,
  1801. RT5645_PWR_ADC_R_BIT, 0, NULL, 0),
  1802. /* ADC Mux */
  1803. SND_SOC_DAPM_MUX("Stereo1 DMIC Mux", SND_SOC_NOPM, 0, 0,
  1804. &rt5645_sto1_dmic_mux),
  1805. SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  1806. &rt5645_sto_adc2_mux),
  1807. SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  1808. &rt5645_sto_adc2_mux),
  1809. SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  1810. &rt5645_sto_adc1_mux),
  1811. SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  1812. &rt5645_sto_adc1_mux),
  1813. SND_SOC_DAPM_MUX("Mono DMIC L Mux", SND_SOC_NOPM, 0, 0,
  1814. &rt5645_mono_dmic_l_mux),
  1815. SND_SOC_DAPM_MUX("Mono DMIC R Mux", SND_SOC_NOPM, 0, 0,
  1816. &rt5645_mono_dmic_r_mux),
  1817. SND_SOC_DAPM_MUX("Mono ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  1818. &rt5645_mono_adc_l2_mux),
  1819. SND_SOC_DAPM_MUX("Mono ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  1820. &rt5645_mono_adc_l1_mux),
  1821. SND_SOC_DAPM_MUX("Mono ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  1822. &rt5645_mono_adc_r1_mux),
  1823. SND_SOC_DAPM_MUX("Mono ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  1824. &rt5645_mono_adc_r2_mux),
  1825. /* ADC Mixer */
  1826. SND_SOC_DAPM_SUPPLY_S("adc stereo1 filter", 1, RT5645_PWR_DIG2,
  1827. RT5645_PWR_ADC_S1F_BIT, 0, NULL, 0),
  1828. SND_SOC_DAPM_MIXER_E("Sto1 ADC MIXL", SND_SOC_NOPM, 0, 0,
  1829. rt5645_sto1_adc_l_mix, ARRAY_SIZE(rt5645_sto1_adc_l_mix),
  1830. NULL, 0),
  1831. SND_SOC_DAPM_MIXER_E("Sto1 ADC MIXR", SND_SOC_NOPM, 0, 0,
  1832. rt5645_sto1_adc_r_mix, ARRAY_SIZE(rt5645_sto1_adc_r_mix),
  1833. NULL, 0),
  1834. SND_SOC_DAPM_SUPPLY_S("adc mono left filter", 1, RT5645_PWR_DIG2,
  1835. RT5645_PWR_ADC_MF_L_BIT, 0, NULL, 0),
  1836. SND_SOC_DAPM_MIXER_E("Mono ADC MIXL", SND_SOC_NOPM, 0, 0,
  1837. rt5645_mono_adc_l_mix, ARRAY_SIZE(rt5645_mono_adc_l_mix),
  1838. NULL, 0),
  1839. SND_SOC_DAPM_SUPPLY_S("adc mono right filter", 1, RT5645_PWR_DIG2,
  1840. RT5645_PWR_ADC_MF_R_BIT, 0, NULL, 0),
  1841. SND_SOC_DAPM_MIXER_E("Mono ADC MIXR", SND_SOC_NOPM, 0, 0,
  1842. rt5645_mono_adc_r_mix, ARRAY_SIZE(rt5645_mono_adc_r_mix),
  1843. NULL, 0),
  1844. /* ADC PGA */
  1845. SND_SOC_DAPM_PGA("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1846. SND_SOC_DAPM_PGA("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0, NULL, 0),
  1847. SND_SOC_DAPM_PGA("Sto2 ADC LR MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  1848. SND_SOC_DAPM_PGA("VAD_ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1849. SND_SOC_DAPM_PGA("IF_ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1850. SND_SOC_DAPM_PGA("IF_ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1851. SND_SOC_DAPM_PGA("IF1_ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1852. SND_SOC_DAPM_PGA("IF1_ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1853. SND_SOC_DAPM_PGA("IF1_ADC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1854. SND_SOC_DAPM_PGA("IF1_ADC4", SND_SOC_NOPM, 0, 0, NULL, 0),
  1855. /* IF1 2 Mux */
  1856. SND_SOC_DAPM_MUX("IF2 ADC Mux", SND_SOC_NOPM,
  1857. 0, 0, &rt5645_if2_adc_in_mux),
  1858. /* Digital Interface */
  1859. SND_SOC_DAPM_SUPPLY("I2S1", RT5645_PWR_DIG1,
  1860. RT5645_PWR_I2S1_BIT, 0, NULL, 0),
  1861. SND_SOC_DAPM_PGA("IF1 DAC0", SND_SOC_NOPM, 0, 0, NULL, 0),
  1862. SND_SOC_DAPM_PGA("IF1 DAC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1863. SND_SOC_DAPM_PGA("IF1 DAC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1864. SND_SOC_DAPM_PGA("IF1 DAC3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1865. SND_SOC_DAPM_PGA("IF1 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1866. SND_SOC_DAPM_PGA("IF1 ADC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1867. SND_SOC_DAPM_PGA("IF1 ADC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1868. SND_SOC_DAPM_SUPPLY("I2S2", RT5645_PWR_DIG1,
  1869. RT5645_PWR_I2S2_BIT, 0, NULL, 0),
  1870. SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1871. SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1872. SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1873. SND_SOC_DAPM_PGA("IF2 ADC", SND_SOC_NOPM, 0, 0, NULL, 0),
  1874. /* Digital Interface Select */
  1875. SND_SOC_DAPM_MUX("VAD ADC Mux", SND_SOC_NOPM,
  1876. 0, 0, &rt5645_vad_adc_mux),
  1877. /* Audio Interface */
  1878. SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  1879. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  1880. SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  1881. SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  1882. /* Output Side */
  1883. /* DAC mixer before sound effect */
  1884. SND_SOC_DAPM_MIXER("DAC1 MIXL", SND_SOC_NOPM, 0, 0,
  1885. rt5645_dac_l_mix, ARRAY_SIZE(rt5645_dac_l_mix)),
  1886. SND_SOC_DAPM_MIXER("DAC1 MIXR", SND_SOC_NOPM, 0, 0,
  1887. rt5645_dac_r_mix, ARRAY_SIZE(rt5645_dac_r_mix)),
  1888. /* DAC2 channel Mux */
  1889. SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac_l2_mux),
  1890. SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac_r2_mux),
  1891. SND_SOC_DAPM_PGA("DAC L2 Volume", RT5645_PWR_DIG1,
  1892. RT5645_PWR_DAC_L2_BIT, 0, NULL, 0),
  1893. SND_SOC_DAPM_PGA("DAC R2 Volume", RT5645_PWR_DIG1,
  1894. RT5645_PWR_DAC_R2_BIT, 0, NULL, 0),
  1895. SND_SOC_DAPM_MUX("DAC1 L Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac1l_mux),
  1896. SND_SOC_DAPM_MUX("DAC1 R Mux", SND_SOC_NOPM, 0, 0, &rt5645_dac1r_mux),
  1897. /* DAC Mixer */
  1898. SND_SOC_DAPM_SUPPLY_S("dac stereo1 filter", 1, RT5645_PWR_DIG2,
  1899. RT5645_PWR_DAC_S1F_BIT, 0, NULL, 0),
  1900. SND_SOC_DAPM_SUPPLY_S("dac mono left filter", 1, RT5645_PWR_DIG2,
  1901. RT5645_PWR_DAC_MF_L_BIT, 0, NULL, 0),
  1902. SND_SOC_DAPM_SUPPLY_S("dac mono right filter", 1, RT5645_PWR_DIG2,
  1903. RT5645_PWR_DAC_MF_R_BIT, 0, NULL, 0),
  1904. SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
  1905. rt5645_sto_dac_l_mix, ARRAY_SIZE(rt5645_sto_dac_l_mix)),
  1906. SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
  1907. rt5645_sto_dac_r_mix, ARRAY_SIZE(rt5645_sto_dac_r_mix)),
  1908. SND_SOC_DAPM_MIXER("Mono DAC MIXL", SND_SOC_NOPM, 0, 0,
  1909. rt5645_mono_dac_l_mix, ARRAY_SIZE(rt5645_mono_dac_l_mix)),
  1910. SND_SOC_DAPM_MIXER("Mono DAC MIXR", SND_SOC_NOPM, 0, 0,
  1911. rt5645_mono_dac_r_mix, ARRAY_SIZE(rt5645_mono_dac_r_mix)),
  1912. SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
  1913. rt5645_dig_l_mix, ARRAY_SIZE(rt5645_dig_l_mix)),
  1914. SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
  1915. rt5645_dig_r_mix, ARRAY_SIZE(rt5645_dig_r_mix)),
  1916. /* DACs */
  1917. SND_SOC_DAPM_DAC("DAC L1", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_L1_BIT,
  1918. 0),
  1919. SND_SOC_DAPM_DAC("DAC L2", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_L2_BIT,
  1920. 0),
  1921. SND_SOC_DAPM_DAC("DAC R1", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_R1_BIT,
  1922. 0),
  1923. SND_SOC_DAPM_DAC("DAC R2", NULL, RT5645_PWR_DIG1, RT5645_PWR_DAC_R2_BIT,
  1924. 0),
  1925. /* OUT Mixer */
  1926. SND_SOC_DAPM_MIXER("SPK MIXL", RT5645_PWR_MIXER, RT5645_PWR_SM_L_BIT,
  1927. 0, rt5645_spk_l_mix, ARRAY_SIZE(rt5645_spk_l_mix)),
  1928. SND_SOC_DAPM_MIXER("SPK MIXR", RT5645_PWR_MIXER, RT5645_PWR_SM_R_BIT,
  1929. 0, rt5645_spk_r_mix, ARRAY_SIZE(rt5645_spk_r_mix)),
  1930. SND_SOC_DAPM_MIXER("OUT MIXL", RT5645_PWR_MIXER, RT5645_PWR_OM_L_BIT,
  1931. 0, rt5645_out_l_mix, ARRAY_SIZE(rt5645_out_l_mix)),
  1932. SND_SOC_DAPM_MIXER("OUT MIXR", RT5645_PWR_MIXER, RT5645_PWR_OM_R_BIT,
  1933. 0, rt5645_out_r_mix, ARRAY_SIZE(rt5645_out_r_mix)),
  1934. /* Ouput Volume */
  1935. SND_SOC_DAPM_SWITCH("SPKVOL L", RT5645_PWR_VOL, RT5645_PWR_SV_L_BIT, 0,
  1936. &spk_l_vol_control),
  1937. SND_SOC_DAPM_SWITCH("SPKVOL R", RT5645_PWR_VOL, RT5645_PWR_SV_R_BIT, 0,
  1938. &spk_r_vol_control),
  1939. SND_SOC_DAPM_MIXER("HPOVOL MIXL", RT5645_PWR_VOL, RT5645_PWR_HV_L_BIT,
  1940. 0, rt5645_hpvoll_mix, ARRAY_SIZE(rt5645_hpvoll_mix)),
  1941. SND_SOC_DAPM_MIXER("HPOVOL MIXR", RT5645_PWR_VOL, RT5645_PWR_HV_R_BIT,
  1942. 0, rt5645_hpvolr_mix, ARRAY_SIZE(rt5645_hpvolr_mix)),
  1943. SND_SOC_DAPM_SUPPLY("HPOVOL MIXL Power", RT5645_PWR_MIXER,
  1944. RT5645_PWR_HM_L_BIT, 0, NULL, 0),
  1945. SND_SOC_DAPM_SUPPLY("HPOVOL MIXR Power", RT5645_PWR_MIXER,
  1946. RT5645_PWR_HM_R_BIT, 0, NULL, 0),
  1947. SND_SOC_DAPM_PGA("DAC 1", SND_SOC_NOPM, 0, 0, NULL, 0),
  1948. SND_SOC_DAPM_PGA("DAC 2", SND_SOC_NOPM, 0, 0, NULL, 0),
  1949. SND_SOC_DAPM_PGA("HPOVOL", SND_SOC_NOPM, 0, 0, NULL, 0),
  1950. SND_SOC_DAPM_SWITCH("HPOVOL L", SND_SOC_NOPM, 0, 0, &hp_l_vol_control),
  1951. SND_SOC_DAPM_SWITCH("HPOVOL R", SND_SOC_NOPM, 0, 0, &hp_r_vol_control),
  1952. /* HPO/LOUT/Mono Mixer */
  1953. SND_SOC_DAPM_MIXER("SPOL MIX", SND_SOC_NOPM, 0, 0, rt5645_spo_l_mix,
  1954. ARRAY_SIZE(rt5645_spo_l_mix)),
  1955. SND_SOC_DAPM_MIXER("SPOR MIX", SND_SOC_NOPM, 0, 0, rt5645_spo_r_mix,
  1956. ARRAY_SIZE(rt5645_spo_r_mix)),
  1957. SND_SOC_DAPM_MIXER("HPO MIX", SND_SOC_NOPM, 0, 0, rt5645_hpo_mix,
  1958. ARRAY_SIZE(rt5645_hpo_mix)),
  1959. SND_SOC_DAPM_MIXER("LOUT MIX", SND_SOC_NOPM, 0, 0, rt5645_lout_mix,
  1960. ARRAY_SIZE(rt5645_lout_mix)),
  1961. SND_SOC_DAPM_PGA_S("HP amp", 1, SND_SOC_NOPM, 0, 0, rt5645_hp_event,
  1962. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1963. SND_SOC_DAPM_PGA_S("LOUT amp", 1, SND_SOC_NOPM, 0, 0, rt5645_lout_event,
  1964. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1965. SND_SOC_DAPM_PGA_S("SPK amp", 2, SND_SOC_NOPM, 0, 0, rt5645_spk_event,
  1966. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  1967. /* PDM */
  1968. SND_SOC_DAPM_SUPPLY("PDM1 Power", RT5645_PWR_DIG2, RT5645_PWR_PDM1_BIT,
  1969. 0, NULL, 0),
  1970. SND_SOC_DAPM_MUX("PDM1 L Mux", SND_SOC_NOPM, 0, 0, &rt5645_pdm1_l_mux),
  1971. SND_SOC_DAPM_MUX("PDM1 R Mux", SND_SOC_NOPM, 0, 0, &rt5645_pdm1_r_mux),
  1972. SND_SOC_DAPM_SWITCH("PDM1 L", SND_SOC_NOPM, 0, 0, &pdm1_l_vol_control),
  1973. SND_SOC_DAPM_SWITCH("PDM1 R", SND_SOC_NOPM, 0, 0, &pdm1_r_vol_control),
  1974. /* Output Lines */
  1975. SND_SOC_DAPM_OUTPUT("HPOL"),
  1976. SND_SOC_DAPM_OUTPUT("HPOR"),
  1977. SND_SOC_DAPM_OUTPUT("LOUTL"),
  1978. SND_SOC_DAPM_OUTPUT("LOUTR"),
  1979. SND_SOC_DAPM_OUTPUT("PDM1L"),
  1980. SND_SOC_DAPM_OUTPUT("PDM1R"),
  1981. SND_SOC_DAPM_OUTPUT("SPOL"),
  1982. SND_SOC_DAPM_OUTPUT("SPOR"),
  1983. };
  1984. static const struct snd_soc_dapm_widget rt5645_specific_dapm_widgets[] = {
  1985. SND_SOC_DAPM_MUX("RT5645 IF1 DAC1 L Mux", SND_SOC_NOPM, 0, 0,
  1986. &rt5645_if1_dac0_tdm_sel_mux),
  1987. SND_SOC_DAPM_MUX("RT5645 IF1 DAC1 R Mux", SND_SOC_NOPM, 0, 0,
  1988. &rt5645_if1_dac1_tdm_sel_mux),
  1989. SND_SOC_DAPM_MUX("RT5645 IF1 DAC2 L Mux", SND_SOC_NOPM, 0, 0,
  1990. &rt5645_if1_dac2_tdm_sel_mux),
  1991. SND_SOC_DAPM_MUX("RT5645 IF1 DAC2 R Mux", SND_SOC_NOPM, 0, 0,
  1992. &rt5645_if1_dac3_tdm_sel_mux),
  1993. SND_SOC_DAPM_MUX("RT5645 IF1 ADC Mux", SND_SOC_NOPM,
  1994. 0, 0, &rt5645_if1_adc_in_mux),
  1995. SND_SOC_DAPM_MUX("RT5645 IF1 ADC1 Swap Mux", SND_SOC_NOPM,
  1996. 0, 0, &rt5645_if1_adc1_in_mux),
  1997. SND_SOC_DAPM_MUX("RT5645 IF1 ADC2 Swap Mux", SND_SOC_NOPM,
  1998. 0, 0, &rt5645_if1_adc2_in_mux),
  1999. SND_SOC_DAPM_MUX("RT5645 IF1 ADC3 Swap Mux", SND_SOC_NOPM,
  2000. 0, 0, &rt5645_if1_adc3_in_mux),
  2001. };
  2002. static const struct snd_soc_dapm_widget rt5650_specific_dapm_widgets[] = {
  2003. SND_SOC_DAPM_MUX("A DAC1 L Mux", SND_SOC_NOPM,
  2004. 0, 0, &rt5650_a_dac1_l_mux),
  2005. SND_SOC_DAPM_MUX("A DAC1 R Mux", SND_SOC_NOPM,
  2006. 0, 0, &rt5650_a_dac1_r_mux),
  2007. SND_SOC_DAPM_MUX("A DAC2 L Mux", SND_SOC_NOPM,
  2008. 0, 0, &rt5650_a_dac2_l_mux),
  2009. SND_SOC_DAPM_MUX("A DAC2 R Mux", SND_SOC_NOPM,
  2010. 0, 0, &rt5650_a_dac2_r_mux),
  2011. SND_SOC_DAPM_MUX("RT5650 IF1 ADC1 Swap Mux", SND_SOC_NOPM,
  2012. 0, 0, &rt5650_if1_adc1_in_mux),
  2013. SND_SOC_DAPM_MUX("RT5650 IF1 ADC2 Swap Mux", SND_SOC_NOPM,
  2014. 0, 0, &rt5650_if1_adc2_in_mux),
  2015. SND_SOC_DAPM_MUX("RT5650 IF1 ADC3 Swap Mux", SND_SOC_NOPM,
  2016. 0, 0, &rt5650_if1_adc3_in_mux),
  2017. SND_SOC_DAPM_MUX("RT5650 IF1 ADC Mux", SND_SOC_NOPM,
  2018. 0, 0, &rt5650_if1_adc_in_mux),
  2019. SND_SOC_DAPM_MUX("RT5650 IF1 DAC1 L Mux", SND_SOC_NOPM, 0, 0,
  2020. &rt5650_if1_dac0_tdm_sel_mux),
  2021. SND_SOC_DAPM_MUX("RT5650 IF1 DAC1 R Mux", SND_SOC_NOPM, 0, 0,
  2022. &rt5650_if1_dac1_tdm_sel_mux),
  2023. SND_SOC_DAPM_MUX("RT5650 IF1 DAC2 L Mux", SND_SOC_NOPM, 0, 0,
  2024. &rt5650_if1_dac2_tdm_sel_mux),
  2025. SND_SOC_DAPM_MUX("RT5650 IF1 DAC2 R Mux", SND_SOC_NOPM, 0, 0,
  2026. &rt5650_if1_dac3_tdm_sel_mux),
  2027. };
  2028. static const struct snd_soc_dapm_route rt5645_dapm_routes[] = {
  2029. { "adc stereo1 filter", NULL, "ADC STO1 ASRC", is_using_asrc },
  2030. { "adc mono left filter", NULL, "ADC MONO L ASRC", is_using_asrc },
  2031. { "adc mono right filter", NULL, "ADC MONO R ASRC", is_using_asrc },
  2032. { "dac mono left filter", NULL, "DAC MONO L ASRC", is_using_asrc },
  2033. { "dac mono right filter", NULL, "DAC MONO R ASRC", is_using_asrc },
  2034. { "dac stereo1 filter", NULL, "DAC STO ASRC", is_using_asrc },
  2035. { "I2S1", NULL, "I2S1 ASRC" },
  2036. { "I2S2", NULL, "I2S2 ASRC" },
  2037. { "IN1P", NULL, "LDO2" },
  2038. { "IN2P", NULL, "LDO2" },
  2039. { "DMIC1", NULL, "DMIC L1" },
  2040. { "DMIC1", NULL, "DMIC R1" },
  2041. { "DMIC2", NULL, "DMIC L2" },
  2042. { "DMIC2", NULL, "DMIC R2" },
  2043. { "BST1", NULL, "IN1P" },
  2044. { "BST1", NULL, "IN1N" },
  2045. { "BST1", NULL, "JD Power" },
  2046. { "BST1", NULL, "Mic Det Power" },
  2047. { "BST2", NULL, "IN2P" },
  2048. { "BST2", NULL, "IN2N" },
  2049. { "INL VOL", NULL, "IN2P" },
  2050. { "INR VOL", NULL, "IN2N" },
  2051. { "RECMIXL", "HPOL Switch", "HPOL" },
  2052. { "RECMIXL", "INL Switch", "INL VOL" },
  2053. { "RECMIXL", "BST2 Switch", "BST2" },
  2054. { "RECMIXL", "BST1 Switch", "BST1" },
  2055. { "RECMIXL", "OUT MIXL Switch", "OUT MIXL" },
  2056. { "RECMIXR", "HPOR Switch", "HPOR" },
  2057. { "RECMIXR", "INR Switch", "INR VOL" },
  2058. { "RECMIXR", "BST2 Switch", "BST2" },
  2059. { "RECMIXR", "BST1 Switch", "BST1" },
  2060. { "RECMIXR", "OUT MIXR Switch", "OUT MIXR" },
  2061. { "ADC L", NULL, "RECMIXL" },
  2062. { "ADC L", NULL, "ADC L power" },
  2063. { "ADC R", NULL, "RECMIXR" },
  2064. { "ADC R", NULL, "ADC R power" },
  2065. {"DMIC L1", NULL, "DMIC CLK"},
  2066. {"DMIC L1", NULL, "DMIC1 Power"},
  2067. {"DMIC R1", NULL, "DMIC CLK"},
  2068. {"DMIC R1", NULL, "DMIC1 Power"},
  2069. {"DMIC L2", NULL, "DMIC CLK"},
  2070. {"DMIC L2", NULL, "DMIC2 Power"},
  2071. {"DMIC R2", NULL, "DMIC CLK"},
  2072. {"DMIC R2", NULL, "DMIC2 Power"},
  2073. { "Stereo1 DMIC Mux", "DMIC1", "DMIC1" },
  2074. { "Stereo1 DMIC Mux", "DMIC2", "DMIC2" },
  2075. { "Stereo1 DMIC Mux", NULL, "DMIC STO1 ASRC" },
  2076. { "Mono DMIC L Mux", "DMIC1", "DMIC L1" },
  2077. { "Mono DMIC L Mux", "DMIC2", "DMIC L2" },
  2078. { "Mono DMIC L Mux", NULL, "DMIC MONO L ASRC" },
  2079. { "Mono DMIC R Mux", "DMIC1", "DMIC R1" },
  2080. { "Mono DMIC R Mux", "DMIC2", "DMIC R2" },
  2081. { "Mono DMIC R Mux", NULL, "DMIC MONO R ASRC" },
  2082. { "Stereo1 ADC L2 Mux", "DMIC", "Stereo1 DMIC Mux" },
  2083. { "Stereo1 ADC L2 Mux", "DAC MIX", "DAC MIXL" },
  2084. { "Stereo1 ADC L1 Mux", "ADC", "ADC L" },
  2085. { "Stereo1 ADC L1 Mux", "DAC MIX", "DAC MIXL" },
  2086. { "Stereo1 ADC R1 Mux", "ADC", "ADC R" },
  2087. { "Stereo1 ADC R1 Mux", "DAC MIX", "DAC MIXR" },
  2088. { "Stereo1 ADC R2 Mux", "DMIC", "Stereo1 DMIC Mux" },
  2089. { "Stereo1 ADC R2 Mux", "DAC MIX", "DAC MIXR" },
  2090. { "Mono ADC L2 Mux", "DMIC", "Mono DMIC L Mux" },
  2091. { "Mono ADC L2 Mux", "Mono DAC MIXL", "Mono DAC MIXL" },
  2092. { "Mono ADC L1 Mux", "Mono DAC MIXL", "Mono DAC MIXL" },
  2093. { "Mono ADC L1 Mux", "ADC", "ADC L" },
  2094. { "Mono ADC R1 Mux", "Mono DAC MIXR", "Mono DAC MIXR" },
  2095. { "Mono ADC R1 Mux", "ADC", "ADC R" },
  2096. { "Mono ADC R2 Mux", "DMIC", "Mono DMIC R Mux" },
  2097. { "Mono ADC R2 Mux", "Mono DAC MIXR", "Mono DAC MIXR" },
  2098. { "Sto1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux" },
  2099. { "Sto1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux" },
  2100. { "Sto1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux" },
  2101. { "Sto1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux" },
  2102. { "Stereo1 ADC MIXL", NULL, "Sto1 ADC MIXL" },
  2103. { "Stereo1 ADC MIXL", NULL, "adc stereo1 filter" },
  2104. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2105. { "Stereo1 ADC MIXR", NULL, "Sto1 ADC MIXR" },
  2106. { "Stereo1 ADC MIXR", NULL, "adc stereo1 filter" },
  2107. { "adc stereo1 filter", NULL, "PLL1", is_sys_clk_from_pll },
  2108. { "Mono ADC MIXL", "ADC1 Switch", "Mono ADC L1 Mux" },
  2109. { "Mono ADC MIXL", "ADC2 Switch", "Mono ADC L2 Mux" },
  2110. { "Mono ADC MIXL", NULL, "adc mono left filter" },
  2111. { "adc mono left filter", NULL, "PLL1", is_sys_clk_from_pll },
  2112. { "Mono ADC MIXR", "ADC1 Switch", "Mono ADC R1 Mux" },
  2113. { "Mono ADC MIXR", "ADC2 Switch", "Mono ADC R2 Mux" },
  2114. { "Mono ADC MIXR", NULL, "adc mono right filter" },
  2115. { "adc mono right filter", NULL, "PLL1", is_sys_clk_from_pll },
  2116. { "VAD ADC Mux", "Sto1 ADC L", "Stereo1 ADC MIXL" },
  2117. { "VAD ADC Mux", "Mono ADC L", "Mono ADC MIXL" },
  2118. { "VAD ADC Mux", "Mono ADC R", "Mono ADC MIXR" },
  2119. { "IF_ADC1", NULL, "Stereo1 ADC MIXL" },
  2120. { "IF_ADC1", NULL, "Stereo1 ADC MIXR" },
  2121. { "IF_ADC2", NULL, "Mono ADC MIXL" },
  2122. { "IF_ADC2", NULL, "Mono ADC MIXR" },
  2123. { "VAD_ADC", NULL, "VAD ADC Mux" },
  2124. { "IF2 ADC Mux", "IF_ADC1", "IF_ADC1" },
  2125. { "IF2 ADC Mux", "IF_ADC2", "IF_ADC2" },
  2126. { "IF2 ADC Mux", "VAD_ADC", "VAD_ADC" },
  2127. { "IF1 ADC", NULL, "I2S1" },
  2128. { "IF2 ADC", NULL, "I2S2" },
  2129. { "IF2 ADC", NULL, "IF2 ADC Mux" },
  2130. { "AIF2TX", NULL, "IF2 ADC" },
  2131. { "IF1 DAC0", NULL, "AIF1RX" },
  2132. { "IF1 DAC1", NULL, "AIF1RX" },
  2133. { "IF1 DAC2", NULL, "AIF1RX" },
  2134. { "IF1 DAC3", NULL, "AIF1RX" },
  2135. { "IF2 DAC", NULL, "AIF2RX" },
  2136. { "IF1 DAC0", NULL, "I2S1" },
  2137. { "IF1 DAC1", NULL, "I2S1" },
  2138. { "IF1 DAC2", NULL, "I2S1" },
  2139. { "IF1 DAC3", NULL, "I2S1" },
  2140. { "IF2 DAC", NULL, "I2S2" },
  2141. { "IF2 DAC L", NULL, "IF2 DAC" },
  2142. { "IF2 DAC R", NULL, "IF2 DAC" },
  2143. { "DAC1 L Mux", "IF2 DAC", "IF2 DAC L" },
  2144. { "DAC1 R Mux", "IF2 DAC", "IF2 DAC R" },
  2145. { "DAC1 MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL" },
  2146. { "DAC1 MIXL", "DAC1 Switch", "DAC1 L Mux" },
  2147. { "DAC1 MIXL", NULL, "dac stereo1 filter" },
  2148. { "DAC1 MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR" },
  2149. { "DAC1 MIXR", "DAC1 Switch", "DAC1 R Mux" },
  2150. { "DAC1 MIXR", NULL, "dac stereo1 filter" },
  2151. { "DAC L2 Mux", "IF2 DAC", "IF2 DAC L" },
  2152. { "DAC L2 Mux", "Mono ADC", "Mono ADC MIXL" },
  2153. { "DAC L2 Mux", "VAD_ADC", "VAD_ADC" },
  2154. { "DAC L2 Volume", NULL, "DAC L2 Mux" },
  2155. { "DAC L2 Volume", NULL, "dac mono left filter" },
  2156. { "DAC R2 Mux", "IF2 DAC", "IF2 DAC R" },
  2157. { "DAC R2 Mux", "Mono ADC", "Mono ADC MIXR" },
  2158. { "DAC R2 Mux", "Haptic", "Haptic Generator" },
  2159. { "DAC R2 Volume", NULL, "DAC R2 Mux" },
  2160. { "DAC R2 Volume", NULL, "dac mono right filter" },
  2161. { "Stereo DAC MIXL", "DAC L1 Switch", "DAC1 MIXL" },
  2162. { "Stereo DAC MIXL", "DAC R1 Switch", "DAC1 MIXR" },
  2163. { "Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2164. { "Stereo DAC MIXL", NULL, "dac stereo1 filter" },
  2165. { "Stereo DAC MIXR", "DAC R1 Switch", "DAC1 MIXR" },
  2166. { "Stereo DAC MIXR", "DAC L1 Switch", "DAC1 MIXL" },
  2167. { "Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2168. { "Stereo DAC MIXR", NULL, "dac stereo1 filter" },
  2169. { "Mono DAC MIXL", "DAC L1 Switch", "DAC1 MIXL" },
  2170. { "Mono DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2171. { "Mono DAC MIXL", "DAC R2 Switch", "DAC R2 Volume" },
  2172. { "Mono DAC MIXL", NULL, "dac mono left filter" },
  2173. { "Mono DAC MIXR", "DAC R1 Switch", "DAC1 MIXR" },
  2174. { "Mono DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2175. { "Mono DAC MIXR", "DAC L2 Switch", "DAC L2 Volume" },
  2176. { "Mono DAC MIXR", NULL, "dac mono right filter" },
  2177. { "DAC MIXL", "Sto DAC Mix L Switch", "Stereo DAC MIXL" },
  2178. { "DAC MIXL", "DAC L2 Switch", "DAC L2 Volume" },
  2179. { "DAC MIXL", "DAC R2 Switch", "DAC R2 Volume" },
  2180. { "DAC MIXR", "Sto DAC Mix R Switch", "Stereo DAC MIXR" },
  2181. { "DAC MIXR", "DAC R2 Switch", "DAC R2 Volume" },
  2182. { "DAC MIXR", "DAC L2 Switch", "DAC L2 Volume" },
  2183. { "DAC L1", NULL, "PLL1", is_sys_clk_from_pll },
  2184. { "DAC R1", NULL, "PLL1", is_sys_clk_from_pll },
  2185. { "DAC L2", NULL, "PLL1", is_sys_clk_from_pll },
  2186. { "DAC R2", NULL, "PLL1", is_sys_clk_from_pll },
  2187. { "SPK MIXL", "BST1 Switch", "BST1" },
  2188. { "SPK MIXL", "INL Switch", "INL VOL" },
  2189. { "SPK MIXL", "DAC L1 Switch", "DAC L1" },
  2190. { "SPK MIXL", "DAC L2 Switch", "DAC L2" },
  2191. { "SPK MIXR", "BST2 Switch", "BST2" },
  2192. { "SPK MIXR", "INR Switch", "INR VOL" },
  2193. { "SPK MIXR", "DAC R1 Switch", "DAC R1" },
  2194. { "SPK MIXR", "DAC R2 Switch", "DAC R2" },
  2195. { "OUT MIXL", "BST1 Switch", "BST1" },
  2196. { "OUT MIXL", "INL Switch", "INL VOL" },
  2197. { "OUT MIXL", "DAC L2 Switch", "DAC L2" },
  2198. { "OUT MIXL", "DAC L1 Switch", "DAC L1" },
  2199. { "OUT MIXR", "BST2 Switch", "BST2" },
  2200. { "OUT MIXR", "INR Switch", "INR VOL" },
  2201. { "OUT MIXR", "DAC R2 Switch", "DAC R2" },
  2202. { "OUT MIXR", "DAC R1 Switch", "DAC R1" },
  2203. { "HPOVOL MIXL", "DAC1 Switch", "DAC L1" },
  2204. { "HPOVOL MIXL", "DAC2 Switch", "DAC L2" },
  2205. { "HPOVOL MIXL", "INL Switch", "INL VOL" },
  2206. { "HPOVOL MIXL", "BST1 Switch", "BST1" },
  2207. { "HPOVOL MIXL", NULL, "HPOVOL MIXL Power" },
  2208. { "HPOVOL MIXR", "DAC1 Switch", "DAC R1" },
  2209. { "HPOVOL MIXR", "DAC2 Switch", "DAC R2" },
  2210. { "HPOVOL MIXR", "INR Switch", "INR VOL" },
  2211. { "HPOVOL MIXR", "BST2 Switch", "BST2" },
  2212. { "HPOVOL MIXR", NULL, "HPOVOL MIXR Power" },
  2213. { "DAC 2", NULL, "DAC L2" },
  2214. { "DAC 2", NULL, "DAC R2" },
  2215. { "DAC 1", NULL, "DAC L1" },
  2216. { "DAC 1", NULL, "DAC R1" },
  2217. { "HPOVOL L", "Switch", "HPOVOL MIXL" },
  2218. { "HPOVOL R", "Switch", "HPOVOL MIXR" },
  2219. { "HPOVOL", NULL, "HPOVOL L" },
  2220. { "HPOVOL", NULL, "HPOVOL R" },
  2221. { "HPO MIX", "DAC1 Switch", "DAC 1" },
  2222. { "HPO MIX", "HPVOL Switch", "HPOVOL" },
  2223. { "SPKVOL L", "Switch", "SPK MIXL" },
  2224. { "SPKVOL R", "Switch", "SPK MIXR" },
  2225. { "SPOL MIX", "DAC L1 Switch", "DAC L1" },
  2226. { "SPOL MIX", "SPKVOL L Switch", "SPKVOL L" },
  2227. { "SPOR MIX", "DAC R1 Switch", "DAC R1" },
  2228. { "SPOR MIX", "SPKVOL R Switch", "SPKVOL R" },
  2229. { "LOUT MIX", "DAC L1 Switch", "DAC L1" },
  2230. { "LOUT MIX", "DAC R1 Switch", "DAC R1" },
  2231. { "LOUT MIX", "OUTMIX L Switch", "OUT MIXL" },
  2232. { "LOUT MIX", "OUTMIX R Switch", "OUT MIXR" },
  2233. { "PDM1 L Mux", "Stereo DAC", "Stereo DAC MIXL" },
  2234. { "PDM1 L Mux", "Mono DAC", "Mono DAC MIXL" },
  2235. { "PDM1 L Mux", NULL, "PDM1 Power" },
  2236. { "PDM1 R Mux", "Stereo DAC", "Stereo DAC MIXR" },
  2237. { "PDM1 R Mux", "Mono DAC", "Mono DAC MIXR" },
  2238. { "PDM1 R Mux", NULL, "PDM1 Power" },
  2239. { "HP amp", NULL, "HPO MIX" },
  2240. { "HP amp", NULL, "JD Power" },
  2241. { "HP amp", NULL, "Mic Det Power" },
  2242. { "HP amp", NULL, "LDO2" },
  2243. { "HPOL", NULL, "HP amp" },
  2244. { "HPOR", NULL, "HP amp" },
  2245. { "LOUT amp", NULL, "LOUT MIX" },
  2246. { "LOUTL", NULL, "LOUT amp" },
  2247. { "LOUTR", NULL, "LOUT amp" },
  2248. { "PDM1 L", "Switch", "PDM1 L Mux" },
  2249. { "PDM1 R", "Switch", "PDM1 R Mux" },
  2250. { "PDM1L", NULL, "PDM1 L" },
  2251. { "PDM1R", NULL, "PDM1 R" },
  2252. { "SPK amp", NULL, "SPOL MIX" },
  2253. { "SPK amp", NULL, "SPOR MIX" },
  2254. { "SPOL", NULL, "SPK amp" },
  2255. { "SPOR", NULL, "SPK amp" },
  2256. };
  2257. static const struct snd_soc_dapm_route rt5650_specific_dapm_routes[] = {
  2258. { "A DAC1 L Mux", "DAC1", "DAC1 MIXL"},
  2259. { "A DAC1 L Mux", "Stereo DAC Mixer", "Stereo DAC MIXL"},
  2260. { "A DAC1 R Mux", "DAC1", "DAC1 MIXR"},
  2261. { "A DAC1 R Mux", "Stereo DAC Mixer", "Stereo DAC MIXR"},
  2262. { "A DAC2 L Mux", "Stereo DAC Mixer", "Stereo DAC MIXL"},
  2263. { "A DAC2 L Mux", "Mono DAC Mixer", "Mono DAC MIXL"},
  2264. { "A DAC2 R Mux", "Stereo DAC Mixer", "Stereo DAC MIXR"},
  2265. { "A DAC2 R Mux", "Mono DAC Mixer", "Mono DAC MIXR"},
  2266. { "DAC L1", NULL, "A DAC1 L Mux" },
  2267. { "DAC R1", NULL, "A DAC1 R Mux" },
  2268. { "DAC L2", NULL, "A DAC2 L Mux" },
  2269. { "DAC R2", NULL, "A DAC2 R Mux" },
  2270. { "RT5650 IF1 ADC1 Swap Mux", "L/R", "IF_ADC1" },
  2271. { "RT5650 IF1 ADC1 Swap Mux", "R/L", "IF_ADC1" },
  2272. { "RT5650 IF1 ADC1 Swap Mux", "L/L", "IF_ADC1" },
  2273. { "RT5650 IF1 ADC1 Swap Mux", "R/R", "IF_ADC1" },
  2274. { "RT5650 IF1 ADC2 Swap Mux", "L/R", "IF_ADC2" },
  2275. { "RT5650 IF1 ADC2 Swap Mux", "R/L", "IF_ADC2" },
  2276. { "RT5650 IF1 ADC2 Swap Mux", "L/L", "IF_ADC2" },
  2277. { "RT5650 IF1 ADC2 Swap Mux", "R/R", "IF_ADC2" },
  2278. { "RT5650 IF1 ADC3 Swap Mux", "L/R", "VAD_ADC" },
  2279. { "RT5650 IF1 ADC3 Swap Mux", "R/L", "VAD_ADC" },
  2280. { "RT5650 IF1 ADC3 Swap Mux", "L/L", "VAD_ADC" },
  2281. { "RT5650 IF1 ADC3 Swap Mux", "R/R", "VAD_ADC" },
  2282. { "IF1 ADC", NULL, "RT5650 IF1 ADC1 Swap Mux" },
  2283. { "IF1 ADC", NULL, "RT5650 IF1 ADC2 Swap Mux" },
  2284. { "IF1 ADC", NULL, "RT5650 IF1 ADC3 Swap Mux" },
  2285. { "RT5650 IF1 ADC Mux", "IF_ADC1/IF_ADC2/DAC_REF/Null", "IF1 ADC" },
  2286. { "RT5650 IF1 ADC Mux", "IF_ADC1/IF_ADC2/Null/DAC_REF", "IF1 ADC" },
  2287. { "RT5650 IF1 ADC Mux", "IF_ADC1/DAC_REF/IF_ADC2/Null", "IF1 ADC" },
  2288. { "RT5650 IF1 ADC Mux", "IF_ADC1/DAC_REF/Null/IF_ADC2", "IF1 ADC" },
  2289. { "RT5650 IF1 ADC Mux", "IF_ADC1/Null/DAC_REF/IF_ADC2", "IF1 ADC" },
  2290. { "RT5650 IF1 ADC Mux", "IF_ADC1/Null/IF_ADC2/DAC_REF", "IF1 ADC" },
  2291. { "RT5650 IF1 ADC Mux", "IF_ADC2/IF_ADC1/DAC_REF/Null", "IF1 ADC" },
  2292. { "RT5650 IF1 ADC Mux", "IF_ADC2/IF_ADC1/Null/DAC_REF", "IF1 ADC" },
  2293. { "RT5650 IF1 ADC Mux", "IF_ADC2/DAC_REF/IF_ADC1/Null", "IF1 ADC" },
  2294. { "RT5650 IF1 ADC Mux", "IF_ADC2/DAC_REF/Null/IF_ADC1", "IF1 ADC" },
  2295. { "RT5650 IF1 ADC Mux", "IF_ADC2/Null/DAC_REF/IF_ADC1", "IF1 ADC" },
  2296. { "RT5650 IF1 ADC Mux", "IF_ADC2/Null/IF_ADC1/DAC_REF", "IF1 ADC" },
  2297. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC1/IF_ADC2/Null", "IF1 ADC" },
  2298. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC1/Null/IF_ADC2", "IF1 ADC" },
  2299. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC2/IF_ADC1/Null", "IF1 ADC" },
  2300. { "RT5650 IF1 ADC Mux", "DAC_REF/IF_ADC2/Null/IF_ADC1", "IF1 ADC" },
  2301. { "RT5650 IF1 ADC Mux", "DAC_REF/Null/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2302. { "RT5650 IF1 ADC Mux", "DAC_REF/Null/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2303. { "RT5650 IF1 ADC Mux", "Null/IF_ADC1/IF_ADC2/DAC_REF", "IF1 ADC" },
  2304. { "RT5650 IF1 ADC Mux", "Null/IF_ADC1/DAC_REF/IF_ADC2", "IF1 ADC" },
  2305. { "RT5650 IF1 ADC Mux", "Null/IF_ADC2/IF_ADC1/DAC_REF", "IF1 ADC" },
  2306. { "RT5650 IF1 ADC Mux", "Null/IF_ADC2/DAC_REF/IF_ADC1", "IF1 ADC" },
  2307. { "RT5650 IF1 ADC Mux", "Null/DAC_REF/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2308. { "RT5650 IF1 ADC Mux", "Null/DAC_REF/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2309. { "AIF1TX", NULL, "RT5650 IF1 ADC Mux" },
  2310. { "RT5650 IF1 DAC1 L Mux", "Slot0", "IF1 DAC0" },
  2311. { "RT5650 IF1 DAC1 L Mux", "Slot1", "IF1 DAC1" },
  2312. { "RT5650 IF1 DAC1 L Mux", "Slot2", "IF1 DAC2" },
  2313. { "RT5650 IF1 DAC1 L Mux", "Slot3", "IF1 DAC3" },
  2314. { "RT5650 IF1 DAC1 R Mux", "Slot0", "IF1 DAC0" },
  2315. { "RT5650 IF1 DAC1 R Mux", "Slot1", "IF1 DAC1" },
  2316. { "RT5650 IF1 DAC1 R Mux", "Slot2", "IF1 DAC2" },
  2317. { "RT5650 IF1 DAC1 R Mux", "Slot3", "IF1 DAC3" },
  2318. { "RT5650 IF1 DAC2 L Mux", "Slot0", "IF1 DAC0" },
  2319. { "RT5650 IF1 DAC2 L Mux", "Slot1", "IF1 DAC1" },
  2320. { "RT5650 IF1 DAC2 L Mux", "Slot2", "IF1 DAC2" },
  2321. { "RT5650 IF1 DAC2 L Mux", "Slot3", "IF1 DAC3" },
  2322. { "RT5650 IF1 DAC2 R Mux", "Slot0", "IF1 DAC0" },
  2323. { "RT5650 IF1 DAC2 R Mux", "Slot1", "IF1 DAC1" },
  2324. { "RT5650 IF1 DAC2 R Mux", "Slot2", "IF1 DAC2" },
  2325. { "RT5650 IF1 DAC2 R Mux", "Slot3", "IF1 DAC3" },
  2326. { "DAC1 L Mux", "IF1 DAC", "RT5650 IF1 DAC1 L Mux" },
  2327. { "DAC1 R Mux", "IF1 DAC", "RT5650 IF1 DAC1 R Mux" },
  2328. { "DAC L2 Mux", "IF1 DAC", "RT5650 IF1 DAC2 L Mux" },
  2329. { "DAC R2 Mux", "IF1 DAC", "RT5650 IF1 DAC2 R Mux" },
  2330. };
  2331. static const struct snd_soc_dapm_route rt5645_specific_dapm_routes[] = {
  2332. { "DAC L1", NULL, "Stereo DAC MIXL" },
  2333. { "DAC R1", NULL, "Stereo DAC MIXR" },
  2334. { "DAC L2", NULL, "Mono DAC MIXL" },
  2335. { "DAC R2", NULL, "Mono DAC MIXR" },
  2336. { "RT5645 IF1 ADC1 Swap Mux", "L/R", "IF_ADC1" },
  2337. { "RT5645 IF1 ADC1 Swap Mux", "R/L", "IF_ADC1" },
  2338. { "RT5645 IF1 ADC1 Swap Mux", "L/L", "IF_ADC1" },
  2339. { "RT5645 IF1 ADC1 Swap Mux", "R/R", "IF_ADC1" },
  2340. { "RT5645 IF1 ADC2 Swap Mux", "L/R", "IF_ADC2" },
  2341. { "RT5645 IF1 ADC2 Swap Mux", "R/L", "IF_ADC2" },
  2342. { "RT5645 IF1 ADC2 Swap Mux", "L/L", "IF_ADC2" },
  2343. { "RT5645 IF1 ADC2 Swap Mux", "R/R", "IF_ADC2" },
  2344. { "RT5645 IF1 ADC3 Swap Mux", "L/R", "VAD_ADC" },
  2345. { "RT5645 IF1 ADC3 Swap Mux", "R/L", "VAD_ADC" },
  2346. { "RT5645 IF1 ADC3 Swap Mux", "L/L", "VAD_ADC" },
  2347. { "RT5645 IF1 ADC3 Swap Mux", "R/R", "VAD_ADC" },
  2348. { "IF1 ADC", NULL, "RT5645 IF1 ADC1 Swap Mux" },
  2349. { "IF1 ADC", NULL, "RT5645 IF1 ADC2 Swap Mux" },
  2350. { "IF1 ADC", NULL, "RT5645 IF1 ADC3 Swap Mux" },
  2351. { "RT5645 IF1 ADC Mux", "IF_ADC1/IF_ADC2/VAD_ADC", "IF1 ADC" },
  2352. { "RT5645 IF1 ADC Mux", "IF_ADC2/IF_ADC1/VAD_ADC", "IF1 ADC" },
  2353. { "RT5645 IF1 ADC Mux", "VAD_ADC/IF_ADC1/IF_ADC2", "IF1 ADC" },
  2354. { "RT5645 IF1 ADC Mux", "VAD_ADC/IF_ADC2/IF_ADC1", "IF1 ADC" },
  2355. { "AIF1TX", NULL, "RT5645 IF1 ADC Mux" },
  2356. { "RT5645 IF1 DAC1 L Mux", "Slot0", "IF1 DAC0" },
  2357. { "RT5645 IF1 DAC1 L Mux", "Slot1", "IF1 DAC1" },
  2358. { "RT5645 IF1 DAC1 L Mux", "Slot2", "IF1 DAC2" },
  2359. { "RT5645 IF1 DAC1 L Mux", "Slot3", "IF1 DAC3" },
  2360. { "RT5645 IF1 DAC1 R Mux", "Slot0", "IF1 DAC0" },
  2361. { "RT5645 IF1 DAC1 R Mux", "Slot1", "IF1 DAC1" },
  2362. { "RT5645 IF1 DAC1 R Mux", "Slot2", "IF1 DAC2" },
  2363. { "RT5645 IF1 DAC1 R Mux", "Slot3", "IF1 DAC3" },
  2364. { "RT5645 IF1 DAC2 L Mux", "Slot0", "IF1 DAC0" },
  2365. { "RT5645 IF1 DAC2 L Mux", "Slot1", "IF1 DAC1" },
  2366. { "RT5645 IF1 DAC2 L Mux", "Slot2", "IF1 DAC2" },
  2367. { "RT5645 IF1 DAC2 L Mux", "Slot3", "IF1 DAC3" },
  2368. { "RT5645 IF1 DAC2 R Mux", "Slot0", "IF1 DAC0" },
  2369. { "RT5645 IF1 DAC2 R Mux", "Slot1", "IF1 DAC1" },
  2370. { "RT5645 IF1 DAC2 R Mux", "Slot2", "IF1 DAC2" },
  2371. { "RT5645 IF1 DAC2 R Mux", "Slot3", "IF1 DAC3" },
  2372. { "DAC1 L Mux", "IF1 DAC", "RT5645 IF1 DAC1 L Mux" },
  2373. { "DAC1 R Mux", "IF1 DAC", "RT5645 IF1 DAC1 R Mux" },
  2374. { "DAC L2 Mux", "IF1 DAC", "RT5645 IF1 DAC2 L Mux" },
  2375. { "DAC R2 Mux", "IF1 DAC", "RT5645 IF1 DAC2 R Mux" },
  2376. };
  2377. static const struct snd_soc_dapm_route rt5645_old_dapm_routes[] = {
  2378. { "SPOL MIX", "DAC R1 Switch", "DAC R1" },
  2379. { "SPOL MIX", "SPKVOL R Switch", "SPKVOL R" },
  2380. };
  2381. static int rt5645_hw_params(struct snd_pcm_substream *substream,
  2382. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  2383. {
  2384. struct snd_soc_component *component = dai->component;
  2385. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2386. unsigned int val_len = 0, val_clk, mask_clk, dl_sft;
  2387. int pre_div, bclk_ms, frame_size;
  2388. rt5645->lrck[dai->id] = params_rate(params);
  2389. pre_div = rl6231_get_clk_info(rt5645->sysclk, rt5645->lrck[dai->id]);
  2390. if (pre_div < 0) {
  2391. dev_err(component->dev, "Unsupported clock setting\n");
  2392. return -EINVAL;
  2393. }
  2394. frame_size = snd_soc_params_to_frame_size(params);
  2395. if (frame_size < 0) {
  2396. dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
  2397. return -EINVAL;
  2398. }
  2399. switch (rt5645->codec_type) {
  2400. case CODEC_TYPE_RT5650:
  2401. dl_sft = 4;
  2402. break;
  2403. default:
  2404. dl_sft = 2;
  2405. break;
  2406. }
  2407. bclk_ms = frame_size > 32;
  2408. rt5645->bclk[dai->id] = rt5645->lrck[dai->id] * (32 << bclk_ms);
  2409. dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
  2410. rt5645->bclk[dai->id], rt5645->lrck[dai->id]);
  2411. dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
  2412. bclk_ms, pre_div, dai->id);
  2413. switch (params_width(params)) {
  2414. case 16:
  2415. break;
  2416. case 20:
  2417. val_len = 0x1;
  2418. break;
  2419. case 24:
  2420. val_len = 0x2;
  2421. break;
  2422. case 8:
  2423. val_len = 0x3;
  2424. break;
  2425. default:
  2426. return -EINVAL;
  2427. }
  2428. switch (dai->id) {
  2429. case RT5645_AIF1:
  2430. mask_clk = RT5645_I2S_PD1_MASK;
  2431. val_clk = pre_div << RT5645_I2S_PD1_SFT;
  2432. snd_soc_component_update_bits(component, RT5645_I2S1_SDP,
  2433. (0x3 << dl_sft), (val_len << dl_sft));
  2434. snd_soc_component_update_bits(component, RT5645_ADDA_CLK1, mask_clk, val_clk);
  2435. break;
  2436. case RT5645_AIF2:
  2437. mask_clk = RT5645_I2S_BCLK_MS2_MASK | RT5645_I2S_PD2_MASK;
  2438. val_clk = bclk_ms << RT5645_I2S_BCLK_MS2_SFT |
  2439. pre_div << RT5645_I2S_PD2_SFT;
  2440. snd_soc_component_update_bits(component, RT5645_I2S2_SDP,
  2441. (0x3 << dl_sft), (val_len << dl_sft));
  2442. snd_soc_component_update_bits(component, RT5645_ADDA_CLK1, mask_clk, val_clk);
  2443. break;
  2444. default:
  2445. dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
  2446. return -EINVAL;
  2447. }
  2448. return 0;
  2449. }
  2450. static int rt5645_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2451. {
  2452. struct snd_soc_component *component = dai->component;
  2453. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2454. unsigned int reg_val = 0, pol_sft;
  2455. switch (rt5645->codec_type) {
  2456. case CODEC_TYPE_RT5650:
  2457. pol_sft = 8;
  2458. break;
  2459. default:
  2460. pol_sft = 7;
  2461. break;
  2462. }
  2463. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2464. case SND_SOC_DAIFMT_CBM_CFM:
  2465. rt5645->master[dai->id] = 1;
  2466. break;
  2467. case SND_SOC_DAIFMT_CBS_CFS:
  2468. reg_val |= RT5645_I2S_MS_S;
  2469. rt5645->master[dai->id] = 0;
  2470. break;
  2471. default:
  2472. return -EINVAL;
  2473. }
  2474. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2475. case SND_SOC_DAIFMT_NB_NF:
  2476. break;
  2477. case SND_SOC_DAIFMT_IB_NF:
  2478. reg_val |= (1 << pol_sft);
  2479. break;
  2480. default:
  2481. return -EINVAL;
  2482. }
  2483. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2484. case SND_SOC_DAIFMT_I2S:
  2485. break;
  2486. case SND_SOC_DAIFMT_LEFT_J:
  2487. reg_val |= RT5645_I2S_DF_LEFT;
  2488. break;
  2489. case SND_SOC_DAIFMT_DSP_A:
  2490. reg_val |= RT5645_I2S_DF_PCM_A;
  2491. break;
  2492. case SND_SOC_DAIFMT_DSP_B:
  2493. reg_val |= RT5645_I2S_DF_PCM_B;
  2494. break;
  2495. default:
  2496. return -EINVAL;
  2497. }
  2498. switch (dai->id) {
  2499. case RT5645_AIF1:
  2500. snd_soc_component_update_bits(component, RT5645_I2S1_SDP,
  2501. RT5645_I2S_MS_MASK | (1 << pol_sft) |
  2502. RT5645_I2S_DF_MASK, reg_val);
  2503. break;
  2504. case RT5645_AIF2:
  2505. snd_soc_component_update_bits(component, RT5645_I2S2_SDP,
  2506. RT5645_I2S_MS_MASK | (1 << pol_sft) |
  2507. RT5645_I2S_DF_MASK, reg_val);
  2508. break;
  2509. default:
  2510. dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
  2511. return -EINVAL;
  2512. }
  2513. return 0;
  2514. }
  2515. static int rt5645_set_dai_sysclk(struct snd_soc_dai *dai,
  2516. int clk_id, unsigned int freq, int dir)
  2517. {
  2518. struct snd_soc_component *component = dai->component;
  2519. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2520. unsigned int reg_val = 0;
  2521. if (freq == rt5645->sysclk && clk_id == rt5645->sysclk_src)
  2522. return 0;
  2523. switch (clk_id) {
  2524. case RT5645_SCLK_S_MCLK:
  2525. reg_val |= RT5645_SCLK_SRC_MCLK;
  2526. break;
  2527. case RT5645_SCLK_S_PLL1:
  2528. reg_val |= RT5645_SCLK_SRC_PLL1;
  2529. break;
  2530. case RT5645_SCLK_S_RCCLK:
  2531. reg_val |= RT5645_SCLK_SRC_RCCLK;
  2532. break;
  2533. default:
  2534. dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
  2535. return -EINVAL;
  2536. }
  2537. snd_soc_component_update_bits(component, RT5645_GLB_CLK,
  2538. RT5645_SCLK_SRC_MASK, reg_val);
  2539. rt5645->sysclk = freq;
  2540. rt5645->sysclk_src = clk_id;
  2541. dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
  2542. return 0;
  2543. }
  2544. static int rt5645_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
  2545. unsigned int freq_in, unsigned int freq_out)
  2546. {
  2547. struct snd_soc_component *component = dai->component;
  2548. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2549. struct rl6231_pll_code pll_code;
  2550. int ret;
  2551. if (source == rt5645->pll_src && freq_in == rt5645->pll_in &&
  2552. freq_out == rt5645->pll_out)
  2553. return 0;
  2554. if (!freq_in || !freq_out) {
  2555. dev_dbg(component->dev, "PLL disabled\n");
  2556. rt5645->pll_in = 0;
  2557. rt5645->pll_out = 0;
  2558. snd_soc_component_update_bits(component, RT5645_GLB_CLK,
  2559. RT5645_SCLK_SRC_MASK, RT5645_SCLK_SRC_MCLK);
  2560. return 0;
  2561. }
  2562. switch (source) {
  2563. case RT5645_PLL1_S_MCLK:
  2564. snd_soc_component_update_bits(component, RT5645_GLB_CLK,
  2565. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_MCLK);
  2566. break;
  2567. case RT5645_PLL1_S_BCLK1:
  2568. case RT5645_PLL1_S_BCLK2:
  2569. switch (dai->id) {
  2570. case RT5645_AIF1:
  2571. snd_soc_component_update_bits(component, RT5645_GLB_CLK,
  2572. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_BCLK1);
  2573. break;
  2574. case RT5645_AIF2:
  2575. snd_soc_component_update_bits(component, RT5645_GLB_CLK,
  2576. RT5645_PLL1_SRC_MASK, RT5645_PLL1_SRC_BCLK2);
  2577. break;
  2578. default:
  2579. dev_err(component->dev, "Invalid dai->id: %d\n", dai->id);
  2580. return -EINVAL;
  2581. }
  2582. break;
  2583. default:
  2584. dev_err(component->dev, "Unknown PLL source %d\n", source);
  2585. return -EINVAL;
  2586. }
  2587. ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
  2588. if (ret < 0) {
  2589. dev_err(component->dev, "Unsupported input clock %d\n", freq_in);
  2590. return ret;
  2591. }
  2592. dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
  2593. pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
  2594. pll_code.n_code, pll_code.k_code);
  2595. snd_soc_component_write(component, RT5645_PLL_CTRL1,
  2596. pll_code.n_code << RT5645_PLL_N_SFT | pll_code.k_code);
  2597. snd_soc_component_write(component, RT5645_PLL_CTRL2,
  2598. ((pll_code.m_bp ? 0 : pll_code.m_code) << RT5645_PLL_M_SFT) |
  2599. (pll_code.m_bp << RT5645_PLL_M_BP_SFT));
  2600. rt5645->pll_in = freq_in;
  2601. rt5645->pll_out = freq_out;
  2602. rt5645->pll_src = source;
  2603. return 0;
  2604. }
  2605. static int rt5645_set_tdm_slot(struct snd_soc_dai *dai, unsigned int tx_mask,
  2606. unsigned int rx_mask, int slots, int slot_width)
  2607. {
  2608. struct snd_soc_component *component = dai->component;
  2609. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2610. unsigned int i_slot_sft, o_slot_sft, i_width_sht, o_width_sht, en_sft;
  2611. unsigned int mask, val = 0;
  2612. switch (rt5645->codec_type) {
  2613. case CODEC_TYPE_RT5650:
  2614. en_sft = 15;
  2615. i_slot_sft = 10;
  2616. o_slot_sft = 8;
  2617. i_width_sht = 6;
  2618. o_width_sht = 4;
  2619. mask = 0x8ff0;
  2620. break;
  2621. default:
  2622. en_sft = 14;
  2623. i_slot_sft = o_slot_sft = 12;
  2624. i_width_sht = o_width_sht = 10;
  2625. mask = 0x7c00;
  2626. break;
  2627. }
  2628. if (rx_mask || tx_mask) {
  2629. val |= (1 << en_sft);
  2630. if (rt5645->codec_type == CODEC_TYPE_RT5645)
  2631. snd_soc_component_update_bits(component, RT5645_BASS_BACK,
  2632. RT5645_G_BB_BST_MASK, RT5645_G_BB_BST_25DB);
  2633. }
  2634. switch (slots) {
  2635. case 4:
  2636. val |= (1 << i_slot_sft) | (1 << o_slot_sft);
  2637. break;
  2638. case 6:
  2639. val |= (2 << i_slot_sft) | (2 << o_slot_sft);
  2640. break;
  2641. case 8:
  2642. val |= (3 << i_slot_sft) | (3 << o_slot_sft);
  2643. break;
  2644. case 2:
  2645. default:
  2646. break;
  2647. }
  2648. switch (slot_width) {
  2649. case 20:
  2650. val |= (1 << i_width_sht) | (1 << o_width_sht);
  2651. break;
  2652. case 24:
  2653. val |= (2 << i_width_sht) | (2 << o_width_sht);
  2654. break;
  2655. case 32:
  2656. val |= (3 << i_width_sht) | (3 << o_width_sht);
  2657. break;
  2658. case 16:
  2659. default:
  2660. break;
  2661. }
  2662. snd_soc_component_update_bits(component, RT5645_TDM_CTRL_1, mask, val);
  2663. return 0;
  2664. }
  2665. static int rt5645_set_bias_level(struct snd_soc_component *component,
  2666. enum snd_soc_bias_level level)
  2667. {
  2668. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2669. switch (level) {
  2670. case SND_SOC_BIAS_PREPARE:
  2671. if (SND_SOC_BIAS_STANDBY == snd_soc_component_get_bias_level(component)) {
  2672. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  2673. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2674. RT5645_PWR_BG | RT5645_PWR_VREF2,
  2675. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2676. RT5645_PWR_BG | RT5645_PWR_VREF2);
  2677. mdelay(10);
  2678. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  2679. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  2680. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  2681. snd_soc_component_update_bits(component, RT5645_GEN_CTRL1,
  2682. RT5645_DIG_GATE_CTRL, RT5645_DIG_GATE_CTRL);
  2683. }
  2684. break;
  2685. case SND_SOC_BIAS_STANDBY:
  2686. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  2687. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2688. RT5645_PWR_BG | RT5645_PWR_VREF2,
  2689. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2690. RT5645_PWR_BG | RT5645_PWR_VREF2);
  2691. mdelay(10);
  2692. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  2693. RT5645_PWR_FV1 | RT5645_PWR_FV2,
  2694. RT5645_PWR_FV1 | RT5645_PWR_FV2);
  2695. if (snd_soc_component_get_bias_level(component) == SND_SOC_BIAS_OFF) {
  2696. snd_soc_component_write(component, RT5645_DEPOP_M2, 0x1140);
  2697. msleep(40);
  2698. if (rt5645->en_button_func)
  2699. queue_delayed_work(system_power_efficient_wq,
  2700. &rt5645->jack_detect_work,
  2701. msecs_to_jiffies(0));
  2702. }
  2703. break;
  2704. case SND_SOC_BIAS_OFF:
  2705. snd_soc_component_write(component, RT5645_DEPOP_M2, 0x1100);
  2706. if (!rt5645->en_button_func)
  2707. snd_soc_component_update_bits(component, RT5645_GEN_CTRL1,
  2708. RT5645_DIG_GATE_CTRL, 0);
  2709. snd_soc_component_update_bits(component, RT5645_PWR_ANLG1,
  2710. RT5645_PWR_VREF1 | RT5645_PWR_MB |
  2711. RT5645_PWR_BG | RT5645_PWR_VREF2 |
  2712. RT5645_PWR_FV1 | RT5645_PWR_FV2, 0x0);
  2713. break;
  2714. default:
  2715. break;
  2716. }
  2717. return 0;
  2718. }
  2719. static void rt5645_enable_push_button_irq(struct snd_soc_component *component,
  2720. bool enable)
  2721. {
  2722. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2723. if (enable) {
  2724. snd_soc_dapm_force_enable_pin(dapm, "ADC L power");
  2725. snd_soc_dapm_force_enable_pin(dapm, "ADC R power");
  2726. snd_soc_dapm_sync(dapm);
  2727. snd_soc_component_update_bits(component, RT5650_4BTN_IL_CMD1, 0x3, 0x3);
  2728. snd_soc_component_update_bits(component,
  2729. RT5645_INT_IRQ_ST, 0x8, 0x8);
  2730. snd_soc_component_update_bits(component,
  2731. RT5650_4BTN_IL_CMD2, 0x8000, 0x8000);
  2732. snd_soc_component_read(component, RT5650_4BTN_IL_CMD1);
  2733. pr_debug("%s read %x = %x\n", __func__, RT5650_4BTN_IL_CMD1,
  2734. snd_soc_component_read(component, RT5650_4BTN_IL_CMD1));
  2735. } else {
  2736. snd_soc_component_update_bits(component, RT5650_4BTN_IL_CMD2, 0x8000, 0x0);
  2737. snd_soc_component_update_bits(component, RT5645_INT_IRQ_ST, 0x8, 0x0);
  2738. snd_soc_dapm_disable_pin(dapm, "ADC L power");
  2739. snd_soc_dapm_disable_pin(dapm, "ADC R power");
  2740. snd_soc_dapm_sync(dapm);
  2741. }
  2742. }
  2743. static int rt5645_jack_detect(struct snd_soc_component *component, int jack_insert)
  2744. {
  2745. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2746. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2747. unsigned int val;
  2748. if (jack_insert) {
  2749. regmap_write(rt5645->regmap, RT5645_CHARGE_PUMP, 0x0e06);
  2750. /* for jack type detect */
  2751. snd_soc_dapm_force_enable_pin(dapm, "LDO2");
  2752. snd_soc_dapm_force_enable_pin(dapm, "Mic Det Power");
  2753. snd_soc_dapm_sync(dapm);
  2754. if (!dapm->card->instantiated) {
  2755. /* Power up necessary bits for JD if dapm is
  2756. not ready yet */
  2757. regmap_update_bits(rt5645->regmap, RT5645_PWR_ANLG1,
  2758. RT5645_PWR_MB | RT5645_PWR_VREF2,
  2759. RT5645_PWR_MB | RT5645_PWR_VREF2);
  2760. regmap_update_bits(rt5645->regmap, RT5645_PWR_MIXER,
  2761. RT5645_PWR_LDO2, RT5645_PWR_LDO2);
  2762. regmap_update_bits(rt5645->regmap, RT5645_PWR_VOL,
  2763. RT5645_PWR_MIC_DET, RT5645_PWR_MIC_DET);
  2764. }
  2765. regmap_write(rt5645->regmap, RT5645_JD_CTRL3, 0x00f0);
  2766. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2767. RT5645_CBJ_MN_JD, RT5645_CBJ_MN_JD);
  2768. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1,
  2769. RT5645_CBJ_BST1_EN, RT5645_CBJ_BST1_EN);
  2770. msleep(100);
  2771. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2772. RT5645_CBJ_MN_JD, 0);
  2773. msleep(600);
  2774. regmap_read(rt5645->regmap, RT5645_IN1_CTRL3, &val);
  2775. val &= 0x7;
  2776. dev_dbg(component->dev, "val = %d\n", val);
  2777. if ((val == 1 || val == 2) && !rt5645->pdata.no_headset_mic) {
  2778. rt5645->jack_type = SND_JACK_HEADSET;
  2779. if (rt5645->en_button_func) {
  2780. rt5645_enable_push_button_irq(component, true);
  2781. }
  2782. } else {
  2783. snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
  2784. snd_soc_dapm_sync(dapm);
  2785. rt5645->jack_type = SND_JACK_HEADPHONE;
  2786. }
  2787. if (rt5645->pdata.level_trigger_irq)
  2788. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  2789. RT5645_JD_1_1_MASK, RT5645_JD_1_1_NOR);
  2790. } else { /* jack out */
  2791. rt5645->jack_type = 0;
  2792. regmap_update_bits(rt5645->regmap, RT5645_HP_VOL,
  2793. RT5645_L_MUTE | RT5645_R_MUTE,
  2794. RT5645_L_MUTE | RT5645_R_MUTE);
  2795. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2,
  2796. RT5645_CBJ_MN_JD, RT5645_CBJ_MN_JD);
  2797. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1,
  2798. RT5645_CBJ_BST1_EN, 0);
  2799. if (rt5645->en_button_func)
  2800. rt5645_enable_push_button_irq(component, false);
  2801. if (rt5645->pdata.jd_mode == 0)
  2802. snd_soc_dapm_disable_pin(dapm, "LDO2");
  2803. snd_soc_dapm_disable_pin(dapm, "Mic Det Power");
  2804. snd_soc_dapm_sync(dapm);
  2805. if (rt5645->pdata.level_trigger_irq)
  2806. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  2807. RT5645_JD_1_1_MASK, RT5645_JD_1_1_INV);
  2808. }
  2809. return rt5645->jack_type;
  2810. }
  2811. static int rt5645_button_detect(struct snd_soc_component *component)
  2812. {
  2813. int btn_type, val;
  2814. val = snd_soc_component_read(component, RT5650_4BTN_IL_CMD1);
  2815. pr_debug("val=0x%x\n", val);
  2816. btn_type = val & 0xfff0;
  2817. snd_soc_component_write(component, RT5650_4BTN_IL_CMD1, val);
  2818. return btn_type;
  2819. }
  2820. static irqreturn_t rt5645_irq(int irq, void *data);
  2821. int rt5645_set_jack_detect(struct snd_soc_component *component,
  2822. struct snd_soc_jack *hp_jack, struct snd_soc_jack *mic_jack,
  2823. struct snd_soc_jack *btn_jack)
  2824. {
  2825. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2826. rt5645->hp_jack = hp_jack;
  2827. rt5645->mic_jack = mic_jack;
  2828. rt5645->btn_jack = btn_jack;
  2829. if (rt5645->btn_jack && rt5645->codec_type == CODEC_TYPE_RT5650) {
  2830. rt5645->en_button_func = true;
  2831. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  2832. RT5645_GP1_PIN_IRQ, RT5645_GP1_PIN_IRQ);
  2833. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL1,
  2834. RT5645_DIG_GATE_CTRL, RT5645_DIG_GATE_CTRL);
  2835. regmap_update_bits(rt5645->regmap, RT5645_DEPOP_M1,
  2836. RT5645_HP_CB_MASK, RT5645_HP_CB_PU);
  2837. }
  2838. rt5645_irq(0, rt5645);
  2839. return 0;
  2840. }
  2841. EXPORT_SYMBOL_GPL(rt5645_set_jack_detect);
  2842. static void rt5645_jack_detect_work(struct work_struct *work)
  2843. {
  2844. struct rt5645_priv *rt5645 =
  2845. container_of(work, struct rt5645_priv, jack_detect_work.work);
  2846. int val, btn_type, gpio_state = 0, report = 0;
  2847. if (!rt5645->component)
  2848. return;
  2849. switch (rt5645->pdata.jd_mode) {
  2850. case 0: /* Not using rt5645 JD */
  2851. if (rt5645->gpiod_hp_det) {
  2852. gpio_state = gpiod_get_value(rt5645->gpiod_hp_det);
  2853. if (rt5645->pdata.inv_hp_pol)
  2854. gpio_state ^= 1;
  2855. dev_dbg(rt5645->component->dev, "gpio_state = %d\n",
  2856. gpio_state);
  2857. report = rt5645_jack_detect(rt5645->component, gpio_state);
  2858. }
  2859. snd_soc_jack_report(rt5645->hp_jack,
  2860. report, SND_JACK_HEADPHONE);
  2861. snd_soc_jack_report(rt5645->mic_jack,
  2862. report, SND_JACK_MICROPHONE);
  2863. return;
  2864. case 4:
  2865. val = snd_soc_component_read(rt5645->component, RT5645_A_JD_CTRL1) & 0x0020;
  2866. break;
  2867. default: /* read rt5645 jd1_1 status */
  2868. val = snd_soc_component_read(rt5645->component, RT5645_INT_IRQ_ST) & 0x1000;
  2869. break;
  2870. }
  2871. if (!val && (rt5645->jack_type == 0)) { /* jack in */
  2872. report = rt5645_jack_detect(rt5645->component, 1);
  2873. } else if (!val && rt5645->jack_type != 0) {
  2874. /* for push button and jack out */
  2875. btn_type = 0;
  2876. if (snd_soc_component_read(rt5645->component, RT5645_INT_IRQ_ST) & 0x4) {
  2877. /* button pressed */
  2878. report = SND_JACK_HEADSET;
  2879. btn_type = rt5645_button_detect(rt5645->component);
  2880. /* rt5650 can report three kinds of button behavior,
  2881. one click, double click and hold. However,
  2882. currently we will report button pressed/released
  2883. event. So all the three button behaviors are
  2884. treated as button pressed. */
  2885. switch (btn_type) {
  2886. case 0x8000:
  2887. case 0x4000:
  2888. case 0x2000:
  2889. report |= SND_JACK_BTN_0;
  2890. break;
  2891. case 0x1000:
  2892. case 0x0800:
  2893. case 0x0400:
  2894. report |= SND_JACK_BTN_1;
  2895. break;
  2896. case 0x0200:
  2897. case 0x0100:
  2898. case 0x0080:
  2899. report |= SND_JACK_BTN_2;
  2900. break;
  2901. case 0x0040:
  2902. case 0x0020:
  2903. case 0x0010:
  2904. report |= SND_JACK_BTN_3;
  2905. break;
  2906. case 0x0000: /* unpressed */
  2907. break;
  2908. default:
  2909. dev_err(rt5645->component->dev,
  2910. "Unexpected button code 0x%04x\n",
  2911. btn_type);
  2912. break;
  2913. }
  2914. }
  2915. if (btn_type == 0)/* button release */
  2916. report = rt5645->jack_type;
  2917. else {
  2918. mod_timer(&rt5645->btn_check_timer,
  2919. msecs_to_jiffies(100));
  2920. }
  2921. } else {
  2922. /* jack out */
  2923. report = 0;
  2924. snd_soc_component_update_bits(rt5645->component,
  2925. RT5645_INT_IRQ_ST, 0x1, 0x0);
  2926. rt5645_jack_detect(rt5645->component, 0);
  2927. }
  2928. snd_soc_jack_report(rt5645->hp_jack, report, SND_JACK_HEADPHONE);
  2929. snd_soc_jack_report(rt5645->mic_jack, report, SND_JACK_MICROPHONE);
  2930. if (rt5645->en_button_func)
  2931. snd_soc_jack_report(rt5645->btn_jack,
  2932. report, SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  2933. SND_JACK_BTN_2 | SND_JACK_BTN_3);
  2934. }
  2935. static void rt5645_rcclock_work(struct work_struct *work)
  2936. {
  2937. struct rt5645_priv *rt5645 =
  2938. container_of(work, struct rt5645_priv, rcclock_work.work);
  2939. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  2940. RT5645_PWR_CLK25M_MASK, RT5645_PWR_CLK25M_PD);
  2941. }
  2942. static irqreturn_t rt5645_irq(int irq, void *data)
  2943. {
  2944. struct rt5645_priv *rt5645 = data;
  2945. queue_delayed_work(system_power_efficient_wq,
  2946. &rt5645->jack_detect_work, msecs_to_jiffies(250));
  2947. return IRQ_HANDLED;
  2948. }
  2949. static void rt5645_btn_check_callback(struct timer_list *t)
  2950. {
  2951. struct rt5645_priv *rt5645 = from_timer(rt5645, t, btn_check_timer);
  2952. queue_delayed_work(system_power_efficient_wq,
  2953. &rt5645->jack_detect_work, msecs_to_jiffies(5));
  2954. }
  2955. static int rt5645_probe(struct snd_soc_component *component)
  2956. {
  2957. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  2958. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  2959. rt5645->component = component;
  2960. switch (rt5645->codec_type) {
  2961. case CODEC_TYPE_RT5645:
  2962. snd_soc_dapm_new_controls(dapm,
  2963. rt5645_specific_dapm_widgets,
  2964. ARRAY_SIZE(rt5645_specific_dapm_widgets));
  2965. snd_soc_dapm_add_routes(dapm,
  2966. rt5645_specific_dapm_routes,
  2967. ARRAY_SIZE(rt5645_specific_dapm_routes));
  2968. if (rt5645->v_id < 3) {
  2969. snd_soc_dapm_add_routes(dapm,
  2970. rt5645_old_dapm_routes,
  2971. ARRAY_SIZE(rt5645_old_dapm_routes));
  2972. }
  2973. break;
  2974. case CODEC_TYPE_RT5650:
  2975. snd_soc_dapm_new_controls(dapm,
  2976. rt5650_specific_dapm_widgets,
  2977. ARRAY_SIZE(rt5650_specific_dapm_widgets));
  2978. snd_soc_dapm_add_routes(dapm,
  2979. rt5650_specific_dapm_routes,
  2980. ARRAY_SIZE(rt5650_specific_dapm_routes));
  2981. break;
  2982. }
  2983. snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
  2984. /* for JD function */
  2985. if (rt5645->pdata.jd_mode) {
  2986. snd_soc_dapm_force_enable_pin(dapm, "JD Power");
  2987. snd_soc_dapm_force_enable_pin(dapm, "LDO2");
  2988. snd_soc_dapm_sync(dapm);
  2989. }
  2990. if (rt5645->pdata.long_name)
  2991. component->card->long_name = rt5645->pdata.long_name;
  2992. rt5645->eq_param = devm_kcalloc(component->dev,
  2993. RT5645_HWEQ_NUM, sizeof(struct rt5645_eq_param_s),
  2994. GFP_KERNEL);
  2995. if (!rt5645->eq_param)
  2996. return -ENOMEM;
  2997. return 0;
  2998. }
  2999. static void rt5645_remove(struct snd_soc_component *component)
  3000. {
  3001. rt5645_reset(component);
  3002. }
  3003. #ifdef CONFIG_PM
  3004. static int rt5645_suspend(struct snd_soc_component *component)
  3005. {
  3006. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  3007. regcache_cache_only(rt5645->regmap, true);
  3008. regcache_mark_dirty(rt5645->regmap);
  3009. return 0;
  3010. }
  3011. static int rt5645_resume(struct snd_soc_component *component)
  3012. {
  3013. struct rt5645_priv *rt5645 = snd_soc_component_get_drvdata(component);
  3014. regcache_cache_only(rt5645->regmap, false);
  3015. regcache_sync(rt5645->regmap);
  3016. return 0;
  3017. }
  3018. #else
  3019. #define rt5645_suspend NULL
  3020. #define rt5645_resume NULL
  3021. #endif
  3022. #define RT5645_STEREO_RATES SNDRV_PCM_RATE_8000_96000
  3023. #define RT5645_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  3024. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  3025. static const struct snd_soc_dai_ops rt5645_aif_dai_ops = {
  3026. .hw_params = rt5645_hw_params,
  3027. .set_fmt = rt5645_set_dai_fmt,
  3028. .set_sysclk = rt5645_set_dai_sysclk,
  3029. .set_tdm_slot = rt5645_set_tdm_slot,
  3030. .set_pll = rt5645_set_dai_pll,
  3031. };
  3032. static struct snd_soc_dai_driver rt5645_dai[] = {
  3033. {
  3034. .name = "rt5645-aif1",
  3035. .id = RT5645_AIF1,
  3036. .playback = {
  3037. .stream_name = "AIF1 Playback",
  3038. .channels_min = 1,
  3039. .channels_max = 2,
  3040. .rates = RT5645_STEREO_RATES,
  3041. .formats = RT5645_FORMATS,
  3042. },
  3043. .capture = {
  3044. .stream_name = "AIF1 Capture",
  3045. .channels_min = 1,
  3046. .channels_max = 4,
  3047. .rates = RT5645_STEREO_RATES,
  3048. .formats = RT5645_FORMATS,
  3049. },
  3050. .ops = &rt5645_aif_dai_ops,
  3051. },
  3052. {
  3053. .name = "rt5645-aif2",
  3054. .id = RT5645_AIF2,
  3055. .playback = {
  3056. .stream_name = "AIF2 Playback",
  3057. .channels_min = 1,
  3058. .channels_max = 2,
  3059. .rates = RT5645_STEREO_RATES,
  3060. .formats = RT5645_FORMATS,
  3061. },
  3062. .capture = {
  3063. .stream_name = "AIF2 Capture",
  3064. .channels_min = 1,
  3065. .channels_max = 2,
  3066. .rates = RT5645_STEREO_RATES,
  3067. .formats = RT5645_FORMATS,
  3068. },
  3069. .ops = &rt5645_aif_dai_ops,
  3070. },
  3071. };
  3072. static const struct snd_soc_component_driver soc_component_dev_rt5645 = {
  3073. .probe = rt5645_probe,
  3074. .remove = rt5645_remove,
  3075. .suspend = rt5645_suspend,
  3076. .resume = rt5645_resume,
  3077. .set_bias_level = rt5645_set_bias_level,
  3078. .controls = rt5645_snd_controls,
  3079. .num_controls = ARRAY_SIZE(rt5645_snd_controls),
  3080. .dapm_widgets = rt5645_dapm_widgets,
  3081. .num_dapm_widgets = ARRAY_SIZE(rt5645_dapm_widgets),
  3082. .dapm_routes = rt5645_dapm_routes,
  3083. .num_dapm_routes = ARRAY_SIZE(rt5645_dapm_routes),
  3084. .use_pmdown_time = 1,
  3085. .endianness = 1,
  3086. };
  3087. static const struct regmap_config rt5645_regmap = {
  3088. .reg_bits = 8,
  3089. .val_bits = 16,
  3090. .use_single_read = true,
  3091. .use_single_write = true,
  3092. .max_register = RT5645_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5645_ranges) *
  3093. RT5645_PR_SPACING),
  3094. .volatile_reg = rt5645_volatile_register,
  3095. .readable_reg = rt5645_readable_register,
  3096. .cache_type = REGCACHE_RBTREE,
  3097. .reg_defaults = rt5645_reg,
  3098. .num_reg_defaults = ARRAY_SIZE(rt5645_reg),
  3099. .ranges = rt5645_ranges,
  3100. .num_ranges = ARRAY_SIZE(rt5645_ranges),
  3101. };
  3102. static const struct regmap_config rt5650_regmap = {
  3103. .reg_bits = 8,
  3104. .val_bits = 16,
  3105. .use_single_read = true,
  3106. .use_single_write = true,
  3107. .max_register = RT5645_VENDOR_ID2 + 1 + (ARRAY_SIZE(rt5645_ranges) *
  3108. RT5645_PR_SPACING),
  3109. .volatile_reg = rt5645_volatile_register,
  3110. .readable_reg = rt5645_readable_register,
  3111. .cache_type = REGCACHE_RBTREE,
  3112. .reg_defaults = rt5650_reg,
  3113. .num_reg_defaults = ARRAY_SIZE(rt5650_reg),
  3114. .ranges = rt5645_ranges,
  3115. .num_ranges = ARRAY_SIZE(rt5645_ranges),
  3116. };
  3117. static const struct regmap_config temp_regmap = {
  3118. .name="nocache",
  3119. .reg_bits = 8,
  3120. .val_bits = 16,
  3121. .use_single_read = true,
  3122. .use_single_write = true,
  3123. .max_register = RT5645_VENDOR_ID2 + 1,
  3124. .cache_type = REGCACHE_NONE,
  3125. };
  3126. static const struct i2c_device_id rt5645_i2c_id[] = {
  3127. { "rt5645", 0 },
  3128. { "rt5650", 0 },
  3129. { }
  3130. };
  3131. MODULE_DEVICE_TABLE(i2c, rt5645_i2c_id);
  3132. #ifdef CONFIG_OF
  3133. static const struct of_device_id rt5645_of_match[] = {
  3134. { .compatible = "realtek,rt5645", },
  3135. { .compatible = "realtek,rt5650", },
  3136. { }
  3137. };
  3138. MODULE_DEVICE_TABLE(of, rt5645_of_match);
  3139. #endif
  3140. #ifdef CONFIG_ACPI
  3141. static const struct acpi_device_id rt5645_acpi_match[] = {
  3142. { "10EC5645", 0 },
  3143. { "10EC5648", 0 },
  3144. { "10EC5650", 0 },
  3145. { "10EC5640", 0 },
  3146. { "10EC3270", 0 },
  3147. {},
  3148. };
  3149. MODULE_DEVICE_TABLE(acpi, rt5645_acpi_match);
  3150. #endif
  3151. static const struct rt5645_platform_data intel_braswell_platform_data = {
  3152. .dmic1_data_pin = RT5645_DMIC1_DISABLE,
  3153. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3154. .jd_mode = 3,
  3155. };
  3156. static const struct rt5645_platform_data buddy_platform_data = {
  3157. .dmic1_data_pin = RT5645_DMIC_DATA_GPIO5,
  3158. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3159. .jd_mode = 4,
  3160. .level_trigger_irq = true,
  3161. };
  3162. static const struct rt5645_platform_data gpd_win_platform_data = {
  3163. .jd_mode = 3,
  3164. .inv_jd1_1 = true,
  3165. .long_name = "gpd-win-pocket-rt5645",
  3166. /* The GPD pocket has a diff. mic, for the win this does not matter. */
  3167. .in2_diff = true,
  3168. };
  3169. static const struct rt5645_platform_data asus_t100ha_platform_data = {
  3170. .dmic1_data_pin = RT5645_DMIC_DATA_IN2N,
  3171. .dmic2_data_pin = RT5645_DMIC2_DISABLE,
  3172. .jd_mode = 3,
  3173. .inv_jd1_1 = true,
  3174. };
  3175. static const struct rt5645_platform_data asus_t101ha_platform_data = {
  3176. .dmic1_data_pin = RT5645_DMIC_DATA_IN2N,
  3177. .dmic2_data_pin = RT5645_DMIC2_DISABLE,
  3178. .jd_mode = 3,
  3179. };
  3180. static const struct rt5645_platform_data lenovo_ideapad_miix_310_pdata = {
  3181. .jd_mode = 3,
  3182. .in2_diff = true,
  3183. };
  3184. static const struct rt5645_platform_data jd_mode3_platform_data = {
  3185. .jd_mode = 3,
  3186. };
  3187. static const struct rt5645_platform_data lattepanda_board_platform_data = {
  3188. .jd_mode = 2,
  3189. .inv_jd1_1 = true
  3190. };
  3191. static const struct rt5645_platform_data kahlee_platform_data = {
  3192. .dmic1_data_pin = RT5645_DMIC_DATA_GPIO5,
  3193. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3194. .jd_mode = 3,
  3195. };
  3196. static const struct rt5645_platform_data ecs_ef20_platform_data = {
  3197. .dmic1_data_pin = RT5645_DMIC1_DISABLE,
  3198. .dmic2_data_pin = RT5645_DMIC_DATA_IN2P,
  3199. .inv_hp_pol = 1,
  3200. };
  3201. static const struct acpi_gpio_params ef20_hp_detect = { 1, 0, false };
  3202. static const struct acpi_gpio_mapping cht_rt5645_ef20_gpios[] = {
  3203. { "hp-detect-gpios", &ef20_hp_detect, 1 },
  3204. { },
  3205. };
  3206. static int cht_rt5645_ef20_quirk_cb(const struct dmi_system_id *id)
  3207. {
  3208. cht_rt5645_gpios = cht_rt5645_ef20_gpios;
  3209. return 1;
  3210. }
  3211. static const struct dmi_system_id dmi_platform_data[] = {
  3212. {
  3213. .ident = "Chrome Buddy",
  3214. .matches = {
  3215. DMI_MATCH(DMI_PRODUCT_NAME, "Buddy"),
  3216. },
  3217. .driver_data = (void *)&buddy_platform_data,
  3218. },
  3219. {
  3220. .ident = "Intel Strago",
  3221. .matches = {
  3222. DMI_MATCH(DMI_PRODUCT_NAME, "Strago"),
  3223. },
  3224. .driver_data = (void *)&intel_braswell_platform_data,
  3225. },
  3226. {
  3227. .ident = "Google Chrome",
  3228. .matches = {
  3229. DMI_MATCH(DMI_SYS_VENDOR, "GOOGLE"),
  3230. },
  3231. .driver_data = (void *)&intel_braswell_platform_data,
  3232. },
  3233. {
  3234. .ident = "Google Setzer",
  3235. .matches = {
  3236. DMI_MATCH(DMI_PRODUCT_NAME, "Setzer"),
  3237. },
  3238. .driver_data = (void *)&intel_braswell_platform_data,
  3239. },
  3240. {
  3241. .ident = "Microsoft Surface 3",
  3242. .matches = {
  3243. DMI_MATCH(DMI_PRODUCT_NAME, "Surface 3"),
  3244. },
  3245. .driver_data = (void *)&intel_braswell_platform_data,
  3246. },
  3247. {
  3248. /*
  3249. * Match for the GPDwin which unfortunately uses somewhat
  3250. * generic dmi strings, which is why we test for 4 strings.
  3251. * Comparing against 23 other byt/cht boards, board_vendor
  3252. * and board_name are unique to the GPDwin, where as only one
  3253. * other board has the same board_serial and 3 others have
  3254. * the same default product_name. Also the GPDwin is the
  3255. * only device to have both board_ and product_name not set.
  3256. */
  3257. .ident = "GPD Win / Pocket",
  3258. .matches = {
  3259. DMI_MATCH(DMI_BOARD_VENDOR, "AMI Corporation"),
  3260. DMI_MATCH(DMI_BOARD_NAME, "Default string"),
  3261. DMI_MATCH(DMI_BOARD_SERIAL, "Default string"),
  3262. DMI_MATCH(DMI_PRODUCT_NAME, "Default string"),
  3263. },
  3264. .driver_data = (void *)&gpd_win_platform_data,
  3265. },
  3266. {
  3267. .ident = "ASUS T100HAN",
  3268. .matches = {
  3269. DMI_EXACT_MATCH(DMI_SYS_VENDOR, "ASUSTeK COMPUTER INC."),
  3270. DMI_MATCH(DMI_PRODUCT_NAME, "T100HAN"),
  3271. },
  3272. .driver_data = (void *)&asus_t100ha_platform_data,
  3273. },
  3274. {
  3275. .ident = "ASUS T101HA",
  3276. .matches = {
  3277. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK COMPUTER INC."),
  3278. DMI_MATCH(DMI_PRODUCT_NAME, "T101HA"),
  3279. },
  3280. .driver_data = (void *)&asus_t101ha_platform_data,
  3281. },
  3282. {
  3283. .ident = "MINIX Z83-4",
  3284. .matches = {
  3285. DMI_EXACT_MATCH(DMI_SYS_VENDOR, "MINIX"),
  3286. DMI_MATCH(DMI_PRODUCT_NAME, "Z83-4"),
  3287. },
  3288. .driver_data = (void *)&jd_mode3_platform_data,
  3289. },
  3290. {
  3291. .ident = "Teclast X80 Pro",
  3292. .matches = {
  3293. DMI_MATCH(DMI_SYS_VENDOR, "TECLAST"),
  3294. DMI_MATCH(DMI_PRODUCT_NAME, "X80 Pro"),
  3295. },
  3296. .driver_data = (void *)&jd_mode3_platform_data,
  3297. },
  3298. {
  3299. .ident = "Lenovo Ideapad Miix 310",
  3300. .matches = {
  3301. DMI_EXACT_MATCH(DMI_SYS_VENDOR, "LENOVO"),
  3302. DMI_EXACT_MATCH(DMI_PRODUCT_NAME, "80SG"),
  3303. DMI_EXACT_MATCH(DMI_PRODUCT_VERSION, "MIIX 310-10ICR"),
  3304. },
  3305. .driver_data = (void *)&lenovo_ideapad_miix_310_pdata,
  3306. },
  3307. {
  3308. .ident = "Lenovo Ideapad Miix 320",
  3309. .matches = {
  3310. DMI_EXACT_MATCH(DMI_SYS_VENDOR, "LENOVO"),
  3311. DMI_EXACT_MATCH(DMI_PRODUCT_NAME, "80XF"),
  3312. DMI_EXACT_MATCH(DMI_PRODUCT_VERSION, "Lenovo MIIX 320-10ICR"),
  3313. },
  3314. .driver_data = (void *)&intel_braswell_platform_data,
  3315. },
  3316. {
  3317. .ident = "LattePanda board",
  3318. .matches = {
  3319. DMI_EXACT_MATCH(DMI_BOARD_VENDOR, "AMI Corporation"),
  3320. DMI_EXACT_MATCH(DMI_BOARD_NAME, "Cherry Trail CR"),
  3321. DMI_EXACT_MATCH(DMI_BOARD_VERSION, "Default string"),
  3322. },
  3323. .driver_data = (void *)&lattepanda_board_platform_data,
  3324. },
  3325. {
  3326. .ident = "Chrome Kahlee",
  3327. .matches = {
  3328. DMI_MATCH(DMI_PRODUCT_NAME, "Kahlee"),
  3329. },
  3330. .driver_data = (void *)&kahlee_platform_data,
  3331. },
  3332. {
  3333. .ident = "Medion E1239T",
  3334. .matches = {
  3335. DMI_EXACT_MATCH(DMI_SYS_VENDOR, "MEDION"),
  3336. DMI_MATCH(DMI_PRODUCT_NAME, "E1239T MD60568"),
  3337. },
  3338. .driver_data = (void *)&intel_braswell_platform_data,
  3339. },
  3340. {
  3341. .ident = "EF20",
  3342. .callback = cht_rt5645_ef20_quirk_cb,
  3343. .matches = {
  3344. DMI_MATCH(DMI_PRODUCT_NAME, "EF20"),
  3345. },
  3346. .driver_data = (void *)&ecs_ef20_platform_data,
  3347. },
  3348. {
  3349. .ident = "EF20EA",
  3350. .callback = cht_rt5645_ef20_quirk_cb,
  3351. .matches = {
  3352. DMI_MATCH(DMI_PRODUCT_NAME, "EF20EA"),
  3353. },
  3354. .driver_data = (void *)&ecs_ef20_platform_data,
  3355. },
  3356. { }
  3357. };
  3358. static bool rt5645_check_dp(struct device *dev)
  3359. {
  3360. if (device_property_present(dev, "realtek,in2-differential") ||
  3361. device_property_present(dev, "realtek,dmic1-data-pin") ||
  3362. device_property_present(dev, "realtek,dmic2-data-pin") ||
  3363. device_property_present(dev, "realtek,jd-mode"))
  3364. return true;
  3365. return false;
  3366. }
  3367. static int rt5645_parse_dt(struct rt5645_priv *rt5645, struct device *dev)
  3368. {
  3369. rt5645->pdata.in2_diff = device_property_read_bool(dev,
  3370. "realtek,in2-differential");
  3371. device_property_read_u32(dev,
  3372. "realtek,dmic1-data-pin", &rt5645->pdata.dmic1_data_pin);
  3373. device_property_read_u32(dev,
  3374. "realtek,dmic2-data-pin", &rt5645->pdata.dmic2_data_pin);
  3375. device_property_read_u32(dev,
  3376. "realtek,jd-mode", &rt5645->pdata.jd_mode);
  3377. return 0;
  3378. }
  3379. static int rt5645_i2c_probe(struct i2c_client *i2c)
  3380. {
  3381. struct rt5645_platform_data *pdata = NULL;
  3382. const struct dmi_system_id *dmi_data;
  3383. struct rt5645_priv *rt5645;
  3384. int ret, i;
  3385. unsigned int val;
  3386. struct regmap *regmap;
  3387. rt5645 = devm_kzalloc(&i2c->dev, sizeof(struct rt5645_priv),
  3388. GFP_KERNEL);
  3389. if (rt5645 == NULL)
  3390. return -ENOMEM;
  3391. rt5645->i2c = i2c;
  3392. i2c_set_clientdata(i2c, rt5645);
  3393. dmi_data = dmi_first_match(dmi_platform_data);
  3394. if (dmi_data) {
  3395. dev_info(&i2c->dev, "Detected %s platform\n", dmi_data->ident);
  3396. pdata = dmi_data->driver_data;
  3397. }
  3398. if (pdata)
  3399. rt5645->pdata = *pdata;
  3400. else if (rt5645_check_dp(&i2c->dev))
  3401. rt5645_parse_dt(rt5645, &i2c->dev);
  3402. else
  3403. rt5645->pdata = jd_mode3_platform_data;
  3404. if (quirk != -1) {
  3405. rt5645->pdata.in2_diff = QUIRK_IN2_DIFF(quirk);
  3406. rt5645->pdata.level_trigger_irq = QUIRK_LEVEL_IRQ(quirk);
  3407. rt5645->pdata.inv_jd1_1 = QUIRK_INV_JD1_1(quirk);
  3408. rt5645->pdata.inv_hp_pol = QUIRK_INV_HP_POL(quirk);
  3409. rt5645->pdata.jd_mode = QUIRK_JD_MODE(quirk);
  3410. rt5645->pdata.dmic1_data_pin = QUIRK_DMIC1_DATA_PIN(quirk);
  3411. rt5645->pdata.dmic2_data_pin = QUIRK_DMIC2_DATA_PIN(quirk);
  3412. }
  3413. if (has_acpi_companion(&i2c->dev)) {
  3414. if (cht_rt5645_gpios) {
  3415. if (devm_acpi_dev_add_driver_gpios(&i2c->dev, cht_rt5645_gpios))
  3416. dev_dbg(&i2c->dev, "Failed to add driver gpios\n");
  3417. }
  3418. /* The ALC3270 package has the headset-mic pin not-connected */
  3419. if (acpi_dev_hid_uid_match(ACPI_COMPANION(&i2c->dev), "10EC3270", NULL))
  3420. rt5645->pdata.no_headset_mic = true;
  3421. }
  3422. rt5645->gpiod_hp_det = devm_gpiod_get_optional(&i2c->dev, "hp-detect",
  3423. GPIOD_IN);
  3424. if (IS_ERR(rt5645->gpiod_hp_det)) {
  3425. dev_info(&i2c->dev, "failed to initialize gpiod\n");
  3426. ret = PTR_ERR(rt5645->gpiod_hp_det);
  3427. /*
  3428. * Continue if optional gpiod is missing, bail for all other
  3429. * errors, including -EPROBE_DEFER
  3430. */
  3431. if (ret != -ENOENT)
  3432. return ret;
  3433. }
  3434. for (i = 0; i < ARRAY_SIZE(rt5645->supplies); i++)
  3435. rt5645->supplies[i].supply = rt5645_supply_names[i];
  3436. ret = devm_regulator_bulk_get(&i2c->dev,
  3437. ARRAY_SIZE(rt5645->supplies),
  3438. rt5645->supplies);
  3439. if (ret) {
  3440. dev_err(&i2c->dev, "Failed to request supplies: %d\n", ret);
  3441. return ret;
  3442. }
  3443. ret = regulator_bulk_enable(ARRAY_SIZE(rt5645->supplies),
  3444. rt5645->supplies);
  3445. if (ret) {
  3446. dev_err(&i2c->dev, "Failed to enable supplies: %d\n", ret);
  3447. return ret;
  3448. }
  3449. regmap = devm_regmap_init_i2c(i2c, &temp_regmap);
  3450. if (IS_ERR(regmap)) {
  3451. ret = PTR_ERR(regmap);
  3452. dev_err(&i2c->dev, "Failed to allocate temp register map: %d\n",
  3453. ret);
  3454. goto err_enable;
  3455. }
  3456. /*
  3457. * Read after 400msec, as it is the interval required between
  3458. * read and power On.
  3459. */
  3460. msleep(TIME_TO_POWER_MS);
  3461. regmap_read(regmap, RT5645_VENDOR_ID2, &val);
  3462. switch (val) {
  3463. case RT5645_DEVICE_ID:
  3464. rt5645->regmap = devm_regmap_init_i2c(i2c, &rt5645_regmap);
  3465. rt5645->codec_type = CODEC_TYPE_RT5645;
  3466. break;
  3467. case RT5650_DEVICE_ID:
  3468. rt5645->regmap = devm_regmap_init_i2c(i2c, &rt5650_regmap);
  3469. rt5645->codec_type = CODEC_TYPE_RT5650;
  3470. break;
  3471. default:
  3472. dev_err(&i2c->dev,
  3473. "Device with ID register %#x is not rt5645 or rt5650\n",
  3474. val);
  3475. ret = -ENODEV;
  3476. goto err_enable;
  3477. }
  3478. if (IS_ERR(rt5645->regmap)) {
  3479. ret = PTR_ERR(rt5645->regmap);
  3480. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  3481. ret);
  3482. goto err_enable;
  3483. }
  3484. regmap_write(rt5645->regmap, RT5645_RESET, 0);
  3485. regmap_read(regmap, RT5645_VENDOR_ID, &val);
  3486. rt5645->v_id = val & 0xff;
  3487. regmap_write(rt5645->regmap, RT5645_AD_DA_MIXER, 0x8080);
  3488. ret = regmap_register_patch(rt5645->regmap, init_list,
  3489. ARRAY_SIZE(init_list));
  3490. if (ret != 0)
  3491. dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
  3492. if (rt5645->codec_type == CODEC_TYPE_RT5650) {
  3493. ret = regmap_register_patch(rt5645->regmap, rt5650_init_list,
  3494. ARRAY_SIZE(rt5650_init_list));
  3495. if (ret != 0)
  3496. dev_warn(&i2c->dev, "Apply rt5650 patch failed: %d\n",
  3497. ret);
  3498. }
  3499. regmap_update_bits(rt5645->regmap, RT5645_CLSD_OUT_CTRL, 0xc0, 0xc0);
  3500. if (rt5645->pdata.in2_diff)
  3501. regmap_update_bits(rt5645->regmap, RT5645_IN2_CTRL,
  3502. RT5645_IN_DF2, RT5645_IN_DF2);
  3503. if (rt5645->pdata.dmic1_data_pin || rt5645->pdata.dmic2_data_pin) {
  3504. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3505. RT5645_GP2_PIN_MASK, RT5645_GP2_PIN_DMIC1_SCL);
  3506. }
  3507. switch (rt5645->pdata.dmic1_data_pin) {
  3508. case RT5645_DMIC_DATA_IN2N:
  3509. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3510. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_IN2N);
  3511. break;
  3512. case RT5645_DMIC_DATA_GPIO5:
  3513. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3514. RT5645_I2S2_DAC_PIN_MASK, RT5645_I2S2_DAC_PIN_GPIO);
  3515. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3516. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_GPIO5);
  3517. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3518. RT5645_GP5_PIN_MASK, RT5645_GP5_PIN_DMIC1_SDA);
  3519. break;
  3520. case RT5645_DMIC_DATA_GPIO11:
  3521. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3522. RT5645_DMIC_1_DP_MASK, RT5645_DMIC_1_DP_GPIO11);
  3523. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3524. RT5645_GP11_PIN_MASK,
  3525. RT5645_GP11_PIN_DMIC1_SDA);
  3526. break;
  3527. default:
  3528. break;
  3529. }
  3530. switch (rt5645->pdata.dmic2_data_pin) {
  3531. case RT5645_DMIC_DATA_IN2P:
  3532. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3533. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_IN2P);
  3534. break;
  3535. case RT5645_DMIC_DATA_GPIO6:
  3536. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3537. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO6);
  3538. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3539. RT5645_GP6_PIN_MASK, RT5645_GP6_PIN_DMIC2_SDA);
  3540. break;
  3541. case RT5645_DMIC_DATA_GPIO10:
  3542. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3543. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO10);
  3544. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3545. RT5645_GP10_PIN_MASK,
  3546. RT5645_GP10_PIN_DMIC2_SDA);
  3547. break;
  3548. case RT5645_DMIC_DATA_GPIO12:
  3549. regmap_update_bits(rt5645->regmap, RT5645_DMIC_CTRL1,
  3550. RT5645_DMIC_2_DP_MASK, RT5645_DMIC_2_DP_GPIO12);
  3551. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3552. RT5645_GP12_PIN_MASK,
  3553. RT5645_GP12_PIN_DMIC2_SDA);
  3554. break;
  3555. default:
  3556. break;
  3557. }
  3558. if (rt5645->pdata.jd_mode) {
  3559. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3560. RT5645_IRQ_CLK_GATE_CTRL,
  3561. RT5645_IRQ_CLK_GATE_CTRL);
  3562. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  3563. RT5645_IRQ_CLK_INT, RT5645_IRQ_CLK_INT);
  3564. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  3565. RT5645_IRQ_JD_1_1_EN, RT5645_IRQ_JD_1_1_EN);
  3566. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3567. RT5645_JD_PSV_MODE, RT5645_JD_PSV_MODE);
  3568. regmap_update_bits(rt5645->regmap, RT5645_HPO_MIXER,
  3569. RT5645_IRQ_PSV_MODE, RT5645_IRQ_PSV_MODE);
  3570. regmap_update_bits(rt5645->regmap, RT5645_MICBIAS,
  3571. RT5645_MIC2_OVCD_EN, RT5645_MIC2_OVCD_EN);
  3572. regmap_update_bits(rt5645->regmap, RT5645_GPIO_CTRL1,
  3573. RT5645_GP1_PIN_IRQ, RT5645_GP1_PIN_IRQ);
  3574. switch (rt5645->pdata.jd_mode) {
  3575. case 1:
  3576. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3577. RT5645_JD1_MODE_MASK,
  3578. RT5645_JD1_MODE_0);
  3579. break;
  3580. case 2:
  3581. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3582. RT5645_JD1_MODE_MASK,
  3583. RT5645_JD1_MODE_1);
  3584. break;
  3585. case 3:
  3586. case 4:
  3587. regmap_update_bits(rt5645->regmap, RT5645_A_JD_CTRL1,
  3588. RT5645_JD1_MODE_MASK,
  3589. RT5645_JD1_MODE_2);
  3590. break;
  3591. default:
  3592. break;
  3593. }
  3594. if (rt5645->pdata.inv_jd1_1) {
  3595. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  3596. RT5645_JD_1_1_MASK, RT5645_JD_1_1_INV);
  3597. }
  3598. }
  3599. regmap_update_bits(rt5645->regmap, RT5645_ADDA_CLK1,
  3600. RT5645_I2S_PD1_MASK, RT5645_I2S_PD1_2);
  3601. if (rt5645->pdata.level_trigger_irq) {
  3602. regmap_update_bits(rt5645->regmap, RT5645_IRQ_CTRL2,
  3603. RT5645_JD_1_1_MASK, RT5645_JD_1_1_INV);
  3604. }
  3605. timer_setup(&rt5645->btn_check_timer, rt5645_btn_check_callback, 0);
  3606. INIT_DELAYED_WORK(&rt5645->jack_detect_work, rt5645_jack_detect_work);
  3607. INIT_DELAYED_WORK(&rt5645->rcclock_work, rt5645_rcclock_work);
  3608. if (rt5645->i2c->irq) {
  3609. ret = request_threaded_irq(rt5645->i2c->irq, NULL, rt5645_irq,
  3610. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
  3611. | IRQF_ONESHOT, "rt5645", rt5645);
  3612. if (ret) {
  3613. dev_err(&i2c->dev, "Failed to reguest IRQ: %d\n", ret);
  3614. goto err_enable;
  3615. }
  3616. }
  3617. ret = devm_snd_soc_register_component(&i2c->dev, &soc_component_dev_rt5645,
  3618. rt5645_dai, ARRAY_SIZE(rt5645_dai));
  3619. if (ret)
  3620. goto err_irq;
  3621. return 0;
  3622. err_irq:
  3623. if (rt5645->i2c->irq)
  3624. free_irq(rt5645->i2c->irq, rt5645);
  3625. err_enable:
  3626. regulator_bulk_disable(ARRAY_SIZE(rt5645->supplies), rt5645->supplies);
  3627. return ret;
  3628. }
  3629. static void rt5645_i2c_remove(struct i2c_client *i2c)
  3630. {
  3631. struct rt5645_priv *rt5645 = i2c_get_clientdata(i2c);
  3632. if (i2c->irq)
  3633. free_irq(i2c->irq, rt5645);
  3634. /*
  3635. * Since the rt5645_btn_check_callback() can queue jack_detect_work,
  3636. * the timer need to be delted first
  3637. */
  3638. del_timer_sync(&rt5645->btn_check_timer);
  3639. cancel_delayed_work_sync(&rt5645->jack_detect_work);
  3640. cancel_delayed_work_sync(&rt5645->rcclock_work);
  3641. regulator_bulk_disable(ARRAY_SIZE(rt5645->supplies), rt5645->supplies);
  3642. }
  3643. static void rt5645_i2c_shutdown(struct i2c_client *i2c)
  3644. {
  3645. struct rt5645_priv *rt5645 = i2c_get_clientdata(i2c);
  3646. regmap_update_bits(rt5645->regmap, RT5645_GEN_CTRL3,
  3647. RT5645_RING2_SLEEVE_GND, RT5645_RING2_SLEEVE_GND);
  3648. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL2, RT5645_CBJ_MN_JD,
  3649. RT5645_CBJ_MN_JD);
  3650. regmap_update_bits(rt5645->regmap, RT5645_IN1_CTRL1, RT5645_CBJ_BST1_EN,
  3651. 0);
  3652. msleep(20);
  3653. regmap_write(rt5645->regmap, RT5645_RESET, 0);
  3654. }
  3655. static struct i2c_driver rt5645_i2c_driver = {
  3656. .driver = {
  3657. .name = "rt5645",
  3658. .of_match_table = of_match_ptr(rt5645_of_match),
  3659. .acpi_match_table = ACPI_PTR(rt5645_acpi_match),
  3660. },
  3661. .probe_new = rt5645_i2c_probe,
  3662. .remove = rt5645_i2c_remove,
  3663. .shutdown = rt5645_i2c_shutdown,
  3664. .id_table = rt5645_i2c_id,
  3665. };
  3666. module_i2c_driver(rt5645_i2c_driver);
  3667. MODULE_DESCRIPTION("ASoC RT5645 driver");
  3668. MODULE_AUTHOR("Bard Liao <[email protected]>");
  3669. MODULE_LICENSE("GPL v2");