mt6359.c 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // mt6359.c -- mt6359 ALSA SoC audio codec driver
  4. //
  5. // Copyright (c) 2020 MediaTek Inc.
  6. // Author: KaiChieh Chuang <[email protected]>
  7. #include <linux/delay.h>
  8. #include <linux/kthread.h>
  9. #include <linux/mfd/mt6397/core.h>
  10. #include <linux/module.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/sched.h>
  15. #include <sound/soc.h>
  16. #include <sound/tlv.h>
  17. #include "mt6359.h"
  18. static void mt6359_set_playback_gpio(struct mt6359_priv *priv)
  19. {
  20. /* set gpio mosi mode, clk / data mosi */
  21. regmap_write(priv->regmap, MT6359_GPIO_MODE2_CLR, 0x0ffe);
  22. regmap_write(priv->regmap, MT6359_GPIO_MODE2_SET, 0x0249);
  23. /* sync mosi */
  24. regmap_write(priv->regmap, MT6359_GPIO_MODE3_CLR, 0x6);
  25. regmap_write(priv->regmap, MT6359_GPIO_MODE3_SET, 0x1);
  26. }
  27. static void mt6359_reset_playback_gpio(struct mt6359_priv *priv)
  28. {
  29. /* set pad_aud_*_mosi to GPIO mode and dir input
  30. * reason:
  31. * pad_aud_dat_mosi*, because the pin is used as boot strap
  32. * don't clean clk/sync, for mtkaif protocol 2
  33. */
  34. regmap_write(priv->regmap, MT6359_GPIO_MODE2_CLR, 0x0ff8);
  35. regmap_update_bits(priv->regmap, MT6359_GPIO_DIR0, 0x7 << 9, 0x0);
  36. }
  37. static void mt6359_set_capture_gpio(struct mt6359_priv *priv)
  38. {
  39. /* set gpio miso mode */
  40. regmap_write(priv->regmap, MT6359_GPIO_MODE3_CLR, 0x0e00);
  41. regmap_write(priv->regmap, MT6359_GPIO_MODE3_SET, 0x0200);
  42. regmap_write(priv->regmap, MT6359_GPIO_MODE4_CLR, 0x003f);
  43. regmap_write(priv->regmap, MT6359_GPIO_MODE4_SET, 0x0009);
  44. }
  45. static void mt6359_reset_capture_gpio(struct mt6359_priv *priv)
  46. {
  47. /* set pad_aud_*_miso to GPIO mode and dir input
  48. * reason:
  49. * pad_aud_clk_miso, because when playback only the miso_clk
  50. * will also have 26m, so will have power leak
  51. * pad_aud_dat_miso*, because the pin is used as boot strap
  52. */
  53. regmap_write(priv->regmap, MT6359_GPIO_MODE3_CLR, 0x0e00);
  54. regmap_write(priv->regmap, MT6359_GPIO_MODE4_CLR, 0x003f);
  55. regmap_update_bits(priv->regmap, MT6359_GPIO_DIR0,
  56. 0x7 << 13, 0x0);
  57. regmap_update_bits(priv->regmap, MT6359_GPIO_DIR1,
  58. 0x3 << 0, 0x0);
  59. }
  60. /* use only when doing mtkaif calibraiton at the boot time */
  61. static void mt6359_set_dcxo(struct mt6359_priv *priv, bool enable)
  62. {
  63. regmap_update_bits(priv->regmap, MT6359_DCXO_CW12,
  64. 0x1 << RG_XO_AUDIO_EN_M_SFT,
  65. (enable ? 1 : 0) << RG_XO_AUDIO_EN_M_SFT);
  66. }
  67. /* use only when doing mtkaif calibraiton at the boot time */
  68. static void mt6359_set_clksq(struct mt6359_priv *priv, bool enable)
  69. {
  70. /* Enable/disable CLKSQ 26MHz */
  71. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON23,
  72. RG_CLKSQ_EN_MASK_SFT,
  73. (enable ? 1 : 0) << RG_CLKSQ_EN_SFT);
  74. }
  75. /* use only when doing mtkaif calibraiton at the boot time */
  76. static void mt6359_set_aud_global_bias(struct mt6359_priv *priv, bool enable)
  77. {
  78. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON13,
  79. RG_AUDGLB_PWRDN_VA32_MASK_SFT,
  80. (enable ? 0 : 1) << RG_AUDGLB_PWRDN_VA32_SFT);
  81. }
  82. /* use only when doing mtkaif calibraiton at the boot time */
  83. static void mt6359_set_topck(struct mt6359_priv *priv, bool enable)
  84. {
  85. regmap_update_bits(priv->regmap, MT6359_AUD_TOP_CKPDN_CON0,
  86. 0x0066, enable ? 0x0 : 0x66);
  87. }
  88. static void mt6359_set_decoder_clk(struct mt6359_priv *priv, bool enable)
  89. {
  90. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON13,
  91. RG_RSTB_DECODER_VA32_MASK_SFT,
  92. (enable ? 1 : 0) << RG_RSTB_DECODER_VA32_SFT);
  93. }
  94. static void mt6359_mtkaif_tx_enable(struct mt6359_priv *priv)
  95. {
  96. switch (priv->mtkaif_protocol) {
  97. case MT6359_MTKAIF_PROTOCOL_2_CLK_P2:
  98. /* MTKAIF TX format setting */
  99. regmap_update_bits(priv->regmap,
  100. MT6359_AFE_ADDA_MTKAIF_CFG0,
  101. 0xffff, 0x0210);
  102. /* enable aud_pad TX fifos */
  103. regmap_update_bits(priv->regmap,
  104. MT6359_AFE_AUD_PAD_TOP,
  105. 0xff00, 0x3800);
  106. regmap_update_bits(priv->regmap,
  107. MT6359_AFE_AUD_PAD_TOP,
  108. 0xff00, 0x3900);
  109. break;
  110. case MT6359_MTKAIF_PROTOCOL_2:
  111. /* MTKAIF TX format setting */
  112. regmap_update_bits(priv->regmap,
  113. MT6359_AFE_ADDA_MTKAIF_CFG0,
  114. 0xffff, 0x0210);
  115. /* enable aud_pad TX fifos */
  116. regmap_update_bits(priv->regmap,
  117. MT6359_AFE_AUD_PAD_TOP,
  118. 0xff00, 0x3100);
  119. break;
  120. case MT6359_MTKAIF_PROTOCOL_1:
  121. default:
  122. /* MTKAIF TX format setting */
  123. regmap_update_bits(priv->regmap,
  124. MT6359_AFE_ADDA_MTKAIF_CFG0,
  125. 0xffff, 0x0000);
  126. /* enable aud_pad TX fifos */
  127. regmap_update_bits(priv->regmap,
  128. MT6359_AFE_AUD_PAD_TOP,
  129. 0xff00, 0x3100);
  130. break;
  131. }
  132. }
  133. static void mt6359_mtkaif_tx_disable(struct mt6359_priv *priv)
  134. {
  135. /* disable aud_pad TX fifos */
  136. regmap_update_bits(priv->regmap, MT6359_AFE_AUD_PAD_TOP,
  137. 0xff00, 0x3000);
  138. }
  139. void mt6359_set_mtkaif_protocol(struct snd_soc_component *cmpnt,
  140. int mtkaif_protocol)
  141. {
  142. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  143. priv->mtkaif_protocol = mtkaif_protocol;
  144. }
  145. EXPORT_SYMBOL_GPL(mt6359_set_mtkaif_protocol);
  146. void mt6359_mtkaif_calibration_enable(struct snd_soc_component *cmpnt)
  147. {
  148. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  149. mt6359_set_playback_gpio(priv);
  150. mt6359_set_capture_gpio(priv);
  151. mt6359_mtkaif_tx_enable(priv);
  152. mt6359_set_dcxo(priv, true);
  153. mt6359_set_aud_global_bias(priv, true);
  154. mt6359_set_clksq(priv, true);
  155. mt6359_set_topck(priv, true);
  156. /* set dat_miso_loopback on */
  157. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  158. RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK_SFT,
  159. 1 << RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_SFT);
  160. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  161. RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK_SFT,
  162. 1 << RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_SFT);
  163. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG1,
  164. RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_MASK_SFT,
  165. 1 << RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_SFT);
  166. }
  167. EXPORT_SYMBOL_GPL(mt6359_mtkaif_calibration_enable);
  168. void mt6359_mtkaif_calibration_disable(struct snd_soc_component *cmpnt)
  169. {
  170. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  171. /* set dat_miso_loopback off */
  172. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  173. RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_MASK_SFT,
  174. 0 << RG_AUD_PAD_TOP_DAT_MISO2_LOOPBACK_SFT);
  175. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  176. RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_MASK_SFT,
  177. 0 << RG_AUD_PAD_TOP_DAT_MISO_LOOPBACK_SFT);
  178. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG1,
  179. RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_MASK_SFT,
  180. 0 << RG_AUD_PAD_TOP_DAT_MISO3_LOOPBACK_SFT);
  181. mt6359_set_topck(priv, false);
  182. mt6359_set_clksq(priv, false);
  183. mt6359_set_aud_global_bias(priv, false);
  184. mt6359_set_dcxo(priv, false);
  185. mt6359_mtkaif_tx_disable(priv);
  186. mt6359_reset_playback_gpio(priv);
  187. mt6359_reset_capture_gpio(priv);
  188. }
  189. EXPORT_SYMBOL_GPL(mt6359_mtkaif_calibration_disable);
  190. void mt6359_set_mtkaif_calibration_phase(struct snd_soc_component *cmpnt,
  191. int phase_1, int phase_2, int phase_3)
  192. {
  193. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  194. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  195. RG_AUD_PAD_TOP_PHASE_MODE_MASK_SFT,
  196. phase_1 << RG_AUD_PAD_TOP_PHASE_MODE_SFT);
  197. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG,
  198. RG_AUD_PAD_TOP_PHASE_MODE2_MASK_SFT,
  199. phase_2 << RG_AUD_PAD_TOP_PHASE_MODE2_SFT);
  200. regmap_update_bits(priv->regmap, MT6359_AUDIO_DIG_CFG1,
  201. RG_AUD_PAD_TOP_PHASE_MODE3_MASK_SFT,
  202. phase_3 << RG_AUD_PAD_TOP_PHASE_MODE3_SFT);
  203. }
  204. EXPORT_SYMBOL_GPL(mt6359_set_mtkaif_calibration_phase);
  205. static void zcd_disable(struct mt6359_priv *priv)
  206. {
  207. regmap_write(priv->regmap, MT6359_ZCD_CON0, 0x0000);
  208. }
  209. static void hp_main_output_ramp(struct mt6359_priv *priv, bool up)
  210. {
  211. int i, stage;
  212. int target = 7;
  213. /* Enable/Reduce HPL/R main output stage step by step */
  214. for (i = 0; i <= target; i++) {
  215. stage = up ? i : target - i;
  216. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1,
  217. RG_HPLOUTSTGCTRL_VAUDP32_MASK_SFT,
  218. stage << RG_HPLOUTSTGCTRL_VAUDP32_SFT);
  219. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1,
  220. RG_HPROUTSTGCTRL_VAUDP32_MASK_SFT,
  221. stage << RG_HPROUTSTGCTRL_VAUDP32_SFT);
  222. usleep_range(600, 650);
  223. }
  224. }
  225. static void hp_aux_feedback_loop_gain_ramp(struct mt6359_priv *priv, bool up)
  226. {
  227. int i, stage;
  228. int target = 0xf;
  229. /* Enable/Reduce HP aux feedback loop gain step by step */
  230. for (i = 0; i <= target; i++) {
  231. stage = up ? i : target - i;
  232. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON9,
  233. 0xf << 12, stage << 12);
  234. usleep_range(600, 650);
  235. }
  236. }
  237. static void hp_in_pair_current(struct mt6359_priv *priv, bool increase)
  238. {
  239. int i, stage;
  240. int target = 0x3;
  241. /* Set input diff pair bias select (Hi-Fi mode) */
  242. if (priv->hp_hifi_mode) {
  243. /* Reduce HP aux feedback loop gain step by step */
  244. for (i = 0; i <= target; i++) {
  245. stage = increase ? i : target - i;
  246. regmap_update_bits(priv->regmap,
  247. MT6359_AUDDEC_ANA_CON10,
  248. 0x3 << 3, stage << 3);
  249. usleep_range(100, 150);
  250. }
  251. }
  252. }
  253. static void hp_pull_down(struct mt6359_priv *priv, bool enable)
  254. {
  255. int i;
  256. if (enable) {
  257. for (i = 0x0; i <= 0x7; i++) {
  258. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON2,
  259. RG_HPPSHORT2VCM_VAUDP32_MASK_SFT,
  260. i << RG_HPPSHORT2VCM_VAUDP32_SFT);
  261. usleep_range(100, 150);
  262. }
  263. } else {
  264. for (i = 0x7; i >= 0x0; i--) {
  265. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON2,
  266. RG_HPPSHORT2VCM_VAUDP32_MASK_SFT,
  267. i << RG_HPPSHORT2VCM_VAUDP32_SFT);
  268. usleep_range(100, 150);
  269. }
  270. }
  271. }
  272. static bool is_valid_hp_pga_idx(int reg_idx)
  273. {
  274. return (reg_idx >= DL_GAIN_8DB && reg_idx <= DL_GAIN_N_22DB) ||
  275. reg_idx == DL_GAIN_N_40DB;
  276. }
  277. static void headset_volume_ramp(struct mt6359_priv *priv,
  278. int from, int to)
  279. {
  280. int offset = 0, count = 1, reg_idx;
  281. if (!is_valid_hp_pga_idx(from) || !is_valid_hp_pga_idx(to)) {
  282. dev_warn(priv->dev, "%s(), volume index is not valid, from %d, to %d\n",
  283. __func__, from, to);
  284. return;
  285. }
  286. dev_dbg(priv->dev, "%s(), from %d, to %d\n", __func__, from, to);
  287. if (to > from)
  288. offset = to - from;
  289. else
  290. offset = from - to;
  291. while (offset > 0) {
  292. if (to > from)
  293. reg_idx = from + count;
  294. else
  295. reg_idx = from - count;
  296. if (is_valid_hp_pga_idx(reg_idx)) {
  297. regmap_update_bits(priv->regmap,
  298. MT6359_ZCD_CON2,
  299. DL_GAIN_REG_MASK,
  300. (reg_idx << 7) | reg_idx);
  301. usleep_range(600, 650);
  302. }
  303. offset--;
  304. count++;
  305. }
  306. }
  307. static int mt6359_put_volsw(struct snd_kcontrol *kcontrol,
  308. struct snd_ctl_elem_value *ucontrol)
  309. {
  310. struct snd_soc_component *component =
  311. snd_soc_kcontrol_component(kcontrol);
  312. struct mt6359_priv *priv = snd_soc_component_get_drvdata(component);
  313. struct soc_mixer_control *mc =
  314. (struct soc_mixer_control *)kcontrol->private_value;
  315. unsigned int reg;
  316. int index = ucontrol->value.integer.value[0];
  317. int ret;
  318. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  319. if (ret < 0)
  320. return ret;
  321. switch (mc->reg) {
  322. case MT6359_ZCD_CON2:
  323. regmap_read(priv->regmap, MT6359_ZCD_CON2, &reg);
  324. priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL] =
  325. (reg >> RG_AUDHPLGAIN_SFT) & RG_AUDHPLGAIN_MASK;
  326. priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTR] =
  327. (reg >> RG_AUDHPRGAIN_SFT) & RG_AUDHPRGAIN_MASK;
  328. break;
  329. case MT6359_ZCD_CON1:
  330. regmap_read(priv->regmap, MT6359_ZCD_CON1, &reg);
  331. priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTL] =
  332. (reg >> RG_AUDLOLGAIN_SFT) & RG_AUDLOLGAIN_MASK;
  333. priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTR] =
  334. (reg >> RG_AUDLORGAIN_SFT) & RG_AUDLORGAIN_MASK;
  335. break;
  336. case MT6359_ZCD_CON3:
  337. regmap_read(priv->regmap, MT6359_ZCD_CON3, &reg);
  338. priv->ana_gain[AUDIO_ANALOG_VOLUME_HSOUTL] =
  339. (reg >> RG_AUDHSGAIN_SFT) & RG_AUDHSGAIN_MASK;
  340. break;
  341. case MT6359_AUDENC_ANA_CON0:
  342. regmap_read(priv->regmap, MT6359_AUDENC_ANA_CON0, &reg);
  343. priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP1] =
  344. (reg >> RG_AUDPREAMPLGAIN_SFT) & RG_AUDPREAMPLGAIN_MASK;
  345. break;
  346. case MT6359_AUDENC_ANA_CON1:
  347. regmap_read(priv->regmap, MT6359_AUDENC_ANA_CON1, &reg);
  348. priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP2] =
  349. (reg >> RG_AUDPREAMPRGAIN_SFT) & RG_AUDPREAMPRGAIN_MASK;
  350. break;
  351. case MT6359_AUDENC_ANA_CON2:
  352. regmap_read(priv->regmap, MT6359_AUDENC_ANA_CON2, &reg);
  353. priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP3] =
  354. (reg >> RG_AUDPREAMP3GAIN_SFT) & RG_AUDPREAMP3GAIN_MASK;
  355. break;
  356. }
  357. dev_dbg(priv->dev, "%s(), name %s, reg(0x%x) = 0x%x, set index = %x\n",
  358. __func__, kcontrol->id.name, mc->reg, reg, index);
  359. return ret;
  360. }
  361. /* MUX */
  362. /* LOL MUX */
  363. static const char * const lo_in_mux_map[] = {
  364. "Open", "Playback_L_DAC", "Playback", "Test Mode"
  365. };
  366. static SOC_ENUM_SINGLE_DECL(lo_in_mux_map_enum, SND_SOC_NOPM, 0, lo_in_mux_map);
  367. static const struct snd_kcontrol_new lo_in_mux_control =
  368. SOC_DAPM_ENUM("LO Select", lo_in_mux_map_enum);
  369. /*HP MUX */
  370. static const char * const hp_in_mux_map[] = {
  371. "Open",
  372. "LoudSPK Playback",
  373. "Audio Playback",
  374. "Test Mode",
  375. "HP Impedance",
  376. };
  377. static SOC_ENUM_SINGLE_DECL(hp_in_mux_map_enum,
  378. SND_SOC_NOPM,
  379. 0,
  380. hp_in_mux_map);
  381. static const struct snd_kcontrol_new hp_in_mux_control =
  382. SOC_DAPM_ENUM("HP Select", hp_in_mux_map_enum);
  383. /* RCV MUX */
  384. static const char * const rcv_in_mux_map[] = {
  385. "Open", "Mute", "Voice Playback", "Test Mode"
  386. };
  387. static SOC_ENUM_SINGLE_DECL(rcv_in_mux_map_enum,
  388. SND_SOC_NOPM,
  389. 0,
  390. rcv_in_mux_map);
  391. static const struct snd_kcontrol_new rcv_in_mux_control =
  392. SOC_DAPM_ENUM("RCV Select", rcv_in_mux_map_enum);
  393. /* DAC In MUX */
  394. static const char * const dac_in_mux_map[] = {
  395. "Normal Path", "Sgen"
  396. };
  397. static int dac_in_mux_map_value[] = {
  398. 0x0, 0x1,
  399. };
  400. static SOC_VALUE_ENUM_SINGLE_DECL(dac_in_mux_map_enum,
  401. MT6359_AFE_TOP_CON0,
  402. DL_SINE_ON_SFT,
  403. DL_SINE_ON_MASK,
  404. dac_in_mux_map,
  405. dac_in_mux_map_value);
  406. static const struct snd_kcontrol_new dac_in_mux_control =
  407. SOC_DAPM_ENUM("DAC Select", dac_in_mux_map_enum);
  408. /* AIF Out MUX */
  409. static SOC_VALUE_ENUM_SINGLE_DECL(aif_out_mux_map_enum,
  410. MT6359_AFE_TOP_CON0,
  411. UL_SINE_ON_SFT,
  412. UL_SINE_ON_MASK,
  413. dac_in_mux_map,
  414. dac_in_mux_map_value);
  415. static const struct snd_kcontrol_new aif_out_mux_control =
  416. SOC_DAPM_ENUM("AIF Out Select", aif_out_mux_map_enum);
  417. static SOC_VALUE_ENUM_SINGLE_DECL(aif2_out_mux_map_enum,
  418. MT6359_AFE_TOP_CON0,
  419. ADDA6_UL_SINE_ON_SFT,
  420. ADDA6_UL_SINE_ON_MASK,
  421. dac_in_mux_map,
  422. dac_in_mux_map_value);
  423. static const struct snd_kcontrol_new aif2_out_mux_control =
  424. SOC_DAPM_ENUM("AIF Out Select", aif2_out_mux_map_enum);
  425. static const char * const ul_src_mux_map[] = {
  426. "AMIC",
  427. "DMIC",
  428. };
  429. static int ul_src_mux_map_value[] = {
  430. UL_SRC_MUX_AMIC,
  431. UL_SRC_MUX_DMIC,
  432. };
  433. static SOC_VALUE_ENUM_SINGLE_DECL(ul_src_mux_map_enum,
  434. MT6359_AFE_UL_SRC_CON0_L,
  435. UL_SDM_3_LEVEL_CTL_SFT,
  436. UL_SDM_3_LEVEL_CTL_MASK,
  437. ul_src_mux_map,
  438. ul_src_mux_map_value);
  439. static const struct snd_kcontrol_new ul_src_mux_control =
  440. SOC_DAPM_ENUM("UL_SRC_MUX Select", ul_src_mux_map_enum);
  441. static SOC_VALUE_ENUM_SINGLE_DECL(ul2_src_mux_map_enum,
  442. MT6359_AFE_ADDA6_UL_SRC_CON0_L,
  443. ADDA6_UL_SDM_3_LEVEL_CTL_SFT,
  444. ADDA6_UL_SDM_3_LEVEL_CTL_MASK,
  445. ul_src_mux_map,
  446. ul_src_mux_map_value);
  447. static const struct snd_kcontrol_new ul2_src_mux_control =
  448. SOC_DAPM_ENUM("UL_SRC_MUX Select", ul2_src_mux_map_enum);
  449. static const char * const miso_mux_map[] = {
  450. "UL1_CH1",
  451. "UL1_CH2",
  452. "UL2_CH1",
  453. "UL2_CH2",
  454. };
  455. static int miso_mux_map_value[] = {
  456. MISO_MUX_UL1_CH1,
  457. MISO_MUX_UL1_CH2,
  458. MISO_MUX_UL2_CH1,
  459. MISO_MUX_UL2_CH2,
  460. };
  461. static SOC_VALUE_ENUM_SINGLE_DECL(miso0_mux_map_enum,
  462. MT6359_AFE_MTKAIF_MUX_CFG,
  463. RG_ADDA_CH1_SEL_SFT,
  464. RG_ADDA_CH1_SEL_MASK,
  465. miso_mux_map,
  466. miso_mux_map_value);
  467. static const struct snd_kcontrol_new miso0_mux_control =
  468. SOC_DAPM_ENUM("MISO_MUX Select", miso0_mux_map_enum);
  469. static SOC_VALUE_ENUM_SINGLE_DECL(miso1_mux_map_enum,
  470. MT6359_AFE_MTKAIF_MUX_CFG,
  471. RG_ADDA_CH2_SEL_SFT,
  472. RG_ADDA_CH2_SEL_MASK,
  473. miso_mux_map,
  474. miso_mux_map_value);
  475. static const struct snd_kcontrol_new miso1_mux_control =
  476. SOC_DAPM_ENUM("MISO_MUX Select", miso1_mux_map_enum);
  477. static SOC_VALUE_ENUM_SINGLE_DECL(miso2_mux_map_enum,
  478. MT6359_AFE_MTKAIF_MUX_CFG,
  479. RG_ADDA6_CH1_SEL_SFT,
  480. RG_ADDA6_CH1_SEL_MASK,
  481. miso_mux_map,
  482. miso_mux_map_value);
  483. static const struct snd_kcontrol_new miso2_mux_control =
  484. SOC_DAPM_ENUM("MISO_MUX Select", miso2_mux_map_enum);
  485. static const char * const dmic_mux_map[] = {
  486. "DMIC_DATA0",
  487. "DMIC_DATA1_L",
  488. "DMIC_DATA1_L_1",
  489. "DMIC_DATA1_R",
  490. };
  491. static int dmic_mux_map_value[] = {
  492. DMIC_MUX_DMIC_DATA0,
  493. DMIC_MUX_DMIC_DATA1_L,
  494. DMIC_MUX_DMIC_DATA1_L_1,
  495. DMIC_MUX_DMIC_DATA1_R,
  496. };
  497. static SOC_VALUE_ENUM_SINGLE_DECL(dmic0_mux_map_enum,
  498. MT6359_AFE_MIC_ARRAY_CFG,
  499. RG_DMIC_ADC1_SOURCE_SEL_SFT,
  500. RG_DMIC_ADC1_SOURCE_SEL_MASK,
  501. dmic_mux_map,
  502. dmic_mux_map_value);
  503. static const struct snd_kcontrol_new dmic0_mux_control =
  504. SOC_DAPM_ENUM("DMIC_MUX Select", dmic0_mux_map_enum);
  505. /* ul1 ch2 use RG_DMIC_ADC3_SOURCE_SEL */
  506. static SOC_VALUE_ENUM_SINGLE_DECL(dmic1_mux_map_enum,
  507. MT6359_AFE_MIC_ARRAY_CFG,
  508. RG_DMIC_ADC3_SOURCE_SEL_SFT,
  509. RG_DMIC_ADC3_SOURCE_SEL_MASK,
  510. dmic_mux_map,
  511. dmic_mux_map_value);
  512. static const struct snd_kcontrol_new dmic1_mux_control =
  513. SOC_DAPM_ENUM("DMIC_MUX Select", dmic1_mux_map_enum);
  514. /* ul2 ch1 use RG_DMIC_ADC2_SOURCE_SEL */
  515. static SOC_VALUE_ENUM_SINGLE_DECL(dmic2_mux_map_enum,
  516. MT6359_AFE_MIC_ARRAY_CFG,
  517. RG_DMIC_ADC2_SOURCE_SEL_SFT,
  518. RG_DMIC_ADC2_SOURCE_SEL_MASK,
  519. dmic_mux_map,
  520. dmic_mux_map_value);
  521. static const struct snd_kcontrol_new dmic2_mux_control =
  522. SOC_DAPM_ENUM("DMIC_MUX Select", dmic2_mux_map_enum);
  523. /* ADC L MUX */
  524. static const char * const adc_left_mux_map[] = {
  525. "Idle", "AIN0", "Left Preamplifier", "Idle_1"
  526. };
  527. static int adc_mux_map_value[] = {
  528. ADC_MUX_IDLE,
  529. ADC_MUX_AIN0,
  530. ADC_MUX_PREAMPLIFIER,
  531. ADC_MUX_IDLE1,
  532. };
  533. static SOC_VALUE_ENUM_SINGLE_DECL(adc_left_mux_map_enum,
  534. MT6359_AUDENC_ANA_CON0,
  535. RG_AUDADCLINPUTSEL_SFT,
  536. RG_AUDADCLINPUTSEL_MASK,
  537. adc_left_mux_map,
  538. adc_mux_map_value);
  539. static const struct snd_kcontrol_new adc_left_mux_control =
  540. SOC_DAPM_ENUM("ADC L Select", adc_left_mux_map_enum);
  541. /* ADC R MUX */
  542. static const char * const adc_right_mux_map[] = {
  543. "Idle", "AIN0", "Right Preamplifier", "Idle_1"
  544. };
  545. static SOC_VALUE_ENUM_SINGLE_DECL(adc_right_mux_map_enum,
  546. MT6359_AUDENC_ANA_CON1,
  547. RG_AUDADCRINPUTSEL_SFT,
  548. RG_AUDADCRINPUTSEL_MASK,
  549. adc_right_mux_map,
  550. adc_mux_map_value);
  551. static const struct snd_kcontrol_new adc_right_mux_control =
  552. SOC_DAPM_ENUM("ADC R Select", adc_right_mux_map_enum);
  553. /* ADC 3 MUX */
  554. static const char * const adc_3_mux_map[] = {
  555. "Idle", "AIN0", "Preamplifier", "Idle_1"
  556. };
  557. static SOC_VALUE_ENUM_SINGLE_DECL(adc_3_mux_map_enum,
  558. MT6359_AUDENC_ANA_CON2,
  559. RG_AUDADC3INPUTSEL_SFT,
  560. RG_AUDADC3INPUTSEL_MASK,
  561. adc_3_mux_map,
  562. adc_mux_map_value);
  563. static const struct snd_kcontrol_new adc_3_mux_control =
  564. SOC_DAPM_ENUM("ADC 3 Select", adc_3_mux_map_enum);
  565. static const char * const pga_l_mux_map[] = {
  566. "None", "AIN0", "AIN1"
  567. };
  568. static int pga_l_mux_map_value[] = {
  569. PGA_L_MUX_NONE,
  570. PGA_L_MUX_AIN0,
  571. PGA_L_MUX_AIN1
  572. };
  573. static SOC_VALUE_ENUM_SINGLE_DECL(pga_left_mux_map_enum,
  574. MT6359_AUDENC_ANA_CON0,
  575. RG_AUDPREAMPLINPUTSEL_SFT,
  576. RG_AUDPREAMPLINPUTSEL_MASK,
  577. pga_l_mux_map,
  578. pga_l_mux_map_value);
  579. static const struct snd_kcontrol_new pga_left_mux_control =
  580. SOC_DAPM_ENUM("PGA L Select", pga_left_mux_map_enum);
  581. static const char * const pga_r_mux_map[] = {
  582. "None", "AIN2", "AIN3", "AIN0"
  583. };
  584. static int pga_r_mux_map_value[] = {
  585. PGA_R_MUX_NONE,
  586. PGA_R_MUX_AIN2,
  587. PGA_R_MUX_AIN3,
  588. PGA_R_MUX_AIN0
  589. };
  590. static SOC_VALUE_ENUM_SINGLE_DECL(pga_right_mux_map_enum,
  591. MT6359_AUDENC_ANA_CON1,
  592. RG_AUDPREAMPRINPUTSEL_SFT,
  593. RG_AUDPREAMPRINPUTSEL_MASK,
  594. pga_r_mux_map,
  595. pga_r_mux_map_value);
  596. static const struct snd_kcontrol_new pga_right_mux_control =
  597. SOC_DAPM_ENUM("PGA R Select", pga_right_mux_map_enum);
  598. static const char * const pga_3_mux_map[] = {
  599. "None", "AIN3", "AIN2"
  600. };
  601. static int pga_3_mux_map_value[] = {
  602. PGA_3_MUX_NONE,
  603. PGA_3_MUX_AIN3,
  604. PGA_3_MUX_AIN2
  605. };
  606. static SOC_VALUE_ENUM_SINGLE_DECL(pga_3_mux_map_enum,
  607. MT6359_AUDENC_ANA_CON2,
  608. RG_AUDPREAMP3INPUTSEL_SFT,
  609. RG_AUDPREAMP3INPUTSEL_MASK,
  610. pga_3_mux_map,
  611. pga_3_mux_map_value);
  612. static const struct snd_kcontrol_new pga_3_mux_control =
  613. SOC_DAPM_ENUM("PGA 3 Select", pga_3_mux_map_enum);
  614. static int mt_sgen_event(struct snd_soc_dapm_widget *w,
  615. struct snd_kcontrol *kcontrol,
  616. int event)
  617. {
  618. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  619. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  620. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  621. switch (event) {
  622. case SND_SOC_DAPM_PRE_PMU:
  623. /* sdm audio fifo clock power on */
  624. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON2, 0x0006);
  625. /* scrambler clock on enable */
  626. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON0, 0xcba1);
  627. /* sdm power on */
  628. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON2, 0x0003);
  629. /* sdm fifo enable */
  630. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON2, 0x000b);
  631. regmap_update_bits(priv->regmap, MT6359_AFE_SGEN_CFG0,
  632. 0xff3f,
  633. 0x0000);
  634. regmap_update_bits(priv->regmap, MT6359_AFE_SGEN_CFG1,
  635. 0xffff,
  636. 0x0001);
  637. break;
  638. case SND_SOC_DAPM_POST_PMD:
  639. /* DL scrambler disabling sequence */
  640. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON2, 0x0000);
  641. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON0, 0xcba0);
  642. break;
  643. default:
  644. break;
  645. }
  646. return 0;
  647. }
  648. static void mtk_hp_enable(struct mt6359_priv *priv)
  649. {
  650. if (priv->hp_hifi_mode) {
  651. /* Set HP DR bias current optimization, 010: 6uA */
  652. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON11,
  653. DRBIAS_HP_MASK_SFT,
  654. DRBIAS_6UA << DRBIAS_HP_SFT);
  655. /* Set HP & ZCD bias current optimization */
  656. /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
  657. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  658. IBIAS_ZCD_MASK_SFT,
  659. IBIAS_ZCD_4UA << IBIAS_ZCD_SFT);
  660. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  661. IBIAS_HP_MASK_SFT,
  662. IBIAS_5UA << IBIAS_HP_SFT);
  663. } else {
  664. /* Set HP DR bias current optimization, 001: 5uA */
  665. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON11,
  666. DRBIAS_HP_MASK_SFT,
  667. DRBIAS_5UA << DRBIAS_HP_SFT);
  668. /* Set HP & ZCD bias current optimization */
  669. /* 00: ZCD: 3uA, HP/HS/LO: 4uA */
  670. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  671. IBIAS_ZCD_MASK_SFT,
  672. IBIAS_ZCD_3UA << IBIAS_ZCD_SFT);
  673. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  674. IBIAS_HP_MASK_SFT,
  675. IBIAS_4UA << IBIAS_HP_SFT);
  676. }
  677. /* HP damp circuit enable */
  678. /* Enable HPRN/HPLN output 4K to VCM */
  679. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON10, 0x0087);
  680. /* HP Feedback Cap select 2'b00: 15pF */
  681. /* for >= 96KHz sampling rate: 2'b01: 10.5pF */
  682. if (priv->dl_rate[MT6359_AIF_1] >= 96000)
  683. regmap_update_bits(priv->regmap,
  684. MT6359_AUDDEC_ANA_CON4,
  685. RG_AUDHPHFCOMPBUFGAINSEL_VAUDP32_MASK_SFT,
  686. 0x1 << RG_AUDHPHFCOMPBUFGAINSEL_VAUDP32_SFT);
  687. else
  688. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON4, 0x0000);
  689. /* Set HPP/N STB enhance circuits */
  690. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON2, 0xf133);
  691. /* Enable HP aux output stage */
  692. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x000c);
  693. /* Enable HP aux feedback loop */
  694. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x003c);
  695. /* Enable HP aux CMFB loop */
  696. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0c00);
  697. /* Enable HP driver bias circuits */
  698. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x30c0);
  699. /* Enable HP driver core circuits */
  700. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x30f0);
  701. /* Short HP main output to HP aux output stage */
  702. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x00fc);
  703. /* Increase HP input pair current to HPM step by step */
  704. hp_in_pair_current(priv, true);
  705. /* Enable HP main CMFB loop */
  706. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0e00);
  707. /* Disable HP aux CMFB loop */
  708. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0200);
  709. /* Enable HP main output stage */
  710. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x00ff);
  711. /* Enable HPR/L main output stage step by step */
  712. hp_main_output_ramp(priv, true);
  713. /* Reduce HP aux feedback loop gain */
  714. hp_aux_feedback_loop_gain_ramp(priv, true);
  715. /* Disable HP aux feedback loop */
  716. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x77cf);
  717. /* apply volume setting */
  718. headset_volume_ramp(priv,
  719. DL_GAIN_N_22DB,
  720. priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL]);
  721. /* Disable HP aux output stage */
  722. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x77c3);
  723. /* Unshort HP main output to HP aux output stage */
  724. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x7703);
  725. usleep_range(100, 120);
  726. /* Enable AUD_CLK */
  727. mt6359_set_decoder_clk(priv, true);
  728. /* Enable Audio DAC */
  729. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x30ff);
  730. if (priv->hp_hifi_mode) {
  731. /* Enable low-noise mode of DAC */
  732. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0xf201);
  733. } else {
  734. /* Disable low-noise mode of DAC */
  735. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0xf200);
  736. }
  737. usleep_range(100, 120);
  738. /* Switch HPL MUX to audio DAC */
  739. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x32ff);
  740. /* Switch HPR MUX to audio DAC */
  741. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x3aff);
  742. /* Disable Pull-down HPL/R to AVSS28_AUD */
  743. hp_pull_down(priv, false);
  744. }
  745. static void mtk_hp_disable(struct mt6359_priv *priv)
  746. {
  747. /* Pull-down HPL/R to AVSS28_AUD */
  748. hp_pull_down(priv, true);
  749. /* HPR/HPL mux to open */
  750. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  751. 0x0f00, 0x0000);
  752. /* Disable low-noise mode of DAC */
  753. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON9,
  754. 0x0001, 0x0000);
  755. /* Disable Audio DAC */
  756. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  757. 0x000f, 0x0000);
  758. /* Disable AUD_CLK */
  759. mt6359_set_decoder_clk(priv, false);
  760. /* Short HP main output to HP aux output stage */
  761. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x77c3);
  762. /* Enable HP aux output stage */
  763. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x77cf);
  764. /* decrease HPL/R gain to normal gain step by step */
  765. headset_volume_ramp(priv,
  766. priv->ana_gain[AUDIO_ANALOG_VOLUME_HPOUTL],
  767. DL_GAIN_N_22DB);
  768. /* Enable HP aux feedback loop */
  769. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x77ff);
  770. /* Reduce HP aux feedback loop gain */
  771. hp_aux_feedback_loop_gain_ramp(priv, false);
  772. /* decrease HPR/L main output stage step by step */
  773. hp_main_output_ramp(priv, false);
  774. /* Disable HP main output stage */
  775. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1, 0x3, 0x0);
  776. /* Enable HP aux CMFB loop */
  777. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0e01);
  778. /* Disable HP main CMFB loop */
  779. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0c01);
  780. /* Decrease HP input pair current to 2'b00 step by step */
  781. hp_in_pair_current(priv, false);
  782. /* Unshort HP main output to HP aux output stage */
  783. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1,
  784. 0x3 << 6, 0x0);
  785. /* Disable HP driver core circuits */
  786. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  787. 0x3 << 4, 0x0);
  788. /* Disable HP driver bias circuits */
  789. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  790. 0x3 << 6, 0x0);
  791. /* Disable HP aux CMFB loop */
  792. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x201);
  793. /* Disable HP aux feedback loop */
  794. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1,
  795. 0x3 << 4, 0x0);
  796. /* Disable HP aux output stage */
  797. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON1,
  798. 0x3 << 2, 0x0);
  799. }
  800. static int mt_hp_event(struct snd_soc_dapm_widget *w,
  801. struct snd_kcontrol *kcontrol,
  802. int event)
  803. {
  804. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  805. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  806. unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
  807. int device = DEVICE_HP;
  808. dev_dbg(priv->dev, "%s(), event 0x%x, dev_counter[DEV_HP] %d, mux %u\n",
  809. __func__, event, priv->dev_counter[device], mux);
  810. switch (event) {
  811. case SND_SOC_DAPM_PRE_PMU:
  812. priv->dev_counter[device]++;
  813. if (mux == HP_MUX_HP)
  814. mtk_hp_enable(priv);
  815. break;
  816. case SND_SOC_DAPM_PRE_PMD:
  817. priv->dev_counter[device]--;
  818. if (mux == HP_MUX_HP)
  819. mtk_hp_disable(priv);
  820. break;
  821. default:
  822. break;
  823. }
  824. return 0;
  825. }
  826. static int mt_rcv_event(struct snd_soc_dapm_widget *w,
  827. struct snd_kcontrol *kcontrol,
  828. int event)
  829. {
  830. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  831. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  832. dev_dbg(priv->dev, "%s(), event 0x%x, mux %u\n",
  833. __func__, event, dapm_kcontrol_get_value(w->kcontrols[0]));
  834. switch (event) {
  835. case SND_SOC_DAPM_PRE_PMU:
  836. /* Disable handset short-circuit protection */
  837. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON6, 0x0010);
  838. /* Set RCV DR bias current optimization, 010: 6uA */
  839. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON11,
  840. DRBIAS_HS_MASK_SFT,
  841. DRBIAS_6UA << DRBIAS_HS_SFT);
  842. /* Set RCV & ZCD bias current optimization */
  843. /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
  844. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  845. IBIAS_ZCD_MASK_SFT,
  846. IBIAS_ZCD_4UA << IBIAS_ZCD_SFT);
  847. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  848. IBIAS_HS_MASK_SFT,
  849. IBIAS_5UA << IBIAS_HS_SFT);
  850. /* Set HS STB enhance circuits */
  851. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON6, 0x0090);
  852. /* Set HS output stage (3'b111 = 8x) */
  853. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON10, 0x7000);
  854. /* Enable HS driver bias circuits */
  855. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON6, 0x0092);
  856. /* Enable HS driver core circuits */
  857. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON6, 0x0093);
  858. /* Set HS gain to normal gain step by step */
  859. regmap_write(priv->regmap, MT6359_ZCD_CON3,
  860. priv->ana_gain[AUDIO_ANALOG_VOLUME_HSOUTL]);
  861. /* Enable AUD_CLK */
  862. mt6359_set_decoder_clk(priv, true);
  863. /* Enable Audio DAC */
  864. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON0, 0x0009);
  865. /* Enable low-noise mode of DAC */
  866. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON9, 0x0001);
  867. /* Switch HS MUX to audio DAC */
  868. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON6, 0x009b);
  869. break;
  870. case SND_SOC_DAPM_PRE_PMD:
  871. /* HS mux to open */
  872. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON6,
  873. RG_AUDHSMUXINPUTSEL_VAUDP32_MASK_SFT,
  874. RCV_MUX_OPEN);
  875. /* Disable Audio DAC */
  876. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  877. 0x000f, 0x0000);
  878. /* Disable AUD_CLK */
  879. mt6359_set_decoder_clk(priv, false);
  880. /* decrease HS gain to minimum gain step by step */
  881. regmap_write(priv->regmap, MT6359_ZCD_CON3, DL_GAIN_N_40DB);
  882. /* Disable HS driver core circuits */
  883. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON6,
  884. RG_AUDHSPWRUP_VAUDP32_MASK_SFT, 0x0);
  885. /* Disable HS driver bias circuits */
  886. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON6,
  887. RG_AUDHSPWRUP_IBIAS_VAUDP32_MASK_SFT, 0x0);
  888. break;
  889. default:
  890. break;
  891. }
  892. return 0;
  893. }
  894. static int mt_lo_event(struct snd_soc_dapm_widget *w,
  895. struct snd_kcontrol *kcontrol,
  896. int event)
  897. {
  898. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  899. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  900. dev_dbg(priv->dev, "%s(), event 0x%x, mux %u\n",
  901. __func__, event, dapm_kcontrol_get_value(w->kcontrols[0]));
  902. switch (event) {
  903. case SND_SOC_DAPM_PRE_PMU:
  904. /* Disable handset short-circuit protection */
  905. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x0010);
  906. /* Set LO DR bias current optimization, 010: 6uA */
  907. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON11,
  908. DRBIAS_LO_MASK_SFT,
  909. DRBIAS_6UA << DRBIAS_LO_SFT);
  910. /* Set LO & ZCD bias current optimization */
  911. /* 01: ZCD: 4uA, HP/HS/LO: 5uA */
  912. if (priv->dev_counter[DEVICE_HP] == 0)
  913. regmap_update_bits(priv->regmap,
  914. MT6359_AUDDEC_ANA_CON12,
  915. IBIAS_ZCD_MASK_SFT,
  916. IBIAS_ZCD_4UA << IBIAS_ZCD_SFT);
  917. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON12,
  918. IBIAS_LO_MASK_SFT,
  919. IBIAS_5UA << IBIAS_LO_SFT);
  920. /* Set LO STB enhance circuits */
  921. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x0110);
  922. /* Enable LO driver bias circuits */
  923. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x0112);
  924. /* Enable LO driver core circuits */
  925. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x0113);
  926. /* Set LO gain to normal gain step by step */
  927. regmap_write(priv->regmap, MT6359_ZCD_CON1,
  928. priv->ana_gain[AUDIO_ANALOG_VOLUME_LINEOUTL]);
  929. /* Enable AUD_CLK */
  930. mt6359_set_decoder_clk(priv, true);
  931. /* Enable Audio DAC (3rd DAC) */
  932. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x3113);
  933. /* Enable low-noise mode of DAC */
  934. if (priv->dev_counter[DEVICE_HP] == 0)
  935. regmap_write(priv->regmap,
  936. MT6359_AUDDEC_ANA_CON9, 0x0001);
  937. /* Switch LOL MUX to audio 3rd DAC */
  938. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON7, 0x311b);
  939. break;
  940. case SND_SOC_DAPM_PRE_PMD:
  941. /* Switch LOL MUX to open */
  942. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON7,
  943. RG_AUDLOLMUXINPUTSEL_VAUDP32_MASK_SFT,
  944. LO_MUX_OPEN);
  945. /* Disable Audio DAC */
  946. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  947. 0x000f, 0x0000);
  948. /* Disable AUD_CLK */
  949. mt6359_set_decoder_clk(priv, false);
  950. /* decrease LO gain to minimum gain step by step */
  951. regmap_write(priv->regmap, MT6359_ZCD_CON1, DL_GAIN_N_40DB);
  952. /* Disable LO driver core circuits */
  953. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON7,
  954. RG_AUDLOLPWRUP_VAUDP32_MASK_SFT, 0x0);
  955. /* Disable LO driver bias circuits */
  956. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON7,
  957. RG_AUDLOLPWRUP_IBIAS_VAUDP32_MASK_SFT, 0x0);
  958. break;
  959. default:
  960. break;
  961. }
  962. return 0;
  963. }
  964. static int mt_adc_clk_gen_event(struct snd_soc_dapm_widget *w,
  965. struct snd_kcontrol *kcontrol,
  966. int event)
  967. {
  968. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  969. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  970. dev_dbg(priv->dev, "%s(), event 0x%x\n", __func__, event);
  971. switch (event) {
  972. case SND_SOC_DAPM_POST_PMU:
  973. /* ADC CLK from CLKGEN (6.5MHz) */
  974. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  975. RG_AUDADCCLKRSTB_MASK_SFT,
  976. 0x1 << RG_AUDADCCLKRSTB_SFT);
  977. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  978. RG_AUDADCCLKSOURCE_MASK_SFT, 0x0);
  979. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  980. RG_AUDADCCLKSEL_MASK_SFT, 0x0);
  981. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  982. RG_AUDADCCLKGENMODE_MASK_SFT,
  983. 0x1 << RG_AUDADCCLKGENMODE_SFT);
  984. break;
  985. case SND_SOC_DAPM_PRE_PMD:
  986. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  987. RG_AUDADCCLKSOURCE_MASK_SFT, 0x0);
  988. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  989. RG_AUDADCCLKSEL_MASK_SFT, 0x0);
  990. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  991. RG_AUDADCCLKGENMODE_MASK_SFT, 0x0);
  992. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON5,
  993. RG_AUDADCCLKRSTB_MASK_SFT, 0x0);
  994. break;
  995. default:
  996. break;
  997. }
  998. return 0;
  999. }
  1000. static int mt_dcc_clk_event(struct snd_soc_dapm_widget *w,
  1001. struct snd_kcontrol *kcontrol,
  1002. int event)
  1003. {
  1004. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1005. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1006. dev_dbg(priv->dev, "%s(), event 0x%x\n", __func__, event);
  1007. switch (event) {
  1008. case SND_SOC_DAPM_PRE_PMU:
  1009. /* DCC 50k CLK (from 26M) */
  1010. /* MT6359_AFE_DCCLK_CFG0, bit 3 for dm ck swap */
  1011. regmap_update_bits(priv->regmap, MT6359_AFE_DCCLK_CFG0,
  1012. 0xfff7, 0x2062);
  1013. regmap_update_bits(priv->regmap, MT6359_AFE_DCCLK_CFG0,
  1014. 0xfff7, 0x2060);
  1015. regmap_update_bits(priv->regmap, MT6359_AFE_DCCLK_CFG0,
  1016. 0xfff7, 0x2061);
  1017. regmap_write(priv->regmap, MT6359_AFE_DCCLK_CFG1, 0x0100);
  1018. break;
  1019. case SND_SOC_DAPM_POST_PMD:
  1020. regmap_update_bits(priv->regmap, MT6359_AFE_DCCLK_CFG0,
  1021. 0xfff7, 0x2060);
  1022. regmap_update_bits(priv->regmap, MT6359_AFE_DCCLK_CFG0,
  1023. 0xfff7, 0x2062);
  1024. break;
  1025. default:
  1026. break;
  1027. }
  1028. return 0;
  1029. }
  1030. static int mt_mic_bias_0_event(struct snd_soc_dapm_widget *w,
  1031. struct snd_kcontrol *kcontrol,
  1032. int event)
  1033. {
  1034. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1035. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1036. unsigned int mic_type = priv->mux_select[MUX_MIC_TYPE_0];
  1037. dev_dbg(priv->dev, "%s(), event 0x%x, mic_type %d\n",
  1038. __func__, event, mic_type);
  1039. switch (event) {
  1040. case SND_SOC_DAPM_PRE_PMU:
  1041. switch (mic_type) {
  1042. case MIC_TYPE_MUX_DCC_ECM_DIFF:
  1043. regmap_update_bits(priv->regmap,
  1044. MT6359_AUDENC_ANA_CON15,
  1045. 0xff00, 0x7700);
  1046. break;
  1047. case MIC_TYPE_MUX_DCC_ECM_SINGLE:
  1048. regmap_update_bits(priv->regmap,
  1049. MT6359_AUDENC_ANA_CON15,
  1050. 0xff00, 0x1100);
  1051. break;
  1052. default:
  1053. regmap_update_bits(priv->regmap,
  1054. MT6359_AUDENC_ANA_CON15,
  1055. 0xff00, 0x0000);
  1056. break;
  1057. }
  1058. /* DMIC enable */
  1059. regmap_write(priv->regmap,
  1060. MT6359_AUDENC_ANA_CON14, 0x0004);
  1061. /* MISBIAS0 = 1P9V */
  1062. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON15,
  1063. RG_AUDMICBIAS0VREF_MASK_SFT,
  1064. MIC_BIAS_1P9 << RG_AUDMICBIAS0VREF_SFT);
  1065. /* normal power select */
  1066. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON15,
  1067. RG_AUDMICBIAS0LOWPEN_MASK_SFT,
  1068. 0 << RG_AUDMICBIAS0LOWPEN_SFT);
  1069. break;
  1070. case SND_SOC_DAPM_POST_PMD:
  1071. /* Disable MICBIAS0, MISBIAS0 = 1P7V */
  1072. regmap_write(priv->regmap, MT6359_AUDENC_ANA_CON15, 0x0000);
  1073. break;
  1074. default:
  1075. break;
  1076. }
  1077. return 0;
  1078. }
  1079. static int mt_mic_bias_1_event(struct snd_soc_dapm_widget *w,
  1080. struct snd_kcontrol *kcontrol,
  1081. int event)
  1082. {
  1083. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1084. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1085. unsigned int mic_type = priv->mux_select[MUX_MIC_TYPE_1];
  1086. dev_dbg(priv->dev, "%s(), event 0x%x, mic_type %d\n",
  1087. __func__, event, mic_type);
  1088. switch (event) {
  1089. case SND_SOC_DAPM_PRE_PMU:
  1090. /* MISBIAS1 = 2P6V */
  1091. if (mic_type == MIC_TYPE_MUX_DCC_ECM_SINGLE)
  1092. regmap_write(priv->regmap,
  1093. MT6359_AUDENC_ANA_CON16, 0x0160);
  1094. else
  1095. regmap_write(priv->regmap,
  1096. MT6359_AUDENC_ANA_CON16, 0x0060);
  1097. /* normal power select */
  1098. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON16,
  1099. RG_AUDMICBIAS1LOWPEN_MASK_SFT,
  1100. 0 << RG_AUDMICBIAS1LOWPEN_SFT);
  1101. break;
  1102. default:
  1103. break;
  1104. }
  1105. return 0;
  1106. }
  1107. static int mt_mic_bias_2_event(struct snd_soc_dapm_widget *w,
  1108. struct snd_kcontrol *kcontrol,
  1109. int event)
  1110. {
  1111. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1112. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1113. unsigned int mic_type = priv->mux_select[MUX_MIC_TYPE_2];
  1114. dev_dbg(priv->dev, "%s(), event 0x%x, mic_type %d\n",
  1115. __func__, event, mic_type);
  1116. switch (event) {
  1117. case SND_SOC_DAPM_PRE_PMU:
  1118. switch (mic_type) {
  1119. case MIC_TYPE_MUX_DCC_ECM_DIFF:
  1120. regmap_update_bits(priv->regmap,
  1121. MT6359_AUDENC_ANA_CON17,
  1122. 0xff00, 0x7700);
  1123. break;
  1124. case MIC_TYPE_MUX_DCC_ECM_SINGLE:
  1125. regmap_update_bits(priv->regmap,
  1126. MT6359_AUDENC_ANA_CON17,
  1127. 0xff00, 0x1100);
  1128. break;
  1129. default:
  1130. regmap_update_bits(priv->regmap,
  1131. MT6359_AUDENC_ANA_CON17,
  1132. 0xff00, 0x0000);
  1133. break;
  1134. }
  1135. /* MISBIAS2 = 1P9V */
  1136. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON17,
  1137. RG_AUDMICBIAS2VREF_MASK_SFT,
  1138. MIC_BIAS_1P9 << RG_AUDMICBIAS2VREF_SFT);
  1139. /* normal power select */
  1140. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON17,
  1141. RG_AUDMICBIAS2LOWPEN_MASK_SFT,
  1142. 0 << RG_AUDMICBIAS2LOWPEN_SFT);
  1143. break;
  1144. case SND_SOC_DAPM_POST_PMD:
  1145. /* Disable MICBIAS2, MISBIAS0 = 1P7V */
  1146. regmap_write(priv->regmap, MT6359_AUDENC_ANA_CON17, 0x0000);
  1147. break;
  1148. default:
  1149. break;
  1150. }
  1151. return 0;
  1152. }
  1153. static int mt_mtkaif_tx_event(struct snd_soc_dapm_widget *w,
  1154. struct snd_kcontrol *kcontrol,
  1155. int event)
  1156. {
  1157. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1158. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1159. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1160. switch (event) {
  1161. case SND_SOC_DAPM_PRE_PMU:
  1162. mt6359_mtkaif_tx_enable(priv);
  1163. break;
  1164. case SND_SOC_DAPM_POST_PMD:
  1165. mt6359_mtkaif_tx_disable(priv);
  1166. break;
  1167. default:
  1168. break;
  1169. }
  1170. return 0;
  1171. }
  1172. static int mt_ul_src_dmic_event(struct snd_soc_dapm_widget *w,
  1173. struct snd_kcontrol *kcontrol,
  1174. int event)
  1175. {
  1176. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1177. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1178. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1179. switch (event) {
  1180. case SND_SOC_DAPM_PRE_PMU:
  1181. /* UL dmic setting */
  1182. if (priv->dmic_one_wire_mode)
  1183. regmap_write(priv->regmap, MT6359_AFE_UL_SRC_CON0_H,
  1184. 0x0400);
  1185. else
  1186. regmap_write(priv->regmap, MT6359_AFE_UL_SRC_CON0_H,
  1187. 0x0080);
  1188. /* default one wire, 3.25M */
  1189. regmap_update_bits(priv->regmap, MT6359_AFE_UL_SRC_CON0_L,
  1190. 0xfffc, 0x0000);
  1191. break;
  1192. case SND_SOC_DAPM_POST_PMD:
  1193. regmap_write(priv->regmap,
  1194. MT6359_AFE_UL_SRC_CON0_H, 0x0000);
  1195. break;
  1196. default:
  1197. break;
  1198. }
  1199. return 0;
  1200. }
  1201. static int mt_ul_src_34_dmic_event(struct snd_soc_dapm_widget *w,
  1202. struct snd_kcontrol *kcontrol,
  1203. int event)
  1204. {
  1205. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1206. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1207. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1208. switch (event) {
  1209. case SND_SOC_DAPM_PRE_PMU:
  1210. /* default two wire, 3.25M */
  1211. regmap_write(priv->regmap,
  1212. MT6359_AFE_ADDA6_L_SRC_CON0_H, 0x0080);
  1213. regmap_update_bits(priv->regmap, MT6359_AFE_ADDA6_UL_SRC_CON0_L,
  1214. 0xfffc, 0x0000);
  1215. break;
  1216. case SND_SOC_DAPM_POST_PMD:
  1217. regmap_write(priv->regmap,
  1218. MT6359_AFE_ADDA6_L_SRC_CON0_H, 0x0000);
  1219. break;
  1220. default:
  1221. break;
  1222. }
  1223. return 0;
  1224. }
  1225. static int mt_adc_l_event(struct snd_soc_dapm_widget *w,
  1226. struct snd_kcontrol *kcontrol,
  1227. int event)
  1228. {
  1229. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1230. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1231. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1232. switch (event) {
  1233. case SND_SOC_DAPM_POST_PMU:
  1234. usleep_range(100, 120);
  1235. /* Audio L preamplifier DCC precharge off */
  1236. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON0,
  1237. RG_AUDPREAMPLDCPRECHARGE_MASK_SFT,
  1238. 0x0);
  1239. break;
  1240. default:
  1241. break;
  1242. }
  1243. return 0;
  1244. }
  1245. static int mt_adc_r_event(struct snd_soc_dapm_widget *w,
  1246. struct snd_kcontrol *kcontrol,
  1247. int event)
  1248. {
  1249. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1250. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1251. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1252. switch (event) {
  1253. case SND_SOC_DAPM_POST_PMU:
  1254. usleep_range(100, 120);
  1255. /* Audio R preamplifier DCC precharge off */
  1256. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON1,
  1257. RG_AUDPREAMPRDCPRECHARGE_MASK_SFT,
  1258. 0x0);
  1259. break;
  1260. default:
  1261. break;
  1262. }
  1263. return 0;
  1264. }
  1265. static int mt_adc_3_event(struct snd_soc_dapm_widget *w,
  1266. struct snd_kcontrol *kcontrol,
  1267. int event)
  1268. {
  1269. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1270. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1271. dev_dbg(priv->dev, "%s(), event = 0x%x\n", __func__, event);
  1272. switch (event) {
  1273. case SND_SOC_DAPM_POST_PMU:
  1274. usleep_range(100, 120);
  1275. /* Audio R preamplifier DCC precharge off */
  1276. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON2,
  1277. RG_AUDPREAMP3DCPRECHARGE_MASK_SFT,
  1278. 0x0);
  1279. break;
  1280. default:
  1281. break;
  1282. }
  1283. return 0;
  1284. }
  1285. static int mt_pga_l_mux_event(struct snd_soc_dapm_widget *w,
  1286. struct snd_kcontrol *kcontrol,
  1287. int event)
  1288. {
  1289. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1290. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1291. unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
  1292. dev_dbg(priv->dev, "%s(), mux %d\n", __func__, mux);
  1293. priv->mux_select[MUX_PGA_L] = mux >> RG_AUDPREAMPLINPUTSEL_SFT;
  1294. return 0;
  1295. }
  1296. static int mt_pga_r_mux_event(struct snd_soc_dapm_widget *w,
  1297. struct snd_kcontrol *kcontrol,
  1298. int event)
  1299. {
  1300. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1301. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1302. unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
  1303. dev_dbg(priv->dev, "%s(), mux %d\n", __func__, mux);
  1304. priv->mux_select[MUX_PGA_R] = mux >> RG_AUDPREAMPRINPUTSEL_SFT;
  1305. return 0;
  1306. }
  1307. static int mt_pga_3_mux_event(struct snd_soc_dapm_widget *w,
  1308. struct snd_kcontrol *kcontrol,
  1309. int event)
  1310. {
  1311. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1312. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1313. unsigned int mux = dapm_kcontrol_get_value(w->kcontrols[0]);
  1314. dev_dbg(priv->dev, "%s(), mux %d\n", __func__, mux);
  1315. priv->mux_select[MUX_PGA_3] = mux >> RG_AUDPREAMP3INPUTSEL_SFT;
  1316. return 0;
  1317. }
  1318. static int mt_pga_l_event(struct snd_soc_dapm_widget *w,
  1319. struct snd_kcontrol *kcontrol,
  1320. int event)
  1321. {
  1322. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1323. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1324. int mic_gain_l = priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP1];
  1325. unsigned int mux_pga = priv->mux_select[MUX_PGA_L];
  1326. unsigned int mic_type;
  1327. switch (mux_pga) {
  1328. case PGA_L_MUX_AIN0:
  1329. mic_type = priv->mux_select[MUX_MIC_TYPE_0];
  1330. break;
  1331. case PGA_L_MUX_AIN1:
  1332. mic_type = priv->mux_select[MUX_MIC_TYPE_1];
  1333. break;
  1334. default:
  1335. dev_err(priv->dev, "%s(), invalid pga mux %d\n",
  1336. __func__, mux_pga);
  1337. return -EINVAL;
  1338. }
  1339. switch (event) {
  1340. case SND_SOC_DAPM_PRE_PMU:
  1341. if (IS_DCC_BASE(mic_type)) {
  1342. /* Audio L preamplifier DCC precharge */
  1343. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON0,
  1344. RG_AUDPREAMPLDCPRECHARGE_MASK_SFT,
  1345. 0x1 << RG_AUDPREAMPLDCPRECHARGE_SFT);
  1346. }
  1347. break;
  1348. case SND_SOC_DAPM_POST_PMU:
  1349. /* set mic pga gain */
  1350. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON0,
  1351. RG_AUDPREAMPLGAIN_MASK_SFT,
  1352. mic_gain_l << RG_AUDPREAMPLGAIN_SFT);
  1353. if (IS_DCC_BASE(mic_type)) {
  1354. /* L preamplifier DCCEN */
  1355. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON0,
  1356. RG_AUDPREAMPLDCCEN_MASK_SFT,
  1357. 0x1 << RG_AUDPREAMPLDCCEN_SFT);
  1358. }
  1359. break;
  1360. case SND_SOC_DAPM_POST_PMD:
  1361. /* L preamplifier DCCEN */
  1362. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON0,
  1363. RG_AUDPREAMPLDCCEN_MASK_SFT,
  1364. 0x0 << RG_AUDPREAMPLDCCEN_SFT);
  1365. break;
  1366. default:
  1367. break;
  1368. }
  1369. return 0;
  1370. }
  1371. static int mt_pga_r_event(struct snd_soc_dapm_widget *w,
  1372. struct snd_kcontrol *kcontrol,
  1373. int event)
  1374. {
  1375. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1376. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1377. int mic_gain_r = priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP2];
  1378. unsigned int mux_pga = priv->mux_select[MUX_PGA_R];
  1379. unsigned int mic_type;
  1380. switch (mux_pga) {
  1381. case PGA_R_MUX_AIN0:
  1382. mic_type = priv->mux_select[MUX_MIC_TYPE_0];
  1383. break;
  1384. case PGA_R_MUX_AIN2:
  1385. case PGA_R_MUX_AIN3:
  1386. mic_type = priv->mux_select[MUX_MIC_TYPE_2];
  1387. break;
  1388. default:
  1389. dev_err(priv->dev, "%s(), invalid pga mux %d\n",
  1390. __func__, mux_pga);
  1391. return -EINVAL;
  1392. }
  1393. switch (event) {
  1394. case SND_SOC_DAPM_PRE_PMU:
  1395. if (IS_DCC_BASE(mic_type)) {
  1396. /* Audio R preamplifier DCC precharge */
  1397. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON1,
  1398. RG_AUDPREAMPRDCPRECHARGE_MASK_SFT,
  1399. 0x1 << RG_AUDPREAMPRDCPRECHARGE_SFT);
  1400. }
  1401. break;
  1402. case SND_SOC_DAPM_POST_PMU:
  1403. /* set mic pga gain */
  1404. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON1,
  1405. RG_AUDPREAMPRGAIN_MASK_SFT,
  1406. mic_gain_r << RG_AUDPREAMPRGAIN_SFT);
  1407. if (IS_DCC_BASE(mic_type)) {
  1408. /* R preamplifier DCCEN */
  1409. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON1,
  1410. RG_AUDPREAMPRDCCEN_MASK_SFT,
  1411. 0x1 << RG_AUDPREAMPRDCCEN_SFT);
  1412. }
  1413. break;
  1414. case SND_SOC_DAPM_POST_PMD:
  1415. /* R preamplifier DCCEN */
  1416. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON1,
  1417. RG_AUDPREAMPRDCCEN_MASK_SFT,
  1418. 0x0 << RG_AUDPREAMPRDCCEN_SFT);
  1419. break;
  1420. default:
  1421. break;
  1422. }
  1423. return 0;
  1424. }
  1425. static int mt_pga_3_event(struct snd_soc_dapm_widget *w,
  1426. struct snd_kcontrol *kcontrol,
  1427. int event)
  1428. {
  1429. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1430. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1431. int mic_gain_3 = priv->ana_gain[AUDIO_ANALOG_VOLUME_MICAMP3];
  1432. unsigned int mux_pga = priv->mux_select[MUX_PGA_3];
  1433. unsigned int mic_type;
  1434. switch (mux_pga) {
  1435. case PGA_3_MUX_AIN2:
  1436. case PGA_3_MUX_AIN3:
  1437. mic_type = priv->mux_select[MUX_MIC_TYPE_2];
  1438. break;
  1439. default:
  1440. dev_err(priv->dev, "%s(), invalid pga mux %d\n",
  1441. __func__, mux_pga);
  1442. return -EINVAL;
  1443. }
  1444. switch (event) {
  1445. case SND_SOC_DAPM_PRE_PMU:
  1446. if (IS_DCC_BASE(mic_type)) {
  1447. /* Audio 3 preamplifier DCC precharge */
  1448. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON2,
  1449. RG_AUDPREAMP3DCPRECHARGE_MASK_SFT,
  1450. 0x1 << RG_AUDPREAMP3DCPRECHARGE_SFT);
  1451. }
  1452. break;
  1453. case SND_SOC_DAPM_POST_PMU:
  1454. /* set mic pga gain */
  1455. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON2,
  1456. RG_AUDPREAMP3GAIN_MASK_SFT,
  1457. mic_gain_3 << RG_AUDPREAMP3GAIN_SFT);
  1458. if (IS_DCC_BASE(mic_type)) {
  1459. /* 3 preamplifier DCCEN */
  1460. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON2,
  1461. RG_AUDPREAMP3DCCEN_MASK_SFT,
  1462. 0x1 << RG_AUDPREAMP3DCCEN_SFT);
  1463. }
  1464. break;
  1465. case SND_SOC_DAPM_POST_PMD:
  1466. /* 3 preamplifier DCCEN */
  1467. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON2,
  1468. RG_AUDPREAMP3DCCEN_MASK_SFT,
  1469. 0x0 << RG_AUDPREAMP3DCCEN_SFT);
  1470. break;
  1471. default:
  1472. break;
  1473. }
  1474. return 0;
  1475. }
  1476. /* It is based on hw's control sequenece to add some delay when PMU/PMD */
  1477. static int mt_delay_250_event(struct snd_soc_dapm_widget *w,
  1478. struct snd_kcontrol *kcontrol,
  1479. int event)
  1480. {
  1481. switch (event) {
  1482. case SND_SOC_DAPM_POST_PMU:
  1483. case SND_SOC_DAPM_PRE_PMD:
  1484. usleep_range(250, 270);
  1485. break;
  1486. default:
  1487. break;
  1488. }
  1489. return 0;
  1490. }
  1491. static int mt_delay_100_event(struct snd_soc_dapm_widget *w,
  1492. struct snd_kcontrol *kcontrol,
  1493. int event)
  1494. {
  1495. switch (event) {
  1496. case SND_SOC_DAPM_POST_PMU:
  1497. case SND_SOC_DAPM_PRE_PMD:
  1498. usleep_range(100, 120);
  1499. break;
  1500. default:
  1501. break;
  1502. }
  1503. return 0;
  1504. }
  1505. static int mt_hp_pull_down_event(struct snd_soc_dapm_widget *w,
  1506. struct snd_kcontrol *kcontrol,
  1507. int event)
  1508. {
  1509. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1510. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1511. switch (event) {
  1512. case SND_SOC_DAPM_PRE_PMU:
  1513. hp_pull_down(priv, true);
  1514. break;
  1515. case SND_SOC_DAPM_POST_PMD:
  1516. hp_pull_down(priv, false);
  1517. break;
  1518. default:
  1519. break;
  1520. }
  1521. return 0;
  1522. }
  1523. static int mt_hp_mute_event(struct snd_soc_dapm_widget *w,
  1524. struct snd_kcontrol *kcontrol,
  1525. int event)
  1526. {
  1527. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1528. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1529. switch (event) {
  1530. case SND_SOC_DAPM_PRE_PMU:
  1531. /* Set HPR/HPL gain to -22dB */
  1532. regmap_write(priv->regmap, MT6359_ZCD_CON2, DL_GAIN_N_22DB_REG);
  1533. break;
  1534. case SND_SOC_DAPM_POST_PMD:
  1535. /* Set HPL/HPR gain to mute */
  1536. regmap_write(priv->regmap, MT6359_ZCD_CON2, DL_GAIN_N_40DB_REG);
  1537. break;
  1538. default:
  1539. break;
  1540. }
  1541. return 0;
  1542. }
  1543. static int mt_hp_damp_event(struct snd_soc_dapm_widget *w,
  1544. struct snd_kcontrol *kcontrol,
  1545. int event)
  1546. {
  1547. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1548. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1549. switch (event) {
  1550. case SND_SOC_DAPM_POST_PMD:
  1551. /* Disable HP damping circuit & HPN 4K load */
  1552. /* reset CMFB PW level */
  1553. regmap_write(priv->regmap, MT6359_AUDDEC_ANA_CON10, 0x0000);
  1554. break;
  1555. default:
  1556. break;
  1557. }
  1558. return 0;
  1559. }
  1560. static int mt_esd_resist_event(struct snd_soc_dapm_widget *w,
  1561. struct snd_kcontrol *kcontrol,
  1562. int event)
  1563. {
  1564. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1565. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1566. switch (event) {
  1567. case SND_SOC_DAPM_PRE_PMU:
  1568. /* Reduce ESD resistance of AU_REFN */
  1569. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON2,
  1570. RG_AUDREFN_DERES_EN_VAUDP32_MASK_SFT,
  1571. 0x1 << RG_AUDREFN_DERES_EN_VAUDP32_SFT);
  1572. usleep_range(250, 270);
  1573. break;
  1574. case SND_SOC_DAPM_POST_PMD:
  1575. /* Increase ESD resistance of AU_REFN */
  1576. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON2,
  1577. RG_AUDREFN_DERES_EN_VAUDP32_MASK_SFT, 0x0);
  1578. break;
  1579. default:
  1580. break;
  1581. }
  1582. return 0;
  1583. }
  1584. static int mt_sdm_event(struct snd_soc_dapm_widget *w,
  1585. struct snd_kcontrol *kcontrol,
  1586. int event)
  1587. {
  1588. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1589. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1590. switch (event) {
  1591. case SND_SOC_DAPM_PRE_PMU:
  1592. /* sdm audio fifo clock power on */
  1593. regmap_update_bits(priv->regmap, MT6359_AFUNC_AUD_CON2,
  1594. 0xfffd, 0x0006);
  1595. /* scrambler clock on enable */
  1596. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON0, 0xcba1);
  1597. /* sdm power on */
  1598. regmap_update_bits(priv->regmap, MT6359_AFUNC_AUD_CON2,
  1599. 0xfffd, 0x0003);
  1600. /* sdm fifo enable */
  1601. regmap_update_bits(priv->regmap, MT6359_AFUNC_AUD_CON2,
  1602. 0xfffd, 0x000B);
  1603. break;
  1604. case SND_SOC_DAPM_POST_PMD:
  1605. /* DL scrambler disabling sequence */
  1606. regmap_update_bits(priv->regmap, MT6359_AFUNC_AUD_CON2,
  1607. 0xfffd, 0x0000);
  1608. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON0, 0xcba0);
  1609. break;
  1610. default:
  1611. break;
  1612. }
  1613. return 0;
  1614. }
  1615. static int mt_sdm_3rd_event(struct snd_soc_dapm_widget *w,
  1616. struct snd_kcontrol *kcontrol,
  1617. int event)
  1618. {
  1619. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1620. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1621. switch (event) {
  1622. case SND_SOC_DAPM_PRE_PMU:
  1623. /* sdm audio fifo clock power on */
  1624. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON11, 0x0006);
  1625. /* scrambler clock on enable */
  1626. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON9, 0xcba1);
  1627. /* sdm power on */
  1628. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON11, 0x0003);
  1629. /* sdm fifo enable */
  1630. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON11, 0x000b);
  1631. break;
  1632. case SND_SOC_DAPM_POST_PMD:
  1633. /* DL scrambler disabling sequence */
  1634. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON11, 0x0000);
  1635. regmap_write(priv->regmap, MT6359_AFUNC_AUD_CON9, 0xcba0);
  1636. break;
  1637. default:
  1638. break;
  1639. }
  1640. return 0;
  1641. }
  1642. static int mt_ncp_event(struct snd_soc_dapm_widget *w,
  1643. struct snd_kcontrol *kcontrol,
  1644. int event)
  1645. {
  1646. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1647. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1648. switch (event) {
  1649. case SND_SOC_DAPM_PRE_PMU:
  1650. regmap_write(priv->regmap, MT6359_AFE_NCP_CFG0, 0xc800);
  1651. break;
  1652. default:
  1653. break;
  1654. }
  1655. return 0;
  1656. }
  1657. /* DAPM Widgets */
  1658. static const struct snd_soc_dapm_widget mt6359_dapm_widgets[] = {
  1659. /* Global Supply*/
  1660. SND_SOC_DAPM_SUPPLY_S("CLK_BUF", SUPPLY_SEQ_CLK_BUF,
  1661. MT6359_DCXO_CW12,
  1662. RG_XO_AUDIO_EN_M_SFT, 0, NULL, 0),
  1663. SND_SOC_DAPM_SUPPLY_S("AUDGLB", SUPPLY_SEQ_AUD_GLB,
  1664. MT6359_AUDDEC_ANA_CON13,
  1665. RG_AUDGLB_PWRDN_VA32_SFT, 1, NULL, 0),
  1666. SND_SOC_DAPM_SUPPLY_S("CLKSQ Audio", SUPPLY_SEQ_CLKSQ,
  1667. MT6359_AUDENC_ANA_CON23,
  1668. RG_CLKSQ_EN_SFT, 0, NULL, SND_SOC_DAPM_PRE_PMU),
  1669. SND_SOC_DAPM_SUPPLY_S("AUDNCP_CK", SUPPLY_SEQ_TOP_CK,
  1670. MT6359_AUD_TOP_CKPDN_CON0,
  1671. RG_AUDNCP_CK_PDN_SFT, 1, NULL, 0),
  1672. SND_SOC_DAPM_SUPPLY_S("ZCD13M_CK", SUPPLY_SEQ_TOP_CK,
  1673. MT6359_AUD_TOP_CKPDN_CON0,
  1674. RG_ZCD13M_CK_PDN_SFT, 1, NULL, 0),
  1675. SND_SOC_DAPM_SUPPLY_S("AUD_CK", SUPPLY_SEQ_TOP_CK_LAST,
  1676. MT6359_AUD_TOP_CKPDN_CON0,
  1677. RG_AUD_CK_PDN_SFT, 1, mt_delay_250_event,
  1678. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1679. SND_SOC_DAPM_SUPPLY_S("AUDIF_CK", SUPPLY_SEQ_TOP_CK,
  1680. MT6359_AUD_TOP_CKPDN_CON0,
  1681. RG_AUDIF_CK_PDN_SFT, 1, NULL, 0),
  1682. SND_SOC_DAPM_REGULATOR_SUPPLY("vaud18", 0, 0),
  1683. /* Digital Clock */
  1684. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_AFE_CTL", SUPPLY_SEQ_AUD_TOP_LAST,
  1685. MT6359_AUDIO_TOP_CON0,
  1686. PDN_AFE_CTL_SFT, 1,
  1687. mt_delay_250_event,
  1688. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1689. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_DAC_CTL", SUPPLY_SEQ_AUD_TOP,
  1690. MT6359_AUDIO_TOP_CON0,
  1691. PDN_DAC_CTL_SFT, 1, NULL, 0),
  1692. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_ADC_CTL", SUPPLY_SEQ_AUD_TOP,
  1693. MT6359_AUDIO_TOP_CON0,
  1694. PDN_ADC_CTL_SFT, 1, NULL, 0),
  1695. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_ADDA6_ADC_CTL", SUPPLY_SEQ_AUD_TOP,
  1696. MT6359_AUDIO_TOP_CON0,
  1697. PDN_ADDA6_ADC_CTL_SFT, 1, NULL, 0),
  1698. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_I2S_DL", SUPPLY_SEQ_AUD_TOP,
  1699. MT6359_AUDIO_TOP_CON0,
  1700. PDN_I2S_DL_CTL_SFT, 1, NULL, 0),
  1701. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PWR_CLK", SUPPLY_SEQ_AUD_TOP,
  1702. MT6359_AUDIO_TOP_CON0,
  1703. PWR_CLK_DIS_CTL_SFT, 1, NULL, 0),
  1704. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PDN_AFE_TESTMODEL", SUPPLY_SEQ_AUD_TOP,
  1705. MT6359_AUDIO_TOP_CON0,
  1706. PDN_AFE_TESTMODEL_CTL_SFT, 1, NULL, 0),
  1707. SND_SOC_DAPM_SUPPLY_S("AUDIO_TOP_PDN_RESERVED", SUPPLY_SEQ_AUD_TOP,
  1708. MT6359_AUDIO_TOP_CON0,
  1709. PDN_RESERVED_SFT, 1, NULL, 0),
  1710. SND_SOC_DAPM_SUPPLY_S("SDM", SUPPLY_SEQ_DL_SDM,
  1711. SND_SOC_NOPM, 0, 0,
  1712. mt_sdm_event,
  1713. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1714. SND_SOC_DAPM_SUPPLY_S("SDM_3RD", SUPPLY_SEQ_DL_SDM,
  1715. SND_SOC_NOPM, 0, 0,
  1716. mt_sdm_3rd_event,
  1717. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1718. /* ch123 share SDM FIFO CLK */
  1719. SND_SOC_DAPM_SUPPLY_S("SDM_FIFO_CLK", SUPPLY_SEQ_DL_SDM_FIFO_CLK,
  1720. MT6359_AFUNC_AUD_CON2,
  1721. CCI_AFIFO_CLK_PWDB_SFT, 0,
  1722. NULL, 0),
  1723. SND_SOC_DAPM_SUPPLY_S("NCP", SUPPLY_SEQ_DL_NCP,
  1724. MT6359_AFE_NCP_CFG0,
  1725. RG_NCP_ON_SFT, 0,
  1726. mt_ncp_event,
  1727. SND_SOC_DAPM_PRE_PMU),
  1728. SND_SOC_DAPM_SUPPLY("DL Digital Clock", SND_SOC_NOPM,
  1729. 0, 0, NULL, 0),
  1730. SND_SOC_DAPM_SUPPLY("DL Digital Clock CH_1_2", SND_SOC_NOPM,
  1731. 0, 0, NULL, 0),
  1732. SND_SOC_DAPM_SUPPLY("DL Digital Clock CH_3", SND_SOC_NOPM,
  1733. 0, 0, NULL, 0),
  1734. /* AFE ON */
  1735. SND_SOC_DAPM_SUPPLY_S("AFE_ON", SUPPLY_SEQ_AFE,
  1736. MT6359_AFE_UL_DL_CON0, AFE_ON_SFT, 0,
  1737. NULL, 0),
  1738. /* AIF Rx*/
  1739. SND_SOC_DAPM_AIF_IN("AIF_RX", "AIF1 Playback", 0,
  1740. SND_SOC_NOPM, 0, 0),
  1741. SND_SOC_DAPM_AIF_IN("AIF2_RX", "AIF2 Playback", 0,
  1742. SND_SOC_NOPM, 0, 0),
  1743. SND_SOC_DAPM_SUPPLY_S("AFE_DL_SRC", SUPPLY_SEQ_DL_SRC,
  1744. MT6359_AFE_DL_SRC2_CON0_L,
  1745. DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0,
  1746. NULL, 0),
  1747. /* DL Supply */
  1748. SND_SOC_DAPM_SUPPLY("DL Power Supply", SND_SOC_NOPM,
  1749. 0, 0, NULL, 0),
  1750. SND_SOC_DAPM_SUPPLY_S("ESD_RESIST", SUPPLY_SEQ_DL_ESD_RESIST,
  1751. SND_SOC_NOPM,
  1752. 0, 0,
  1753. mt_esd_resist_event,
  1754. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1755. SND_SOC_DAPM_SUPPLY_S("LDO", SUPPLY_SEQ_DL_LDO,
  1756. MT6359_AUDDEC_ANA_CON14,
  1757. RG_LCLDO_DEC_EN_VA32_SFT, 0,
  1758. NULL, 0),
  1759. SND_SOC_DAPM_SUPPLY_S("LDO_REMOTE", SUPPLY_SEQ_DL_LDO_REMOTE_SENSE,
  1760. MT6359_AUDDEC_ANA_CON14,
  1761. RG_LCLDO_DEC_REMOTE_SENSE_VA18_SFT, 0,
  1762. NULL, 0),
  1763. SND_SOC_DAPM_SUPPLY_S("NV_REGULATOR", SUPPLY_SEQ_DL_NV,
  1764. MT6359_AUDDEC_ANA_CON14,
  1765. RG_NVREG_EN_VAUDP32_SFT, 0,
  1766. mt_delay_100_event, SND_SOC_DAPM_POST_PMU),
  1767. SND_SOC_DAPM_SUPPLY_S("IBIST", SUPPLY_SEQ_DL_IBIST,
  1768. MT6359_AUDDEC_ANA_CON12,
  1769. RG_AUDIBIASPWRDN_VAUDP32_SFT, 1,
  1770. NULL, 0),
  1771. /* DAC */
  1772. SND_SOC_DAPM_MUX("DAC In Mux", SND_SOC_NOPM, 0, 0, &dac_in_mux_control),
  1773. SND_SOC_DAPM_DAC("DACL", NULL, SND_SOC_NOPM, 0, 0),
  1774. SND_SOC_DAPM_DAC("DACR", NULL, SND_SOC_NOPM, 0, 0),
  1775. SND_SOC_DAPM_DAC("DAC_3RD", NULL, SND_SOC_NOPM, 0, 0),
  1776. /* Headphone */
  1777. SND_SOC_DAPM_MUX_E("HP Mux", SND_SOC_NOPM, 0, 0,
  1778. &hp_in_mux_control,
  1779. mt_hp_event,
  1780. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1781. SND_SOC_DAPM_SUPPLY("HP_Supply", SND_SOC_NOPM,
  1782. 0, 0, NULL, 0),
  1783. SND_SOC_DAPM_SUPPLY_S("HP_PULL_DOWN", SUPPLY_SEQ_HP_PULL_DOWN,
  1784. SND_SOC_NOPM,
  1785. 0, 0,
  1786. mt_hp_pull_down_event,
  1787. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1788. SND_SOC_DAPM_SUPPLY_S("HP_MUTE", SUPPLY_SEQ_HP_MUTE,
  1789. SND_SOC_NOPM,
  1790. 0, 0,
  1791. mt_hp_mute_event,
  1792. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1793. SND_SOC_DAPM_SUPPLY_S("HP_DAMP", SUPPLY_SEQ_HP_DAMPING_OFF_RESET_CMFB,
  1794. SND_SOC_NOPM,
  1795. 0, 0,
  1796. mt_hp_damp_event,
  1797. SND_SOC_DAPM_POST_PMD),
  1798. /* Receiver */
  1799. SND_SOC_DAPM_MUX_E("RCV Mux", SND_SOC_NOPM, 0, 0,
  1800. &rcv_in_mux_control,
  1801. mt_rcv_event,
  1802. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1803. /* LOL */
  1804. SND_SOC_DAPM_MUX_E("LOL Mux", SND_SOC_NOPM, 0, 0,
  1805. &lo_in_mux_control,
  1806. mt_lo_event,
  1807. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  1808. /* Outputs */
  1809. SND_SOC_DAPM_OUTPUT("Receiver"),
  1810. SND_SOC_DAPM_OUTPUT("Headphone L"),
  1811. SND_SOC_DAPM_OUTPUT("Headphone R"),
  1812. SND_SOC_DAPM_OUTPUT("Headphone L Ext Spk Amp"),
  1813. SND_SOC_DAPM_OUTPUT("Headphone R Ext Spk Amp"),
  1814. SND_SOC_DAPM_OUTPUT("LINEOUT L"),
  1815. /* SGEN */
  1816. SND_SOC_DAPM_SUPPLY("SGEN DL Enable", MT6359_AFE_SGEN_CFG0,
  1817. SGEN_DAC_EN_CTL_SFT, 0, NULL, 0),
  1818. SND_SOC_DAPM_SUPPLY("SGEN MUTE", MT6359_AFE_SGEN_CFG0,
  1819. SGEN_MUTE_SW_CTL_SFT, 1,
  1820. mt_sgen_event,
  1821. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1822. SND_SOC_DAPM_SUPPLY("SGEN DL SRC", MT6359_AFE_DL_SRC2_CON0_L,
  1823. DL_2_SRC_ON_TMP_CTL_PRE_SFT, 0, NULL, 0),
  1824. SND_SOC_DAPM_INPUT("SGEN DL"),
  1825. /* Uplinks */
  1826. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0,
  1827. SND_SOC_NOPM, 0, 0),
  1828. SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0,
  1829. SND_SOC_NOPM, 0, 0),
  1830. SND_SOC_DAPM_SUPPLY_S("ADC_CLKGEN", SUPPLY_SEQ_ADC_CLKGEN,
  1831. SND_SOC_NOPM, 0, 0,
  1832. mt_adc_clk_gen_event,
  1833. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1834. SND_SOC_DAPM_SUPPLY_S("DCC_CLK", SUPPLY_SEQ_DCC_CLK,
  1835. SND_SOC_NOPM, 0, 0,
  1836. mt_dcc_clk_event,
  1837. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1838. /* Uplinks MUX */
  1839. SND_SOC_DAPM_MUX("AIF Out Mux", SND_SOC_NOPM, 0, 0,
  1840. &aif_out_mux_control),
  1841. SND_SOC_DAPM_MUX("AIF2 Out Mux", SND_SOC_NOPM, 0, 0,
  1842. &aif2_out_mux_control),
  1843. SND_SOC_DAPM_SUPPLY("AIFTX_Supply", SND_SOC_NOPM, 0, 0, NULL, 0),
  1844. SND_SOC_DAPM_SUPPLY_S("MTKAIF_TX", SUPPLY_SEQ_UL_MTKAIF,
  1845. SND_SOC_NOPM, 0, 0,
  1846. mt_mtkaif_tx_event,
  1847. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1848. SND_SOC_DAPM_SUPPLY_S("UL_SRC", SUPPLY_SEQ_UL_SRC,
  1849. MT6359_AFE_UL_SRC_CON0_L,
  1850. UL_SRC_ON_TMP_CTL_SFT, 0,
  1851. NULL, 0),
  1852. SND_SOC_DAPM_SUPPLY_S("UL_SRC_DMIC", SUPPLY_SEQ_UL_SRC_DMIC,
  1853. SND_SOC_NOPM, 0, 0,
  1854. mt_ul_src_dmic_event,
  1855. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1856. SND_SOC_DAPM_SUPPLY_S("UL_SRC_34", SUPPLY_SEQ_UL_SRC,
  1857. MT6359_AFE_ADDA6_UL_SRC_CON0_L,
  1858. ADDA6_UL_SRC_ON_TMP_CTL_SFT, 0,
  1859. NULL, 0),
  1860. SND_SOC_DAPM_SUPPLY_S("UL_SRC_34_DMIC", SUPPLY_SEQ_UL_SRC_DMIC,
  1861. SND_SOC_NOPM, 0, 0,
  1862. mt_ul_src_34_dmic_event,
  1863. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1864. SND_SOC_DAPM_MUX("MISO0_MUX", SND_SOC_NOPM, 0, 0, &miso0_mux_control),
  1865. SND_SOC_DAPM_MUX("MISO1_MUX", SND_SOC_NOPM, 0, 0, &miso1_mux_control),
  1866. SND_SOC_DAPM_MUX("MISO2_MUX", SND_SOC_NOPM, 0, 0, &miso2_mux_control),
  1867. SND_SOC_DAPM_MUX("UL_SRC_MUX", SND_SOC_NOPM, 0, 0,
  1868. &ul_src_mux_control),
  1869. SND_SOC_DAPM_MUX("UL2_SRC_MUX", SND_SOC_NOPM, 0, 0,
  1870. &ul2_src_mux_control),
  1871. SND_SOC_DAPM_MUX("DMIC0_MUX", SND_SOC_NOPM, 0, 0, &dmic0_mux_control),
  1872. SND_SOC_DAPM_MUX("DMIC1_MUX", SND_SOC_NOPM, 0, 0, &dmic1_mux_control),
  1873. SND_SOC_DAPM_MUX("DMIC2_MUX", SND_SOC_NOPM, 0, 0, &dmic2_mux_control),
  1874. SND_SOC_DAPM_MUX_E("ADC_L_Mux", SND_SOC_NOPM, 0, 0,
  1875. &adc_left_mux_control, NULL, 0),
  1876. SND_SOC_DAPM_MUX_E("ADC_R_Mux", SND_SOC_NOPM, 0, 0,
  1877. &adc_right_mux_control, NULL, 0),
  1878. SND_SOC_DAPM_MUX_E("ADC_3_Mux", SND_SOC_NOPM, 0, 0,
  1879. &adc_3_mux_control, NULL, 0),
  1880. SND_SOC_DAPM_ADC("ADC_L", NULL, SND_SOC_NOPM, 0, 0),
  1881. SND_SOC_DAPM_ADC("ADC_R", NULL, SND_SOC_NOPM, 0, 0),
  1882. SND_SOC_DAPM_ADC("ADC_3", NULL, SND_SOC_NOPM, 0, 0),
  1883. SND_SOC_DAPM_SUPPLY_S("ADC_L_EN", SUPPLY_SEQ_UL_ADC,
  1884. MT6359_AUDENC_ANA_CON0,
  1885. RG_AUDADCLPWRUP_SFT, 0,
  1886. mt_adc_l_event,
  1887. SND_SOC_DAPM_POST_PMU),
  1888. SND_SOC_DAPM_SUPPLY_S("ADC_R_EN", SUPPLY_SEQ_UL_ADC,
  1889. MT6359_AUDENC_ANA_CON1,
  1890. RG_AUDADCRPWRUP_SFT, 0,
  1891. mt_adc_r_event,
  1892. SND_SOC_DAPM_POST_PMU),
  1893. SND_SOC_DAPM_SUPPLY_S("ADC_3_EN", SUPPLY_SEQ_UL_ADC,
  1894. MT6359_AUDENC_ANA_CON2,
  1895. RG_AUDADC3PWRUP_SFT, 0,
  1896. mt_adc_3_event,
  1897. SND_SOC_DAPM_POST_PMU),
  1898. SND_SOC_DAPM_MUX_E("PGA_L_Mux", SND_SOC_NOPM, 0, 0,
  1899. &pga_left_mux_control,
  1900. mt_pga_l_mux_event,
  1901. SND_SOC_DAPM_WILL_PMU),
  1902. SND_SOC_DAPM_MUX_E("PGA_R_Mux", SND_SOC_NOPM, 0, 0,
  1903. &pga_right_mux_control,
  1904. mt_pga_r_mux_event,
  1905. SND_SOC_DAPM_WILL_PMU),
  1906. SND_SOC_DAPM_MUX_E("PGA_3_Mux", SND_SOC_NOPM, 0, 0,
  1907. &pga_3_mux_control,
  1908. mt_pga_3_mux_event,
  1909. SND_SOC_DAPM_WILL_PMU),
  1910. SND_SOC_DAPM_PGA("PGA_L", SND_SOC_NOPM, 0, 0, NULL, 0),
  1911. SND_SOC_DAPM_PGA("PGA_R", SND_SOC_NOPM, 0, 0, NULL, 0),
  1912. SND_SOC_DAPM_PGA("PGA_3", SND_SOC_NOPM, 0, 0, NULL, 0),
  1913. SND_SOC_DAPM_SUPPLY_S("PGA_L_EN", SUPPLY_SEQ_UL_PGA,
  1914. MT6359_AUDENC_ANA_CON0,
  1915. RG_AUDPREAMPLON_SFT, 0,
  1916. mt_pga_l_event,
  1917. SND_SOC_DAPM_PRE_PMU |
  1918. SND_SOC_DAPM_POST_PMU |
  1919. SND_SOC_DAPM_POST_PMD),
  1920. SND_SOC_DAPM_SUPPLY_S("PGA_R_EN", SUPPLY_SEQ_UL_PGA,
  1921. MT6359_AUDENC_ANA_CON1,
  1922. RG_AUDPREAMPRON_SFT, 0,
  1923. mt_pga_r_event,
  1924. SND_SOC_DAPM_PRE_PMU |
  1925. SND_SOC_DAPM_POST_PMU |
  1926. SND_SOC_DAPM_POST_PMD),
  1927. SND_SOC_DAPM_SUPPLY_S("PGA_3_EN", SUPPLY_SEQ_UL_PGA,
  1928. MT6359_AUDENC_ANA_CON2,
  1929. RG_AUDPREAMP3ON_SFT, 0,
  1930. mt_pga_3_event,
  1931. SND_SOC_DAPM_PRE_PMU |
  1932. SND_SOC_DAPM_POST_PMU |
  1933. SND_SOC_DAPM_POST_PMD),
  1934. /* UL input */
  1935. SND_SOC_DAPM_INPUT("AIN0"),
  1936. SND_SOC_DAPM_INPUT("AIN1"),
  1937. SND_SOC_DAPM_INPUT("AIN2"),
  1938. SND_SOC_DAPM_INPUT("AIN3"),
  1939. SND_SOC_DAPM_INPUT("AIN0_DMIC"),
  1940. SND_SOC_DAPM_INPUT("AIN2_DMIC"),
  1941. SND_SOC_DAPM_INPUT("AIN3_DMIC"),
  1942. /* mic bias */
  1943. SND_SOC_DAPM_SUPPLY_S("MIC_BIAS_0", SUPPLY_SEQ_MIC_BIAS,
  1944. MT6359_AUDENC_ANA_CON15,
  1945. RG_AUDPWDBMICBIAS0_SFT, 0,
  1946. mt_mic_bias_0_event,
  1947. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1948. SND_SOC_DAPM_SUPPLY_S("MIC_BIAS_1", SUPPLY_SEQ_MIC_BIAS,
  1949. MT6359_AUDENC_ANA_CON16,
  1950. RG_AUDPWDBMICBIAS1_SFT, 0,
  1951. mt_mic_bias_1_event,
  1952. SND_SOC_DAPM_PRE_PMU),
  1953. SND_SOC_DAPM_SUPPLY_S("MIC_BIAS_2", SUPPLY_SEQ_MIC_BIAS,
  1954. MT6359_AUDENC_ANA_CON17,
  1955. RG_AUDPWDBMICBIAS2_SFT, 0,
  1956. mt_mic_bias_2_event,
  1957. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1958. /* dmic */
  1959. SND_SOC_DAPM_SUPPLY_S("DMIC_0", SUPPLY_SEQ_DMIC,
  1960. MT6359_AUDENC_ANA_CON13,
  1961. RG_AUDDIGMICEN_SFT, 0,
  1962. NULL, 0),
  1963. SND_SOC_DAPM_SUPPLY_S("DMIC_1", SUPPLY_SEQ_DMIC,
  1964. MT6359_AUDENC_ANA_CON14,
  1965. RG_AUDDIGMIC1EN_SFT, 0,
  1966. NULL, 0),
  1967. };
  1968. static int mt_dcc_clk_connect(struct snd_soc_dapm_widget *source,
  1969. struct snd_soc_dapm_widget *sink)
  1970. {
  1971. struct snd_soc_dapm_widget *w = sink;
  1972. struct snd_soc_component *cmpnt = snd_soc_dapm_to_component(w->dapm);
  1973. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  1974. if (IS_DCC_BASE(priv->mux_select[MUX_MIC_TYPE_0]) ||
  1975. IS_DCC_BASE(priv->mux_select[MUX_MIC_TYPE_1]) ||
  1976. IS_DCC_BASE(priv->mux_select[MUX_MIC_TYPE_2]))
  1977. return 1;
  1978. else
  1979. return 0;
  1980. }
  1981. static const struct snd_soc_dapm_route mt6359_dapm_routes[] = {
  1982. /* Capture */
  1983. {"AIFTX_Supply", NULL, "CLK_BUF"},
  1984. {"AIFTX_Supply", NULL, "vaud18"},
  1985. {"AIFTX_Supply", NULL, "AUDGLB"},
  1986. {"AIFTX_Supply", NULL, "CLKSQ Audio"},
  1987. {"AIFTX_Supply", NULL, "AUD_CK"},
  1988. {"AIFTX_Supply", NULL, "AUDIF_CK"},
  1989. {"AIFTX_Supply", NULL, "AUDIO_TOP_AFE_CTL"},
  1990. {"AIFTX_Supply", NULL, "AUDIO_TOP_PWR_CLK"},
  1991. {"AIFTX_Supply", NULL, "AUDIO_TOP_PDN_RESERVED"},
  1992. {"AIFTX_Supply", NULL, "AUDIO_TOP_I2S_DL"},
  1993. /*
  1994. * *_ADC_CTL should enable only if UL_SRC in use,
  1995. * but dm ck may be needed even UL_SRC_x not in use
  1996. */
  1997. {"AIFTX_Supply", NULL, "AUDIO_TOP_ADC_CTL"},
  1998. {"AIFTX_Supply", NULL, "AUDIO_TOP_ADDA6_ADC_CTL"},
  1999. {"AIFTX_Supply", NULL, "AFE_ON"},
  2000. /* ul ch 12 */
  2001. {"AIF1TX", NULL, "AIF Out Mux"},
  2002. {"AIF1TX", NULL, "AIFTX_Supply"},
  2003. {"AIF1TX", NULL, "MTKAIF_TX"},
  2004. {"AIF2TX", NULL, "AIF2 Out Mux"},
  2005. {"AIF2TX", NULL, "AIFTX_Supply"},
  2006. {"AIF2TX", NULL, "MTKAIF_TX"},
  2007. {"AIF Out Mux", "Normal Path", "MISO0_MUX"},
  2008. {"AIF Out Mux", "Normal Path", "MISO1_MUX"},
  2009. {"AIF2 Out Mux", "Normal Path", "MISO2_MUX"},
  2010. {"MISO0_MUX", "UL1_CH1", "UL_SRC_MUX"},
  2011. {"MISO0_MUX", "UL1_CH2", "UL_SRC_MUX"},
  2012. {"MISO0_MUX", "UL2_CH1", "UL2_SRC_MUX"},
  2013. {"MISO0_MUX", "UL2_CH2", "UL2_SRC_MUX"},
  2014. {"MISO1_MUX", "UL1_CH1", "UL_SRC_MUX"},
  2015. {"MISO1_MUX", "UL1_CH2", "UL_SRC_MUX"},
  2016. {"MISO1_MUX", "UL2_CH1", "UL2_SRC_MUX"},
  2017. {"MISO1_MUX", "UL2_CH2", "UL2_SRC_MUX"},
  2018. {"MISO2_MUX", "UL1_CH1", "UL_SRC_MUX"},
  2019. {"MISO2_MUX", "UL1_CH2", "UL_SRC_MUX"},
  2020. {"MISO2_MUX", "UL2_CH1", "UL2_SRC_MUX"},
  2021. {"MISO2_MUX", "UL2_CH2", "UL2_SRC_MUX"},
  2022. {"UL_SRC_MUX", "AMIC", "ADC_L"},
  2023. {"UL_SRC_MUX", "AMIC", "ADC_R"},
  2024. {"UL_SRC_MUX", "DMIC", "DMIC0_MUX"},
  2025. {"UL_SRC_MUX", "DMIC", "DMIC1_MUX"},
  2026. {"UL_SRC_MUX", NULL, "UL_SRC"},
  2027. {"UL2_SRC_MUX", "AMIC", "ADC_3"},
  2028. {"UL2_SRC_MUX", "DMIC", "DMIC2_MUX"},
  2029. {"UL2_SRC_MUX", NULL, "UL_SRC_34"},
  2030. {"DMIC0_MUX", "DMIC_DATA0", "AIN0_DMIC"},
  2031. {"DMIC0_MUX", "DMIC_DATA1_L", "AIN2_DMIC"},
  2032. {"DMIC0_MUX", "DMIC_DATA1_L_1", "AIN2_DMIC"},
  2033. {"DMIC0_MUX", "DMIC_DATA1_R", "AIN3_DMIC"},
  2034. {"DMIC1_MUX", "DMIC_DATA0", "AIN0_DMIC"},
  2035. {"DMIC1_MUX", "DMIC_DATA1_L", "AIN2_DMIC"},
  2036. {"DMIC1_MUX", "DMIC_DATA1_L_1", "AIN2_DMIC"},
  2037. {"DMIC1_MUX", "DMIC_DATA1_R", "AIN3_DMIC"},
  2038. {"DMIC2_MUX", "DMIC_DATA0", "AIN0_DMIC"},
  2039. {"DMIC2_MUX", "DMIC_DATA1_L", "AIN2_DMIC"},
  2040. {"DMIC2_MUX", "DMIC_DATA1_L_1", "AIN2_DMIC"},
  2041. {"DMIC2_MUX", "DMIC_DATA1_R", "AIN3_DMIC"},
  2042. {"DMIC0_MUX", NULL, "UL_SRC_DMIC"},
  2043. {"DMIC1_MUX", NULL, "UL_SRC_DMIC"},
  2044. {"DMIC2_MUX", NULL, "UL_SRC_34_DMIC"},
  2045. {"AIN0_DMIC", NULL, "DMIC_0"},
  2046. {"AIN2_DMIC", NULL, "DMIC_1"},
  2047. {"AIN3_DMIC", NULL, "DMIC_1"},
  2048. {"AIN0_DMIC", NULL, "MIC_BIAS_0"},
  2049. {"AIN2_DMIC", NULL, "MIC_BIAS_2"},
  2050. {"AIN3_DMIC", NULL, "MIC_BIAS_2"},
  2051. /* adc */
  2052. {"ADC_L", NULL, "ADC_L_Mux"},
  2053. {"ADC_L", NULL, "ADC_CLKGEN"},
  2054. {"ADC_L", NULL, "ADC_L_EN"},
  2055. {"ADC_R", NULL, "ADC_R_Mux"},
  2056. {"ADC_R", NULL, "ADC_CLKGEN"},
  2057. {"ADC_R", NULL, "ADC_R_EN"},
  2058. /*
  2059. * amic fifo ch1/2 clk from ADC_L,
  2060. * enable ADC_L even use ADC_R only
  2061. */
  2062. {"ADC_R", NULL, "ADC_L_EN"},
  2063. {"ADC_3", NULL, "ADC_3_Mux"},
  2064. {"ADC_3", NULL, "ADC_CLKGEN"},
  2065. {"ADC_3", NULL, "ADC_3_EN"},
  2066. {"ADC_L_Mux", "Left Preamplifier", "PGA_L"},
  2067. {"ADC_R_Mux", "Right Preamplifier", "PGA_R"},
  2068. {"ADC_3_Mux", "Preamplifier", "PGA_3"},
  2069. {"PGA_L", NULL, "PGA_L_Mux"},
  2070. {"PGA_L", NULL, "PGA_L_EN"},
  2071. {"PGA_R", NULL, "PGA_R_Mux"},
  2072. {"PGA_R", NULL, "PGA_R_EN"},
  2073. {"PGA_3", NULL, "PGA_3_Mux"},
  2074. {"PGA_3", NULL, "PGA_3_EN"},
  2075. {"PGA_L", NULL, "DCC_CLK", mt_dcc_clk_connect},
  2076. {"PGA_R", NULL, "DCC_CLK", mt_dcc_clk_connect},
  2077. {"PGA_3", NULL, "DCC_CLK", mt_dcc_clk_connect},
  2078. {"PGA_L_Mux", "AIN0", "AIN0"},
  2079. {"PGA_L_Mux", "AIN1", "AIN1"},
  2080. {"PGA_R_Mux", "AIN0", "AIN0"},
  2081. {"PGA_R_Mux", "AIN2", "AIN2"},
  2082. {"PGA_R_Mux", "AIN3", "AIN3"},
  2083. {"PGA_3_Mux", "AIN2", "AIN2"},
  2084. {"PGA_3_Mux", "AIN3", "AIN3"},
  2085. {"AIN0", NULL, "MIC_BIAS_0"},
  2086. {"AIN1", NULL, "MIC_BIAS_1"},
  2087. {"AIN2", NULL, "MIC_BIAS_0"},
  2088. {"AIN2", NULL, "MIC_BIAS_2"},
  2089. {"AIN3", NULL, "MIC_BIAS_2"},
  2090. /* DL Supply */
  2091. {"DL Power Supply", NULL, "CLK_BUF"},
  2092. {"DL Power Supply", NULL, "vaud18"},
  2093. {"DL Power Supply", NULL, "AUDGLB"},
  2094. {"DL Power Supply", NULL, "CLKSQ Audio"},
  2095. {"DL Power Supply", NULL, "AUDNCP_CK"},
  2096. {"DL Power Supply", NULL, "ZCD13M_CK"},
  2097. {"DL Power Supply", NULL, "AUD_CK"},
  2098. {"DL Power Supply", NULL, "AUDIF_CK"},
  2099. {"DL Power Supply", NULL, "ESD_RESIST"},
  2100. {"DL Power Supply", NULL, "LDO"},
  2101. {"DL Power Supply", NULL, "LDO_REMOTE"},
  2102. {"DL Power Supply", NULL, "NV_REGULATOR"},
  2103. {"DL Power Supply", NULL, "IBIST"},
  2104. /* DL Digital Supply */
  2105. {"DL Digital Clock", NULL, "AUDIO_TOP_AFE_CTL"},
  2106. {"DL Digital Clock", NULL, "AUDIO_TOP_DAC_CTL"},
  2107. {"DL Digital Clock", NULL, "AUDIO_TOP_PWR_CLK"},
  2108. {"DL Digital Clock", NULL, "AUDIO_TOP_PDN_RESERVED"},
  2109. {"DL Digital Clock", NULL, "SDM_FIFO_CLK"},
  2110. {"DL Digital Clock", NULL, "NCP"},
  2111. {"DL Digital Clock", NULL, "AFE_ON"},
  2112. {"DL Digital Clock", NULL, "AFE_DL_SRC"},
  2113. {"DL Digital Clock CH_1_2", NULL, "DL Digital Clock"},
  2114. {"DL Digital Clock CH_1_2", NULL, "SDM"},
  2115. {"DL Digital Clock CH_3", NULL, "DL Digital Clock"},
  2116. {"DL Digital Clock CH_3", NULL, "SDM_3RD"},
  2117. {"AIF_RX", NULL, "DL Digital Clock CH_1_2"},
  2118. {"AIF2_RX", NULL, "DL Digital Clock CH_3"},
  2119. /* DL Path */
  2120. {"DAC In Mux", "Normal Path", "AIF_RX"},
  2121. {"DAC In Mux", "Sgen", "SGEN DL"},
  2122. {"SGEN DL", NULL, "SGEN DL SRC"},
  2123. {"SGEN DL", NULL, "SGEN MUTE"},
  2124. {"SGEN DL", NULL, "SGEN DL Enable"},
  2125. {"SGEN DL", NULL, "DL Digital Clock CH_1_2"},
  2126. {"SGEN DL", NULL, "DL Digital Clock CH_3"},
  2127. {"SGEN DL", NULL, "AUDIO_TOP_PDN_AFE_TESTMODEL"},
  2128. {"DACL", NULL, "DAC In Mux"},
  2129. {"DACL", NULL, "DL Power Supply"},
  2130. {"DACR", NULL, "DAC In Mux"},
  2131. {"DACR", NULL, "DL Power Supply"},
  2132. /* DAC 3RD */
  2133. {"DAC In Mux", "Normal Path", "AIF2_RX"},
  2134. {"DAC_3RD", NULL, "DAC In Mux"},
  2135. {"DAC_3RD", NULL, "DL Power Supply"},
  2136. /* Lineout Path */
  2137. {"LOL Mux", "Playback", "DAC_3RD"},
  2138. {"LINEOUT L", NULL, "LOL Mux"},
  2139. /* Headphone Path */
  2140. {"HP_Supply", NULL, "HP_PULL_DOWN"},
  2141. {"HP_Supply", NULL, "HP_MUTE"},
  2142. {"HP_Supply", NULL, "HP_DAMP"},
  2143. {"HP Mux", NULL, "HP_Supply"},
  2144. {"HP Mux", "Audio Playback", "DACL"},
  2145. {"HP Mux", "Audio Playback", "DACR"},
  2146. {"HP Mux", "HP Impedance", "DACL"},
  2147. {"HP Mux", "HP Impedance", "DACR"},
  2148. {"HP Mux", "LoudSPK Playback", "DACL"},
  2149. {"HP Mux", "LoudSPK Playback", "DACR"},
  2150. {"Headphone L", NULL, "HP Mux"},
  2151. {"Headphone R", NULL, "HP Mux"},
  2152. {"Headphone L Ext Spk Amp", NULL, "HP Mux"},
  2153. {"Headphone R Ext Spk Amp", NULL, "HP Mux"},
  2154. /* Receiver Path */
  2155. {"RCV Mux", "Voice Playback", "DACL"},
  2156. {"Receiver", NULL, "RCV Mux"},
  2157. };
  2158. static int mt6359_codec_dai_hw_params(struct snd_pcm_substream *substream,
  2159. struct snd_pcm_hw_params *params,
  2160. struct snd_soc_dai *dai)
  2161. {
  2162. struct snd_soc_component *cmpnt = dai->component;
  2163. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  2164. unsigned int rate = params_rate(params);
  2165. int id = dai->id;
  2166. dev_dbg(priv->dev, "%s(), id %d, substream->stream %d, rate %d, number %d\n",
  2167. __func__, id, substream->stream, rate, substream->number);
  2168. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  2169. priv->dl_rate[id] = rate;
  2170. else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  2171. priv->ul_rate[id] = rate;
  2172. return 0;
  2173. }
  2174. static int mt6359_codec_dai_startup(struct snd_pcm_substream *substream,
  2175. struct snd_soc_dai *dai)
  2176. {
  2177. struct snd_soc_component *cmpnt = dai->component;
  2178. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  2179. dev_dbg(priv->dev, "%s stream %d\n", __func__, substream->stream);
  2180. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  2181. mt6359_set_playback_gpio(priv);
  2182. else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  2183. mt6359_set_capture_gpio(priv);
  2184. return 0;
  2185. }
  2186. static void mt6359_codec_dai_shutdown(struct snd_pcm_substream *substream,
  2187. struct snd_soc_dai *dai)
  2188. {
  2189. struct snd_soc_component *cmpnt = dai->component;
  2190. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  2191. dev_dbg(priv->dev, "%s stream %d\n", __func__, substream->stream);
  2192. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  2193. mt6359_reset_playback_gpio(priv);
  2194. else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  2195. mt6359_reset_capture_gpio(priv);
  2196. }
  2197. static const struct snd_soc_dai_ops mt6359_codec_dai_ops = {
  2198. .hw_params = mt6359_codec_dai_hw_params,
  2199. .startup = mt6359_codec_dai_startup,
  2200. .shutdown = mt6359_codec_dai_shutdown,
  2201. };
  2202. #define MT6359_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_U16_LE |\
  2203. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_U24_LE |\
  2204. SNDRV_PCM_FMTBIT_S32_LE | SNDRV_PCM_FMTBIT_U32_LE)
  2205. static struct snd_soc_dai_driver mt6359_dai_driver[] = {
  2206. {
  2207. .id = MT6359_AIF_1,
  2208. .name = "mt6359-snd-codec-aif1",
  2209. .playback = {
  2210. .stream_name = "AIF1 Playback",
  2211. .channels_min = 1,
  2212. .channels_max = 2,
  2213. .rates = SNDRV_PCM_RATE_8000_48000 |
  2214. SNDRV_PCM_RATE_96000 |
  2215. SNDRV_PCM_RATE_192000,
  2216. .formats = MT6359_FORMATS,
  2217. },
  2218. .capture = {
  2219. .stream_name = "AIF1 Capture",
  2220. .channels_min = 1,
  2221. .channels_max = 2,
  2222. .rates = SNDRV_PCM_RATE_8000 |
  2223. SNDRV_PCM_RATE_16000 |
  2224. SNDRV_PCM_RATE_32000 |
  2225. SNDRV_PCM_RATE_48000 |
  2226. SNDRV_PCM_RATE_96000 |
  2227. SNDRV_PCM_RATE_192000,
  2228. .formats = MT6359_FORMATS,
  2229. },
  2230. .ops = &mt6359_codec_dai_ops,
  2231. },
  2232. {
  2233. .id = MT6359_AIF_2,
  2234. .name = "mt6359-snd-codec-aif2",
  2235. .playback = {
  2236. .stream_name = "AIF2 Playback",
  2237. .channels_min = 1,
  2238. .channels_max = 2,
  2239. .rates = SNDRV_PCM_RATE_8000_48000 |
  2240. SNDRV_PCM_RATE_96000 |
  2241. SNDRV_PCM_RATE_192000,
  2242. .formats = MT6359_FORMATS,
  2243. },
  2244. .capture = {
  2245. .stream_name = "AIF2 Capture",
  2246. .channels_min = 1,
  2247. .channels_max = 2,
  2248. .rates = SNDRV_PCM_RATE_8000 |
  2249. SNDRV_PCM_RATE_16000 |
  2250. SNDRV_PCM_RATE_32000 |
  2251. SNDRV_PCM_RATE_48000,
  2252. .formats = MT6359_FORMATS,
  2253. },
  2254. .ops = &mt6359_codec_dai_ops,
  2255. },
  2256. };
  2257. static int mt6359_codec_init_reg(struct snd_soc_component *cmpnt)
  2258. {
  2259. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  2260. /* enable clk buf */
  2261. regmap_update_bits(priv->regmap, MT6359_DCXO_CW12,
  2262. 0x1 << RG_XO_AUDIO_EN_M_SFT,
  2263. 0x1 << RG_XO_AUDIO_EN_M_SFT);
  2264. /* set those not controlled by dapm widget */
  2265. /* audio clk source from internal dcxo */
  2266. regmap_update_bits(priv->regmap, MT6359_AUDENC_ANA_CON23,
  2267. RG_CLKSQ_IN_SEL_TEST_MASK_SFT,
  2268. 0x0);
  2269. /* Disable HeadphoneL/HeadphoneR short circuit protection */
  2270. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  2271. RG_AUDHPLSCDISABLE_VAUDP32_MASK_SFT,
  2272. 0x1 << RG_AUDHPLSCDISABLE_VAUDP32_SFT);
  2273. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON0,
  2274. RG_AUDHPRSCDISABLE_VAUDP32_MASK_SFT,
  2275. 0x1 << RG_AUDHPRSCDISABLE_VAUDP32_SFT);
  2276. /* Disable voice short circuit protection */
  2277. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON6,
  2278. RG_AUDHSSCDISABLE_VAUDP32_MASK_SFT,
  2279. 0x1 << RG_AUDHSSCDISABLE_VAUDP32_SFT);
  2280. /* disable LO buffer left short circuit protection */
  2281. regmap_update_bits(priv->regmap, MT6359_AUDDEC_ANA_CON7,
  2282. RG_AUDLOLSCDISABLE_VAUDP32_MASK_SFT,
  2283. 0x1 << RG_AUDLOLSCDISABLE_VAUDP32_SFT);
  2284. /* set gpio */
  2285. mt6359_reset_playback_gpio(priv);
  2286. mt6359_reset_capture_gpio(priv);
  2287. /* hp hifi mode, default normal mode */
  2288. priv->hp_hifi_mode = 0;
  2289. /* Disable AUD_ZCD */
  2290. zcd_disable(priv);
  2291. /* disable clk buf */
  2292. regmap_update_bits(priv->regmap, MT6359_DCXO_CW12,
  2293. 0x1 << RG_XO_AUDIO_EN_M_SFT,
  2294. 0x0 << RG_XO_AUDIO_EN_M_SFT);
  2295. return 0;
  2296. }
  2297. static int mt6359_codec_probe(struct snd_soc_component *cmpnt)
  2298. {
  2299. struct mt6359_priv *priv = snd_soc_component_get_drvdata(cmpnt);
  2300. snd_soc_component_init_regmap(cmpnt, priv->regmap);
  2301. return mt6359_codec_init_reg(cmpnt);
  2302. }
  2303. static void mt6359_codec_remove(struct snd_soc_component *cmpnt)
  2304. {
  2305. cmpnt->regmap = NULL;
  2306. }
  2307. static const DECLARE_TLV_DB_SCALE(hp_playback_tlv, -2200, 100, 0);
  2308. static const DECLARE_TLV_DB_SCALE(playback_tlv, -1000, 100, 0);
  2309. static const DECLARE_TLV_DB_SCALE(capture_tlv, 0, 600, 0);
  2310. static const struct snd_kcontrol_new mt6359_snd_controls[] = {
  2311. /* dl pga gain */
  2312. SOC_DOUBLE_EXT_TLV("Headset Volume",
  2313. MT6359_ZCD_CON2, 0, 7, 0x1E, 0,
  2314. snd_soc_get_volsw, mt6359_put_volsw,
  2315. hp_playback_tlv),
  2316. SOC_DOUBLE_EXT_TLV("Lineout Volume",
  2317. MT6359_ZCD_CON1, 0, 7, 0x12, 0,
  2318. snd_soc_get_volsw, mt6359_put_volsw, playback_tlv),
  2319. SOC_SINGLE_EXT_TLV("Handset Volume",
  2320. MT6359_ZCD_CON3, 0, 0x12, 0,
  2321. snd_soc_get_volsw, mt6359_put_volsw, playback_tlv),
  2322. /* ul pga gain */
  2323. SOC_SINGLE_EXT_TLV("PGA1 Volume",
  2324. MT6359_AUDENC_ANA_CON0, RG_AUDPREAMPLGAIN_SFT, 4, 0,
  2325. snd_soc_get_volsw, mt6359_put_volsw, capture_tlv),
  2326. SOC_SINGLE_EXT_TLV("PGA2 Volume",
  2327. MT6359_AUDENC_ANA_CON1, RG_AUDPREAMPRGAIN_SFT, 4, 0,
  2328. snd_soc_get_volsw, mt6359_put_volsw, capture_tlv),
  2329. SOC_SINGLE_EXT_TLV("PGA3 Volume",
  2330. MT6359_AUDENC_ANA_CON2, RG_AUDPREAMP3GAIN_SFT, 4, 0,
  2331. snd_soc_get_volsw, mt6359_put_volsw, capture_tlv),
  2332. };
  2333. static const struct snd_soc_component_driver mt6359_soc_component_driver = {
  2334. .name = CODEC_MT6359_NAME,
  2335. .probe = mt6359_codec_probe,
  2336. .remove = mt6359_codec_remove,
  2337. .controls = mt6359_snd_controls,
  2338. .num_controls = ARRAY_SIZE(mt6359_snd_controls),
  2339. .dapm_widgets = mt6359_dapm_widgets,
  2340. .num_dapm_widgets = ARRAY_SIZE(mt6359_dapm_widgets),
  2341. .dapm_routes = mt6359_dapm_routes,
  2342. .num_dapm_routes = ARRAY_SIZE(mt6359_dapm_routes),
  2343. .endianness = 1,
  2344. };
  2345. static int mt6359_parse_dt(struct mt6359_priv *priv)
  2346. {
  2347. int ret;
  2348. struct device *dev = priv->dev;
  2349. struct device_node *np;
  2350. np = of_get_child_by_name(dev->parent->of_node, "mt6359codec");
  2351. if (!np)
  2352. return -EINVAL;
  2353. ret = of_property_read_u32(np, "mediatek,dmic-mode",
  2354. &priv->dmic_one_wire_mode);
  2355. if (ret) {
  2356. dev_info(priv->dev,
  2357. "%s() failed to read dmic-mode, use default (0)\n",
  2358. __func__);
  2359. priv->dmic_one_wire_mode = 0;
  2360. }
  2361. ret = of_property_read_u32(np, "mediatek,mic-type-0",
  2362. &priv->mux_select[MUX_MIC_TYPE_0]);
  2363. if (ret) {
  2364. dev_info(priv->dev,
  2365. "%s() failed to read mic-type-0, use default (%d)\n",
  2366. __func__, MIC_TYPE_MUX_IDLE);
  2367. priv->mux_select[MUX_MIC_TYPE_0] = MIC_TYPE_MUX_IDLE;
  2368. }
  2369. ret = of_property_read_u32(np, "mediatek,mic-type-1",
  2370. &priv->mux_select[MUX_MIC_TYPE_1]);
  2371. if (ret) {
  2372. dev_info(priv->dev,
  2373. "%s() failed to read mic-type-1, use default (%d)\n",
  2374. __func__, MIC_TYPE_MUX_IDLE);
  2375. priv->mux_select[MUX_MIC_TYPE_1] = MIC_TYPE_MUX_IDLE;
  2376. }
  2377. ret = of_property_read_u32(np, "mediatek,mic-type-2",
  2378. &priv->mux_select[MUX_MIC_TYPE_2]);
  2379. of_node_put(np);
  2380. if (ret) {
  2381. dev_info(priv->dev,
  2382. "%s() failed to read mic-type-2, use default (%d)\n",
  2383. __func__, MIC_TYPE_MUX_IDLE);
  2384. priv->mux_select[MUX_MIC_TYPE_2] = MIC_TYPE_MUX_IDLE;
  2385. }
  2386. return 0;
  2387. }
  2388. static int mt6359_platform_driver_probe(struct platform_device *pdev)
  2389. {
  2390. struct mt6359_priv *priv;
  2391. int ret;
  2392. struct mt6397_chip *mt6397 = dev_get_drvdata(pdev->dev.parent);
  2393. dev_dbg(&pdev->dev, "%s(), dev name %s\n",
  2394. __func__, dev_name(&pdev->dev));
  2395. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  2396. if (!priv)
  2397. return -ENOMEM;
  2398. priv->regmap = mt6397->regmap;
  2399. if (IS_ERR(priv->regmap))
  2400. return PTR_ERR(priv->regmap);
  2401. dev_set_drvdata(&pdev->dev, priv);
  2402. priv->dev = &pdev->dev;
  2403. ret = mt6359_parse_dt(priv);
  2404. if (ret) {
  2405. dev_warn(&pdev->dev, "%s() failed to parse dts\n", __func__);
  2406. return ret;
  2407. }
  2408. return devm_snd_soc_register_component(&pdev->dev,
  2409. &mt6359_soc_component_driver,
  2410. mt6359_dai_driver,
  2411. ARRAY_SIZE(mt6359_dai_driver));
  2412. }
  2413. static struct platform_driver mt6359_platform_driver = {
  2414. .driver = {
  2415. .name = "mt6359-sound",
  2416. },
  2417. .probe = mt6359_platform_driver_probe,
  2418. };
  2419. module_platform_driver(mt6359_platform_driver)
  2420. /* Module information */
  2421. MODULE_DESCRIPTION("MT6359 ALSA SoC codec driver");
  2422. MODULE_AUTHOR("KaiChieh Chuang <[email protected]>");
  2423. MODULE_AUTHOR("Eason Yen <[email protected]>");
  2424. MODULE_LICENSE("GPL v2");