hal2.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. #ifndef __HAL2_H
  3. #define __HAL2_H
  4. /*
  5. * Driver for HAL2 sound processors
  6. * Copyright (c) 1999 Ulf Carlsson <[email protected]>
  7. * Copyright (c) 2001, 2002, 2003 Ladislav Michl <[email protected]>
  8. */
  9. #include <linux/types.h>
  10. /* Indirect status register */
  11. #define H2_ISR_TSTATUS 0x01 /* RO: transaction status 1=busy */
  12. #define H2_ISR_USTATUS 0x02 /* RO: utime status bit 1=armed */
  13. #define H2_ISR_QUAD_MODE 0x04 /* codec mode 0=indigo 1=quad */
  14. #define H2_ISR_GLOBAL_RESET_N 0x08 /* chip global reset 0=reset */
  15. #define H2_ISR_CODEC_RESET_N 0x10 /* codec/synth reset 0=reset */
  16. /* Revision register */
  17. #define H2_REV_AUDIO_PRESENT 0x8000 /* RO: audio present 0=present */
  18. #define H2_REV_BOARD_M 0x7000 /* RO: bits 14:12, board revision */
  19. #define H2_REV_MAJOR_CHIP_M 0x00F0 /* RO: bits 7:4, major chip revision */
  20. #define H2_REV_MINOR_CHIP_M 0x000F /* RO: bits 3:0, minor chip revision */
  21. /* Indirect address register */
  22. /*
  23. * Address of indirect internal register to be accessed. A write to this
  24. * register initiates read or write access to the indirect registers in the
  25. * HAL2. Note that there af four indirect data registers for write access to
  26. * registers larger than 16 byte.
  27. */
  28. #define H2_IAR_TYPE_M 0xF000 /* bits 15:12, type of functional */
  29. /* block the register resides in */
  30. /* 1=DMA Port */
  31. /* 9=Global DMA Control */
  32. /* 2=Bresenham */
  33. /* 3=Unix Timer */
  34. #define H2_IAR_NUM_M 0x0F00 /* bits 11:8 instance of the */
  35. /* blockin which the indirect */
  36. /* register resides */
  37. /* If IAR_TYPE_M=DMA Port: */
  38. /* 1=Synth In */
  39. /* 2=AES In */
  40. /* 3=AES Out */
  41. /* 4=DAC Out */
  42. /* 5=ADC Out */
  43. /* 6=Synth Control */
  44. /* If IAR_TYPE_M=Global DMA Control: */
  45. /* 1=Control */
  46. /* If IAR_TYPE_M=Bresenham: */
  47. /* 1=Bresenham Clock Gen 1 */
  48. /* 2=Bresenham Clock Gen 2 */
  49. /* 3=Bresenham Clock Gen 3 */
  50. /* If IAR_TYPE_M=Unix Timer: */
  51. /* 1=Unix Timer */
  52. #define H2_IAR_ACCESS_SELECT 0x0080 /* 1=read 0=write */
  53. #define H2_IAR_PARAM 0x000C /* Parameter Select */
  54. #define H2_IAR_RB_INDEX_M 0x0003 /* Read Back Index */
  55. /* 00:word0 */
  56. /* 01:word1 */
  57. /* 10:word2 */
  58. /* 11:word3 */
  59. /*
  60. * HAL2 internal addressing
  61. *
  62. * The HAL2 has "indirect registers" (idr) which are accessed by writing to the
  63. * Indirect Data registers. Write the address to the Indirect Address register
  64. * to transfer the data.
  65. *
  66. * We define the H2IR_* to the read address and H2IW_* to the write address and
  67. * H2I_* to be fields in whatever register is referred to.
  68. *
  69. * When we write to indirect registers which are larger than one word (16 bit)
  70. * we have to fill more than one indirect register before writing. When we read
  71. * back however we have to read several times, each time with different Read
  72. * Back Indexes (there are defs for doing this easily).
  73. */
  74. /*
  75. * Relay Control
  76. */
  77. #define H2I_RELAY_C 0x9100
  78. #define H2I_RELAY_C_STATE 0x01 /* state of RELAY pin signal */
  79. /* DMA port enable */
  80. #define H2I_DMA_PORT_EN 0x9104
  81. #define H2I_DMA_PORT_EN_SY_IN 0x01 /* Synth_in DMA port */
  82. #define H2I_DMA_PORT_EN_AESRX 0x02 /* AES receiver DMA port */
  83. #define H2I_DMA_PORT_EN_AESTX 0x04 /* AES transmitter DMA port */
  84. #define H2I_DMA_PORT_EN_CODECTX 0x08 /* CODEC transmit DMA port */
  85. #define H2I_DMA_PORT_EN_CODECR 0x10 /* CODEC receive DMA port */
  86. #define H2I_DMA_END 0x9108 /* global dma endian select */
  87. #define H2I_DMA_END_SY_IN 0x01 /* Synth_in DMA port */
  88. #define H2I_DMA_END_AESRX 0x02 /* AES receiver DMA port */
  89. #define H2I_DMA_END_AESTX 0x04 /* AES transmitter DMA port */
  90. #define H2I_DMA_END_CODECTX 0x08 /* CODEC transmit DMA port */
  91. #define H2I_DMA_END_CODECR 0x10 /* CODEC receive DMA port */
  92. /* 0=b_end 1=l_end */
  93. #define H2I_DMA_DRV 0x910C /* global PBUS DMA enable */
  94. #define H2I_SYNTH_C 0x1104 /* Synth DMA control */
  95. #define H2I_AESRX_C 0x1204 /* AES RX dma control */
  96. #define H2I_C_TS_EN 0x20 /* Timestamp enable */
  97. #define H2I_C_TS_FRMT 0x40 /* Timestamp format */
  98. #define H2I_C_NAUDIO 0x80 /* Sign extend */
  99. /* AESRX CTL, 16 bit */
  100. #define H2I_AESTX_C 0x1304 /* AES TX DMA control */
  101. #define H2I_AESTX_C_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */
  102. #define H2I_AESTX_C_CLKID_M 0x18
  103. #define H2I_AESTX_C_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */
  104. #define H2I_AESTX_C_DATAT_M 0x300
  105. /* CODEC registers */
  106. #define H2I_DAC_C1 0x1404 /* DAC DMA control, 16 bit */
  107. #define H2I_DAC_C2 0x1408 /* DAC DMA control, 32 bit */
  108. #define H2I_ADC_C1 0x1504 /* ADC DMA control, 16 bit */
  109. #define H2I_ADC_C2 0x1508 /* ADC DMA control, 32 bit */
  110. /* Bits in CTL1 register */
  111. #define H2I_C1_DMA_SHIFT 0 /* DMA channel */
  112. #define H2I_C1_DMA_M 0x7
  113. #define H2I_C1_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */
  114. #define H2I_C1_CLKID_M 0x18
  115. #define H2I_C1_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */
  116. #define H2I_C1_DATAT_M 0x300
  117. /* Bits in CTL2 register */
  118. #define H2I_C2_R_GAIN_SHIFT 0 /* right a/d input gain */
  119. #define H2I_C2_R_GAIN_M 0xf
  120. #define H2I_C2_L_GAIN_SHIFT 4 /* left a/d input gain */
  121. #define H2I_C2_L_GAIN_M 0xf0
  122. #define H2I_C2_R_SEL 0x100 /* right input select */
  123. #define H2I_C2_L_SEL 0x200 /* left input select */
  124. #define H2I_C2_MUTE 0x400 /* mute */
  125. #define H2I_C2_DO1 0x00010000 /* digital output port bit 0 */
  126. #define H2I_C2_DO2 0x00020000 /* digital output port bit 1 */
  127. #define H2I_C2_R_ATT_SHIFT 18 /* right d/a output - */
  128. #define H2I_C2_R_ATT_M 0x007c0000 /* attenuation */
  129. #define H2I_C2_L_ATT_SHIFT 23 /* left d/a output - */
  130. #define H2I_C2_L_ATT_M 0x0f800000 /* attenuation */
  131. #define H2I_SYNTH_MAP_C 0x1104 /* synth dma handshake ctrl */
  132. /* Clock generator CTL 1, 16 bit */
  133. #define H2I_BRES1_C1 0x2104
  134. #define H2I_BRES2_C1 0x2204
  135. #define H2I_BRES3_C1 0x2304
  136. #define H2I_BRES_C1_SHIFT 0 /* 0=48.0 1=44.1 2=aes_rx */
  137. #define H2I_BRES_C1_M 0x03
  138. /* Clock generator CTL 2, 32 bit */
  139. #define H2I_BRES1_C2 0x2108
  140. #define H2I_BRES2_C2 0x2208
  141. #define H2I_BRES3_C2 0x2308
  142. #define H2I_BRES_C2_INC_SHIFT 0 /* increment value */
  143. #define H2I_BRES_C2_INC_M 0xffff
  144. #define H2I_BRES_C2_MOD_SHIFT 16 /* modcontrol value */
  145. #define H2I_BRES_C2_MOD_M 0xffff0000 /* modctrl=0xffff&(modinc-1) */
  146. /* Unix timer, 64 bit */
  147. #define H2I_UTIME 0x3104
  148. #define H2I_UTIME_0_LD 0xffff /* microseconds, LSB's */
  149. #define H2I_UTIME_1_LD0 0x0f /* microseconds, MSB's */
  150. #define H2I_UTIME_1_LD1 0xf0 /* tenths of microseconds */
  151. #define H2I_UTIME_2_LD 0xffff /* seconds, LSB's */
  152. #define H2I_UTIME_3_LD 0xffff /* seconds, MSB's */
  153. struct hal2_ctl_regs {
  154. u32 _unused0[4];
  155. u32 isr; /* 0x10 Status Register */
  156. u32 _unused1[3];
  157. u32 rev; /* 0x20 Revision Register */
  158. u32 _unused2[3];
  159. u32 iar; /* 0x30 Indirect Address Register */
  160. u32 _unused3[3];
  161. u32 idr0; /* 0x40 Indirect Data Register 0 */
  162. u32 _unused4[3];
  163. u32 idr1; /* 0x50 Indirect Data Register 1 */
  164. u32 _unused5[3];
  165. u32 idr2; /* 0x60 Indirect Data Register 2 */
  166. u32 _unused6[3];
  167. u32 idr3; /* 0x70 Indirect Data Register 3 */
  168. };
  169. struct hal2_aes_regs {
  170. u32 rx_stat[2]; /* Status registers */
  171. u32 rx_cr[2]; /* Control registers */
  172. u32 rx_ud[4]; /* User data window */
  173. u32 rx_st[24]; /* Channel status data */
  174. u32 tx_stat[1]; /* Status register */
  175. u32 tx_cr[3]; /* Control registers */
  176. u32 tx_ud[4]; /* User data window */
  177. u32 tx_st[24]; /* Channel status data */
  178. };
  179. struct hal2_vol_regs {
  180. u32 right; /* Right volume */
  181. u32 left; /* Left volume */
  182. };
  183. struct hal2_syn_regs {
  184. u32 _unused0[2];
  185. u32 page; /* DOC Page register */
  186. u32 regsel; /* DOC Register selection */
  187. u32 dlow; /* DOC Data low */
  188. u32 dhigh; /* DOC Data high */
  189. u32 irq; /* IRQ Status */
  190. u32 dram; /* DRAM Access */
  191. };
  192. #endif /* __HAL2_H */