params.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. /* SPDX-License-Identifier: MIT */
  2. #ifndef __XEN_PUBLIC_HVM_PARAMS_H__
  3. #define __XEN_PUBLIC_HVM_PARAMS_H__
  4. #include <xen/interface/hvm/hvm_op.h>
  5. /*
  6. * Parameter space for HVMOP_{set,get}_param.
  7. */
  8. #define HVM_PARAM_CALLBACK_IRQ 0
  9. /*
  10. * How should CPU0 event-channel notifications be delivered?
  11. *
  12. * If val == 0 then CPU0 event-channel notifications are not delivered.
  13. * If val != 0, val[63:56] encodes the type, as follows:
  14. */
  15. #define HVM_PARAM_CALLBACK_TYPE_GSI 0
  16. /*
  17. * val[55:0] is a delivery GSI. GSI 0 cannot be used, as it aliases val == 0,
  18. * and disables all notifications.
  19. */
  20. #define HVM_PARAM_CALLBACK_TYPE_PCI_INTX 1
  21. /*
  22. * val[55:0] is a delivery PCI INTx line:
  23. * Domain = val[47:32], Bus = val[31:16] DevFn = val[15:8], IntX = val[1:0]
  24. */
  25. #if defined(__i386__) || defined(__x86_64__)
  26. #define HVM_PARAM_CALLBACK_TYPE_VECTOR 2
  27. /*
  28. * val[7:0] is a vector number. Check for XENFEAT_hvm_callback_vector to know
  29. * if this delivery method is available.
  30. */
  31. #elif defined(__arm__) || defined(__aarch64__)
  32. #define HVM_PARAM_CALLBACK_TYPE_PPI 2
  33. /*
  34. * val[55:16] needs to be zero.
  35. * val[15:8] is interrupt flag of the PPI used by event-channel:
  36. * bit 8: the PPI is edge(1) or level(0) triggered
  37. * bit 9: the PPI is active low(1) or high(0)
  38. * val[7:0] is a PPI number used by event-channel.
  39. * This is only used by ARM/ARM64 and masking/eoi the interrupt associated to
  40. * the notification is handled by the interrupt controller.
  41. */
  42. #endif
  43. #define HVM_PARAM_STORE_PFN 1
  44. #define HVM_PARAM_STORE_EVTCHN 2
  45. #define HVM_PARAM_PAE_ENABLED 4
  46. #define HVM_PARAM_IOREQ_PFN 5
  47. #define HVM_PARAM_BUFIOREQ_PFN 6
  48. /*
  49. * Set mode for virtual timers (currently x86 only):
  50. * delay_for_missed_ticks (default):
  51. * Do not advance a vcpu's time beyond the correct delivery time for
  52. * interrupts that have been missed due to preemption. Deliver missed
  53. * interrupts when the vcpu is rescheduled and advance the vcpu's virtual
  54. * time stepwise for each one.
  55. * no_delay_for_missed_ticks:
  56. * As above, missed interrupts are delivered, but guest time always tracks
  57. * wallclock (i.e., real) time while doing so.
  58. * no_missed_ticks_pending:
  59. * No missed interrupts are held pending. Instead, to ensure ticks are
  60. * delivered at some non-zero rate, if we detect missed ticks then the
  61. * internal tick alarm is not disabled if the VCPU is preempted during the
  62. * next tick period.
  63. * one_missed_tick_pending:
  64. * Missed interrupts are collapsed together and delivered as one 'late tick'.
  65. * Guest time always tracks wallclock (i.e., real) time.
  66. */
  67. #define HVM_PARAM_TIMER_MODE 10
  68. #define HVMPTM_delay_for_missed_ticks 0
  69. #define HVMPTM_no_delay_for_missed_ticks 1
  70. #define HVMPTM_no_missed_ticks_pending 2
  71. #define HVMPTM_one_missed_tick_pending 3
  72. /* Boolean: Enable virtual HPET (high-precision event timer)? (x86-only) */
  73. #define HVM_PARAM_HPET_ENABLED 11
  74. /* Identity-map page directory used by Intel EPT when CR0.PG=0. */
  75. #define HVM_PARAM_IDENT_PT 12
  76. /* Device Model domain, defaults to 0. */
  77. #define HVM_PARAM_DM_DOMAIN 13
  78. /* ACPI S state: currently support S0 and S3 on x86. */
  79. #define HVM_PARAM_ACPI_S_STATE 14
  80. /* TSS used on Intel when CR0.PE=0. */
  81. #define HVM_PARAM_VM86_TSS 15
  82. /* Boolean: Enable aligning all periodic vpts to reduce interrupts */
  83. #define HVM_PARAM_VPT_ALIGN 16
  84. /* Console debug shared memory ring and event channel */
  85. #define HVM_PARAM_CONSOLE_PFN 17
  86. #define HVM_PARAM_CONSOLE_EVTCHN 18
  87. #define HVM_NR_PARAMS 19
  88. #endif /* __XEN_PUBLIC_HVM_PARAMS_H__ */