psci.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * ARM Power State and Coordination Interface (PSCI) header
  4. *
  5. * This header holds common PSCI defines and macros shared
  6. * by: ARM kernel, ARM64 kernel, KVM ARM/ARM64 and user space.
  7. *
  8. * Copyright (C) 2014 Linaro Ltd.
  9. * Author: Anup Patel <[email protected]>
  10. */
  11. #ifndef _UAPI_LINUX_PSCI_H
  12. #define _UAPI_LINUX_PSCI_H
  13. /*
  14. * PSCI v0.1 interface
  15. *
  16. * The PSCI v0.1 function numbers are implementation defined.
  17. *
  18. * Only PSCI return values such as: SUCCESS, NOT_SUPPORTED,
  19. * INVALID_PARAMS, and DENIED defined below are applicable
  20. * to PSCI v0.1.
  21. */
  22. /* PSCI v0.2 interface */
  23. #define PSCI_0_2_FN_BASE 0x84000000
  24. #define PSCI_0_2_FN(n) (PSCI_0_2_FN_BASE + (n))
  25. #define PSCI_0_2_64BIT 0x40000000
  26. #define PSCI_0_2_FN64_BASE \
  27. (PSCI_0_2_FN_BASE + PSCI_0_2_64BIT)
  28. #define PSCI_0_2_FN64(n) (PSCI_0_2_FN64_BASE + (n))
  29. #define PSCI_0_2_FN_PSCI_VERSION PSCI_0_2_FN(0)
  30. #define PSCI_0_2_FN_CPU_SUSPEND PSCI_0_2_FN(1)
  31. #define PSCI_0_2_FN_CPU_OFF PSCI_0_2_FN(2)
  32. #define PSCI_0_2_FN_CPU_ON PSCI_0_2_FN(3)
  33. #define PSCI_0_2_FN_AFFINITY_INFO PSCI_0_2_FN(4)
  34. #define PSCI_0_2_FN_MIGRATE PSCI_0_2_FN(5)
  35. #define PSCI_0_2_FN_MIGRATE_INFO_TYPE PSCI_0_2_FN(6)
  36. #define PSCI_0_2_FN_MIGRATE_INFO_UP_CPU PSCI_0_2_FN(7)
  37. #define PSCI_0_2_FN_SYSTEM_OFF PSCI_0_2_FN(8)
  38. #define PSCI_0_2_FN_SYSTEM_RESET PSCI_0_2_FN(9)
  39. #define PSCI_0_2_FN64_CPU_SUSPEND PSCI_0_2_FN64(1)
  40. #define PSCI_0_2_FN64_CPU_ON PSCI_0_2_FN64(3)
  41. #define PSCI_0_2_FN64_AFFINITY_INFO PSCI_0_2_FN64(4)
  42. #define PSCI_0_2_FN64_MIGRATE PSCI_0_2_FN64(5)
  43. #define PSCI_0_2_FN64_MIGRATE_INFO_UP_CPU PSCI_0_2_FN64(7)
  44. #define PSCI_1_0_FN_PSCI_FEATURES PSCI_0_2_FN(10)
  45. #define PSCI_1_0_FN_CPU_FREEZE PSCI_0_2_FN(11)
  46. #define PSCI_1_0_FN_CPU_DEFAULT_SUSPEND PSCI_0_2_FN(12)
  47. #define PSCI_1_0_FN_NODE_HW_STATE PSCI_0_2_FN(13)
  48. #define PSCI_1_0_FN_SYSTEM_SUSPEND PSCI_0_2_FN(14)
  49. #define PSCI_1_0_FN_SET_SUSPEND_MODE PSCI_0_2_FN(15)
  50. #define PSCI_1_0_FN_STAT_RESIDENCY PSCI_0_2_FN(16)
  51. #define PSCI_1_0_FN_STAT_COUNT PSCI_0_2_FN(17)
  52. #define PSCI_1_1_FN_SYSTEM_RESET2 PSCI_0_2_FN(18)
  53. #define PSCI_1_1_FN_MEM_PROTECT PSCI_0_2_FN(19)
  54. #define PSCI_1_1_FN_MEM_PROTECT_CHECK_RANGE PSCI_0_2_FN(20)
  55. #define PSCI_1_0_FN64_CPU_DEFAULT_SUSPEND PSCI_0_2_FN64(12)
  56. #define PSCI_1_0_FN64_NODE_HW_STATE PSCI_0_2_FN64(13)
  57. #define PSCI_1_0_FN64_SYSTEM_SUSPEND PSCI_0_2_FN64(14)
  58. #define PSCI_1_0_FN64_STAT_RESIDENCY PSCI_0_2_FN64(16)
  59. #define PSCI_1_0_FN64_STAT_COUNT PSCI_0_2_FN64(17)
  60. #define PSCI_1_1_FN64_SYSTEM_RESET2 PSCI_0_2_FN64(18)
  61. #define PSCI_1_1_FN64_MEM_PROTECT_CHECK_RANGE PSCI_0_2_FN64(20)
  62. /* PSCI v0.2 power state encoding for CPU_SUSPEND function */
  63. #define PSCI_0_2_POWER_STATE_ID_MASK 0xffff
  64. #define PSCI_0_2_POWER_STATE_ID_SHIFT 0
  65. #define PSCI_0_2_POWER_STATE_TYPE_SHIFT 16
  66. #define PSCI_0_2_POWER_STATE_TYPE_MASK \
  67. (0x1 << PSCI_0_2_POWER_STATE_TYPE_SHIFT)
  68. #define PSCI_0_2_POWER_STATE_AFFL_SHIFT 24
  69. #define PSCI_0_2_POWER_STATE_AFFL_MASK \
  70. (0x3 << PSCI_0_2_POWER_STATE_AFFL_SHIFT)
  71. /* PSCI extended power state encoding for CPU_SUSPEND function */
  72. #define PSCI_1_0_EXT_POWER_STATE_ID_MASK 0xfffffff
  73. #define PSCI_1_0_EXT_POWER_STATE_ID_SHIFT 0
  74. #define PSCI_1_0_EXT_POWER_STATE_TYPE_SHIFT 30
  75. #define PSCI_1_0_EXT_POWER_STATE_TYPE_MASK \
  76. (0x1 << PSCI_1_0_EXT_POWER_STATE_TYPE_SHIFT)
  77. /* PSCI v0.2 affinity level state returned by AFFINITY_INFO */
  78. #define PSCI_0_2_AFFINITY_LEVEL_ON 0
  79. #define PSCI_0_2_AFFINITY_LEVEL_OFF 1
  80. #define PSCI_0_2_AFFINITY_LEVEL_ON_PENDING 2
  81. /* PSCI v0.2 multicore support in Trusted OS returned by MIGRATE_INFO_TYPE */
  82. #define PSCI_0_2_TOS_UP_MIGRATE 0
  83. #define PSCI_0_2_TOS_UP_NO_MIGRATE 1
  84. #define PSCI_0_2_TOS_MP 2
  85. /* PSCI v1.1 reset type encoding for SYSTEM_RESET2 */
  86. #define PSCI_1_1_RESET_TYPE_SYSTEM_WARM_RESET 0
  87. #define PSCI_1_1_RESET_TYPE_VENDOR_START 0x80000000U
  88. /* PSCI version decoding (independent of PSCI version) */
  89. #define PSCI_VERSION_MAJOR_SHIFT 16
  90. #define PSCI_VERSION_MINOR_MASK \
  91. ((1U << PSCI_VERSION_MAJOR_SHIFT) - 1)
  92. #define PSCI_VERSION_MAJOR_MASK ~PSCI_VERSION_MINOR_MASK
  93. #define PSCI_VERSION_MAJOR(ver) \
  94. (((ver) & PSCI_VERSION_MAJOR_MASK) >> PSCI_VERSION_MAJOR_SHIFT)
  95. #define PSCI_VERSION_MINOR(ver) \
  96. ((ver) & PSCI_VERSION_MINOR_MASK)
  97. #define PSCI_VERSION(maj, min) \
  98. ((((maj) << PSCI_VERSION_MAJOR_SHIFT) & PSCI_VERSION_MAJOR_MASK) | \
  99. ((min) & PSCI_VERSION_MINOR_MASK))
  100. /* PSCI features decoding (>=1.0) */
  101. #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_SHIFT 1
  102. #define PSCI_1_0_FEATURES_CPU_SUSPEND_PF_MASK \
  103. (0x1 << PSCI_1_0_FEATURES_CPU_SUSPEND_PF_SHIFT)
  104. #define PSCI_1_0_OS_INITIATED BIT(0)
  105. #define PSCI_1_0_SUSPEND_MODE_PC 0
  106. #define PSCI_1_0_SUSPEND_MODE_OSI 1
  107. /* PSCI return values (inclusive of all PSCI versions) */
  108. #define PSCI_RET_SUCCESS 0
  109. #define PSCI_RET_NOT_SUPPORTED -1
  110. #define PSCI_RET_INVALID_PARAMS -2
  111. #define PSCI_RET_DENIED -3
  112. #define PSCI_RET_ALREADY_ON -4
  113. #define PSCI_RET_ON_PENDING -5
  114. #define PSCI_RET_INTERNAL_FAILURE -6
  115. #define PSCI_RET_NOT_PRESENT -7
  116. #define PSCI_RET_DISABLED -8
  117. #define PSCI_RET_INVALID_ADDRESS -9
  118. #endif /* _UAPI_LINUX_PSCI_H */