mdio.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
  2. /*
  3. * linux/mdio.h: definitions for MDIO (clause 45) transceivers
  4. * Copyright 2006-2009 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #ifndef _UAPI__LINUX_MDIO_H__
  11. #define _UAPI__LINUX_MDIO_H__
  12. #include <linux/types.h>
  13. #include <linux/mii.h>
  14. /* MDIO Manageable Devices (MMDs). */
  15. #define MDIO_MMD_PMAPMD 1 /* Physical Medium Attachment/
  16. * Physical Medium Dependent */
  17. #define MDIO_MMD_WIS 2 /* WAN Interface Sublayer */
  18. #define MDIO_MMD_PCS 3 /* Physical Coding Sublayer */
  19. #define MDIO_MMD_PHYXS 4 /* PHY Extender Sublayer */
  20. #define MDIO_MMD_DTEXS 5 /* DTE Extender Sublayer */
  21. #define MDIO_MMD_TC 6 /* Transmission Convergence */
  22. #define MDIO_MMD_AN 7 /* Auto-Negotiation */
  23. #define MDIO_MMD_C22EXT 29 /* Clause 22 extension */
  24. #define MDIO_MMD_VEND1 30 /* Vendor specific 1 */
  25. #define MDIO_MMD_VEND2 31 /* Vendor specific 2 */
  26. /* Generic MDIO registers. */
  27. #define MDIO_CTRL1 MII_BMCR
  28. #define MDIO_STAT1 MII_BMSR
  29. #define MDIO_DEVID1 MII_PHYSID1
  30. #define MDIO_DEVID2 MII_PHYSID2
  31. #define MDIO_SPEED 4 /* Speed ability */
  32. #define MDIO_DEVS1 5 /* Devices in package */
  33. #define MDIO_DEVS2 6
  34. #define MDIO_CTRL2 7 /* 10G control 2 */
  35. #define MDIO_STAT2 8 /* 10G status 2 */
  36. #define MDIO_PMA_TXDIS 9 /* 10G PMA/PMD transmit disable */
  37. #define MDIO_PMA_RXDET 10 /* 10G PMA/PMD receive signal detect */
  38. #define MDIO_PMA_EXTABLE 11 /* 10G PMA/PMD extended ability */
  39. #define MDIO_PKGID1 14 /* Package identifier */
  40. #define MDIO_PKGID2 15
  41. #define MDIO_AN_ADVERTISE 16 /* AN advertising (base page) */
  42. #define MDIO_AN_LPA 19 /* AN LP abilities (base page) */
  43. #define MDIO_PCS_EEE_ABLE 20 /* EEE Capability register */
  44. #define MDIO_PCS_EEE_ABLE2 21 /* EEE Capability register 2 */
  45. #define MDIO_PMA_NG_EXTABLE 21 /* 2.5G/5G PMA/PMD extended ability */
  46. #define MDIO_PCS_EEE_WK_ERR 22 /* EEE wake error counter */
  47. #define MDIO_PHYXS_LNSTAT 24 /* PHY XGXS lane state */
  48. #define MDIO_AN_EEE_ADV 60 /* EEE advertisement */
  49. #define MDIO_AN_EEE_LPABLE 61 /* EEE link partner ability */
  50. #define MDIO_AN_EEE_ADV2 62 /* EEE advertisement 2 */
  51. #define MDIO_AN_EEE_LPABLE2 63 /* EEE link partner ability 2 */
  52. #define MDIO_AN_CTRL2 64 /* AN THP bypass request control */
  53. /* Media-dependent registers. */
  54. #define MDIO_PMA_10GBT_SWAPPOL 130 /* 10GBASE-T pair swap & polarity */
  55. #define MDIO_PMA_10GBT_TXPWR 131 /* 10GBASE-T TX power control */
  56. #define MDIO_PMA_10GBT_SNR 133 /* 10GBASE-T SNR margin, lane A.
  57. * Lanes B-D are numbered 134-136. */
  58. #define MDIO_PMA_10GBR_FSRT_CSR 147 /* 10GBASE-R fast retrain status and control */
  59. #define MDIO_PMA_10GBR_FECABLE 170 /* 10GBASE-R FEC ability */
  60. #define MDIO_PCS_10GBX_STAT1 24 /* 10GBASE-X PCS status 1 */
  61. #define MDIO_PCS_10GBRT_STAT1 32 /* 10GBASE-R/-T PCS status 1 */
  62. #define MDIO_PCS_10GBRT_STAT2 33 /* 10GBASE-R/-T PCS status 2 */
  63. #define MDIO_AN_10GBT_CTRL 32 /* 10GBASE-T auto-negotiation control */
  64. #define MDIO_AN_10GBT_STAT 33 /* 10GBASE-T auto-negotiation status */
  65. #define MDIO_B10L_PMA_CTRL 2294 /* 10BASE-T1L PMA control */
  66. #define MDIO_PMA_10T1L_STAT 2295 /* 10BASE-T1L PMA status */
  67. #define MDIO_PCS_10T1L_CTRL 2278 /* 10BASE-T1L PCS control */
  68. #define MDIO_PMA_PMD_BT1 18 /* BASE-T1 PMA/PMD extended ability */
  69. #define MDIO_AN_T1_CTRL 512 /* BASE-T1 AN control */
  70. #define MDIO_AN_T1_STAT 513 /* BASE-T1 AN status */
  71. #define MDIO_AN_T1_ADV_L 514 /* BASE-T1 AN advertisement register [15:0] */
  72. #define MDIO_AN_T1_ADV_M 515 /* BASE-T1 AN advertisement register [31:16] */
  73. #define MDIO_AN_T1_ADV_H 516 /* BASE-T1 AN advertisement register [47:32] */
  74. #define MDIO_AN_T1_LP_L 517 /* BASE-T1 AN LP Base Page ability register [15:0] */
  75. #define MDIO_AN_T1_LP_M 518 /* BASE-T1 AN LP Base Page ability register [31:16] */
  76. #define MDIO_AN_T1_LP_H 519 /* BASE-T1 AN LP Base Page ability register [47:32] */
  77. #define MDIO_PMA_PMD_BT1_CTRL 2100 /* BASE-T1 PMA/PMD control register */
  78. /* LASI (Link Alarm Status Interrupt) registers, defined by XENPAK MSA. */
  79. #define MDIO_PMA_LASI_RXCTRL 0x9000 /* RX_ALARM control */
  80. #define MDIO_PMA_LASI_TXCTRL 0x9001 /* TX_ALARM control */
  81. #define MDIO_PMA_LASI_CTRL 0x9002 /* LASI control */
  82. #define MDIO_PMA_LASI_RXSTAT 0x9003 /* RX_ALARM status */
  83. #define MDIO_PMA_LASI_TXSTAT 0x9004 /* TX_ALARM status */
  84. #define MDIO_PMA_LASI_STAT 0x9005 /* LASI status */
  85. /* Control register 1. */
  86. /* Enable extended speed selection */
  87. #define MDIO_CTRL1_SPEEDSELEXT (BMCR_SPEED1000 | BMCR_SPEED100)
  88. /* All speed selection bits */
  89. #define MDIO_CTRL1_SPEEDSEL (MDIO_CTRL1_SPEEDSELEXT | 0x003c)
  90. #define MDIO_CTRL1_FULLDPLX BMCR_FULLDPLX
  91. #define MDIO_CTRL1_LPOWER BMCR_PDOWN
  92. #define MDIO_CTRL1_RESET BMCR_RESET
  93. #define MDIO_PMA_CTRL1_LOOPBACK 0x0001
  94. #define MDIO_PMA_CTRL1_SPEED1000 BMCR_SPEED1000
  95. #define MDIO_PMA_CTRL1_SPEED100 BMCR_SPEED100
  96. #define MDIO_PCS_CTRL1_LOOPBACK BMCR_LOOPBACK
  97. #define MDIO_PHYXS_CTRL1_LOOPBACK BMCR_LOOPBACK
  98. #define MDIO_AN_CTRL1_RESTART BMCR_ANRESTART
  99. #define MDIO_AN_CTRL1_ENABLE BMCR_ANENABLE
  100. #define MDIO_AN_CTRL1_XNP 0x2000 /* Enable extended next page */
  101. #define MDIO_PCS_CTRL1_CLKSTOP_EN 0x400 /* Stop the clock during LPI */
  102. /* 10 Gb/s */
  103. #define MDIO_CTRL1_SPEED10G (MDIO_CTRL1_SPEEDSELEXT | 0x00)
  104. /* 10PASS-TS/2BASE-TL */
  105. #define MDIO_CTRL1_SPEED10P2B (MDIO_CTRL1_SPEEDSELEXT | 0x04)
  106. /* 2.5 Gb/s */
  107. #define MDIO_CTRL1_SPEED2_5G (MDIO_CTRL1_SPEEDSELEXT | 0x18)
  108. /* 5 Gb/s */
  109. #define MDIO_CTRL1_SPEED5G (MDIO_CTRL1_SPEEDSELEXT | 0x1c)
  110. /* Status register 1. */
  111. #define MDIO_STAT1_LPOWERABLE 0x0002 /* Low-power ability */
  112. #define MDIO_STAT1_LSTATUS BMSR_LSTATUS
  113. #define MDIO_STAT1_FAULT 0x0080 /* Fault */
  114. #define MDIO_AN_STAT1_LPABLE 0x0001 /* Link partner AN ability */
  115. #define MDIO_AN_STAT1_ABLE BMSR_ANEGCAPABLE
  116. #define MDIO_AN_STAT1_RFAULT BMSR_RFAULT
  117. #define MDIO_AN_STAT1_COMPLETE BMSR_ANEGCOMPLETE
  118. #define MDIO_AN_STAT1_PAGE 0x0040 /* Page received */
  119. #define MDIO_AN_STAT1_XNP 0x0080 /* Extended next page status */
  120. /* Speed register. */
  121. #define MDIO_SPEED_10G 0x0001 /* 10G capable */
  122. #define MDIO_PMA_SPEED_2B 0x0002 /* 2BASE-TL capable */
  123. #define MDIO_PMA_SPEED_10P 0x0004 /* 10PASS-TS capable */
  124. #define MDIO_PMA_SPEED_1000 0x0010 /* 1000M capable */
  125. #define MDIO_PMA_SPEED_100 0x0020 /* 100M capable */
  126. #define MDIO_PMA_SPEED_10 0x0040 /* 10M capable */
  127. #define MDIO_PCS_SPEED_10P2B 0x0002 /* 10PASS-TS/2BASE-TL capable */
  128. #define MDIO_PCS_SPEED_2_5G 0x0040 /* 2.5G capable */
  129. #define MDIO_PCS_SPEED_5G 0x0080 /* 5G capable */
  130. /* Device present registers. */
  131. #define MDIO_DEVS_PRESENT(devad) (1 << (devad))
  132. #define MDIO_DEVS_C22PRESENT MDIO_DEVS_PRESENT(0)
  133. #define MDIO_DEVS_PMAPMD MDIO_DEVS_PRESENT(MDIO_MMD_PMAPMD)
  134. #define MDIO_DEVS_WIS MDIO_DEVS_PRESENT(MDIO_MMD_WIS)
  135. #define MDIO_DEVS_PCS MDIO_DEVS_PRESENT(MDIO_MMD_PCS)
  136. #define MDIO_DEVS_PHYXS MDIO_DEVS_PRESENT(MDIO_MMD_PHYXS)
  137. #define MDIO_DEVS_DTEXS MDIO_DEVS_PRESENT(MDIO_MMD_DTEXS)
  138. #define MDIO_DEVS_TC MDIO_DEVS_PRESENT(MDIO_MMD_TC)
  139. #define MDIO_DEVS_AN MDIO_DEVS_PRESENT(MDIO_MMD_AN)
  140. #define MDIO_DEVS_C22EXT MDIO_DEVS_PRESENT(MDIO_MMD_C22EXT)
  141. #define MDIO_DEVS_VEND1 MDIO_DEVS_PRESENT(MDIO_MMD_VEND1)
  142. #define MDIO_DEVS_VEND2 MDIO_DEVS_PRESENT(MDIO_MMD_VEND2)
  143. /* Control register 2. */
  144. #define MDIO_PMA_CTRL2_TYPE 0x000f /* PMA/PMD type selection */
  145. #define MDIO_PMA_CTRL2_10GBCX4 0x0000 /* 10GBASE-CX4 type */
  146. #define MDIO_PMA_CTRL2_10GBEW 0x0001 /* 10GBASE-EW type */
  147. #define MDIO_PMA_CTRL2_10GBLW 0x0002 /* 10GBASE-LW type */
  148. #define MDIO_PMA_CTRL2_10GBSW 0x0003 /* 10GBASE-SW type */
  149. #define MDIO_PMA_CTRL2_10GBLX4 0x0004 /* 10GBASE-LX4 type */
  150. #define MDIO_PMA_CTRL2_10GBER 0x0005 /* 10GBASE-ER type */
  151. #define MDIO_PMA_CTRL2_10GBLR 0x0006 /* 10GBASE-LR type */
  152. #define MDIO_PMA_CTRL2_10GBSR 0x0007 /* 10GBASE-SR type */
  153. #define MDIO_PMA_CTRL2_10GBLRM 0x0008 /* 10GBASE-LRM type */
  154. #define MDIO_PMA_CTRL2_10GBT 0x0009 /* 10GBASE-T type */
  155. #define MDIO_PMA_CTRL2_10GBKX4 0x000a /* 10GBASE-KX4 type */
  156. #define MDIO_PMA_CTRL2_10GBKR 0x000b /* 10GBASE-KR type */
  157. #define MDIO_PMA_CTRL2_1000BT 0x000c /* 1000BASE-T type */
  158. #define MDIO_PMA_CTRL2_1000BKX 0x000d /* 1000BASE-KX type */
  159. #define MDIO_PMA_CTRL2_100BTX 0x000e /* 100BASE-TX type */
  160. #define MDIO_PMA_CTRL2_10BT 0x000f /* 10BASE-T type */
  161. #define MDIO_PMA_CTRL2_2_5GBT 0x0030 /* 2.5GBaseT type */
  162. #define MDIO_PMA_CTRL2_5GBT 0x0031 /* 5GBaseT type */
  163. #define MDIO_PMA_CTRL2_BASET1 0x003D /* BASE-T1 type */
  164. #define MDIO_PCS_CTRL2_TYPE 0x0003 /* PCS type selection */
  165. #define MDIO_PCS_CTRL2_10GBR 0x0000 /* 10GBASE-R type */
  166. #define MDIO_PCS_CTRL2_10GBX 0x0001 /* 10GBASE-X type */
  167. #define MDIO_PCS_CTRL2_10GBW 0x0002 /* 10GBASE-W type */
  168. #define MDIO_PCS_CTRL2_10GBT 0x0003 /* 10GBASE-T type */
  169. /* Status register 2. */
  170. #define MDIO_STAT2_RXFAULT 0x0400 /* Receive fault */
  171. #define MDIO_STAT2_TXFAULT 0x0800 /* Transmit fault */
  172. #define MDIO_STAT2_DEVPRST 0xc000 /* Device present */
  173. #define MDIO_STAT2_DEVPRST_VAL 0x8000 /* Device present value */
  174. #define MDIO_PMA_STAT2_LBABLE 0x0001 /* PMA loopback ability */
  175. #define MDIO_PMA_STAT2_10GBEW 0x0002 /* 10GBASE-EW ability */
  176. #define MDIO_PMA_STAT2_10GBLW 0x0004 /* 10GBASE-LW ability */
  177. #define MDIO_PMA_STAT2_10GBSW 0x0008 /* 10GBASE-SW ability */
  178. #define MDIO_PMA_STAT2_10GBLX4 0x0010 /* 10GBASE-LX4 ability */
  179. #define MDIO_PMA_STAT2_10GBER 0x0020 /* 10GBASE-ER ability */
  180. #define MDIO_PMA_STAT2_10GBLR 0x0040 /* 10GBASE-LR ability */
  181. #define MDIO_PMA_STAT2_10GBSR 0x0080 /* 10GBASE-SR ability */
  182. #define MDIO_PMD_STAT2_TXDISAB 0x0100 /* PMD TX disable ability */
  183. #define MDIO_PMA_STAT2_EXTABLE 0x0200 /* Extended abilities */
  184. #define MDIO_PMA_STAT2_RXFLTABLE 0x1000 /* Receive fault ability */
  185. #define MDIO_PMA_STAT2_TXFLTABLE 0x2000 /* Transmit fault ability */
  186. #define MDIO_PCS_STAT2_10GBR 0x0001 /* 10GBASE-R capable */
  187. #define MDIO_PCS_STAT2_10GBX 0x0002 /* 10GBASE-X capable */
  188. #define MDIO_PCS_STAT2_10GBW 0x0004 /* 10GBASE-W capable */
  189. #define MDIO_PCS_STAT2_RXFLTABLE 0x1000 /* Receive fault ability */
  190. #define MDIO_PCS_STAT2_TXFLTABLE 0x2000 /* Transmit fault ability */
  191. /* Transmit disable register. */
  192. #define MDIO_PMD_TXDIS_GLOBAL 0x0001 /* Global PMD TX disable */
  193. #define MDIO_PMD_TXDIS_0 0x0002 /* PMD TX disable 0 */
  194. #define MDIO_PMD_TXDIS_1 0x0004 /* PMD TX disable 1 */
  195. #define MDIO_PMD_TXDIS_2 0x0008 /* PMD TX disable 2 */
  196. #define MDIO_PMD_TXDIS_3 0x0010 /* PMD TX disable 3 */
  197. /* Receive signal detect register. */
  198. #define MDIO_PMD_RXDET_GLOBAL 0x0001 /* Global PMD RX signal detect */
  199. #define MDIO_PMD_RXDET_0 0x0002 /* PMD RX signal detect 0 */
  200. #define MDIO_PMD_RXDET_1 0x0004 /* PMD RX signal detect 1 */
  201. #define MDIO_PMD_RXDET_2 0x0008 /* PMD RX signal detect 2 */
  202. #define MDIO_PMD_RXDET_3 0x0010 /* PMD RX signal detect 3 */
  203. /* Extended abilities register. */
  204. #define MDIO_PMA_EXTABLE_10GCX4 0x0001 /* 10GBASE-CX4 ability */
  205. #define MDIO_PMA_EXTABLE_10GBLRM 0x0002 /* 10GBASE-LRM ability */
  206. #define MDIO_PMA_EXTABLE_10GBT 0x0004 /* 10GBASE-T ability */
  207. #define MDIO_PMA_EXTABLE_10GBKX4 0x0008 /* 10GBASE-KX4 ability */
  208. #define MDIO_PMA_EXTABLE_10GBKR 0x0010 /* 10GBASE-KR ability */
  209. #define MDIO_PMA_EXTABLE_1000BT 0x0020 /* 1000BASE-T ability */
  210. #define MDIO_PMA_EXTABLE_1000BKX 0x0040 /* 1000BASE-KX ability */
  211. #define MDIO_PMA_EXTABLE_100BTX 0x0080 /* 100BASE-TX ability */
  212. #define MDIO_PMA_EXTABLE_10BT 0x0100 /* 10BASE-T ability */
  213. #define MDIO_PMA_EXTABLE_BT1 0x0800 /* BASE-T1 ability */
  214. #define MDIO_PMA_EXTABLE_NBT 0x4000 /* 2.5/5GBASE-T ability */
  215. /* PHY XGXS lane state register. */
  216. #define MDIO_PHYXS_LNSTAT_SYNC0 0x0001
  217. #define MDIO_PHYXS_LNSTAT_SYNC1 0x0002
  218. #define MDIO_PHYXS_LNSTAT_SYNC2 0x0004
  219. #define MDIO_PHYXS_LNSTAT_SYNC3 0x0008
  220. #define MDIO_PHYXS_LNSTAT_ALIGN 0x1000
  221. /* PMA 10GBASE-T pair swap & polarity */
  222. #define MDIO_PMA_10GBT_SWAPPOL_ABNX 0x0001 /* Pair A/B uncrossed */
  223. #define MDIO_PMA_10GBT_SWAPPOL_CDNX 0x0002 /* Pair C/D uncrossed */
  224. #define MDIO_PMA_10GBT_SWAPPOL_AREV 0x0100 /* Pair A polarity reversed */
  225. #define MDIO_PMA_10GBT_SWAPPOL_BREV 0x0200 /* Pair B polarity reversed */
  226. #define MDIO_PMA_10GBT_SWAPPOL_CREV 0x0400 /* Pair C polarity reversed */
  227. #define MDIO_PMA_10GBT_SWAPPOL_DREV 0x0800 /* Pair D polarity reversed */
  228. /* PMA 10GBASE-T TX power register. */
  229. #define MDIO_PMA_10GBT_TXPWR_SHORT 0x0001 /* Short-reach mode */
  230. /* PMA 10GBASE-T SNR registers. */
  231. /* Value is SNR margin in dB, clamped to range [-127, 127], plus 0x8000. */
  232. #define MDIO_PMA_10GBT_SNR_BIAS 0x8000
  233. #define MDIO_PMA_10GBT_SNR_MAX 127
  234. /* PMA 10GBASE-R FEC ability register. */
  235. #define MDIO_PMA_10GBR_FECABLE_ABLE 0x0001 /* FEC ability */
  236. #define MDIO_PMA_10GBR_FECABLE_ERRABLE 0x0002 /* FEC error indic. ability */
  237. /* PMA 10GBASE-R Fast Retrain status and control register. */
  238. #define MDIO_PMA_10GBR_FSRT_ENABLE 0x0001 /* Fast retrain enable */
  239. /* PCS 10GBASE-R/-T status register 1. */
  240. #define MDIO_PCS_10GBRT_STAT1_BLKLK 0x0001 /* Block lock attained */
  241. /* PCS 10GBASE-R/-T status register 2. */
  242. #define MDIO_PCS_10GBRT_STAT2_ERR 0x00ff
  243. #define MDIO_PCS_10GBRT_STAT2_BER 0x3f00
  244. /* AN 10GBASE-T control register. */
  245. #define MDIO_AN_10GBT_CTRL_ADVFSRT2_5G 0x0020 /* Advertise 2.5GBASE-T fast retrain */
  246. #define MDIO_AN_10GBT_CTRL_ADV2_5G 0x0080 /* Advertise 2.5GBASE-T */
  247. #define MDIO_AN_10GBT_CTRL_ADV5G 0x0100 /* Advertise 5GBASE-T */
  248. #define MDIO_AN_10GBT_CTRL_ADV10G 0x1000 /* Advertise 10GBASE-T */
  249. /* AN 10GBASE-T status register. */
  250. #define MDIO_AN_10GBT_STAT_LP2_5G 0x0020 /* LP is 2.5GBT capable */
  251. #define MDIO_AN_10GBT_STAT_LP5G 0x0040 /* LP is 5GBT capable */
  252. #define MDIO_AN_10GBT_STAT_LPTRR 0x0200 /* LP training reset req. */
  253. #define MDIO_AN_10GBT_STAT_LPLTABLE 0x0400 /* LP loop timing ability */
  254. #define MDIO_AN_10GBT_STAT_LP10G 0x0800 /* LP is 10GBT capable */
  255. #define MDIO_AN_10GBT_STAT_REMOK 0x1000 /* Remote OK */
  256. #define MDIO_AN_10GBT_STAT_LOCOK 0x2000 /* Local OK */
  257. #define MDIO_AN_10GBT_STAT_MS 0x4000 /* Master/slave config */
  258. #define MDIO_AN_10GBT_STAT_MSFLT 0x8000 /* Master/slave config fault */
  259. /* 10BASE-T1L PMA control */
  260. #define MDIO_PMA_10T1L_CTRL_LB_EN 0x0001 /* Enable loopback mode */
  261. #define MDIO_PMA_10T1L_CTRL_EEE_EN 0x0400 /* Enable EEE mode */
  262. #define MDIO_PMA_10T1L_CTRL_LOW_POWER 0x0800 /* Low-power mode */
  263. #define MDIO_PMA_10T1L_CTRL_2V4_EN 0x1000 /* Enable 2.4 Vpp operating mode */
  264. #define MDIO_PMA_10T1L_CTRL_TX_DIS 0x4000 /* Transmit disable */
  265. #define MDIO_PMA_10T1L_CTRL_PMA_RST 0x8000 /* MA reset */
  266. /* 10BASE-T1L PMA status register. */
  267. #define MDIO_PMA_10T1L_STAT_LINK 0x0001 /* PMA receive link up */
  268. #define MDIO_PMA_10T1L_STAT_FAULT 0x0002 /* Fault condition detected */
  269. #define MDIO_PMA_10T1L_STAT_POLARITY 0x0004 /* Receive polarity is reversed */
  270. #define MDIO_PMA_10T1L_STAT_RECV_FAULT 0x0200 /* Able to detect fault on receive path */
  271. #define MDIO_PMA_10T1L_STAT_EEE 0x0400 /* PHY has EEE ability */
  272. #define MDIO_PMA_10T1L_STAT_LOW_POWER 0x0800 /* PMA has low-power ability */
  273. #define MDIO_PMA_10T1L_STAT_2V4_ABLE 0x1000 /* PHY has 2.4 Vpp operating mode ability */
  274. #define MDIO_PMA_10T1L_STAT_LB_ABLE 0x2000 /* PHY has loopback ability */
  275. /* 10BASE-T1L PCS control register. */
  276. #define MDIO_PCS_10T1L_CTRL_LB 0x4000 /* Enable PCS level loopback mode */
  277. #define MDIO_PCS_10T1L_CTRL_RESET 0x8000 /* PCS reset */
  278. /* BASE-T1 PMA/PMD extended ability register. */
  279. #define MDIO_PMA_PMD_BT1_B10L_ABLE 0x0004 /* 10BASE-T1L Ability */
  280. /* BASE-T1 auto-negotiation advertisement register [15:0] */
  281. #define MDIO_AN_T1_ADV_L_PAUSE_CAP ADVERTISE_PAUSE_CAP
  282. #define MDIO_AN_T1_ADV_L_PAUSE_ASYM ADVERTISE_PAUSE_ASYM
  283. #define MDIO_AN_T1_ADV_L_FORCE_MS 0x1000 /* Force Master/slave Configuration */
  284. #define MDIO_AN_T1_ADV_L_REMOTE_FAULT ADVERTISE_RFAULT
  285. #define MDIO_AN_T1_ADV_L_ACK ADVERTISE_LPACK
  286. #define MDIO_AN_T1_ADV_L_NEXT_PAGE_REQ ADVERTISE_NPAGE
  287. /* BASE-T1 auto-negotiation advertisement register [31:16] */
  288. #define MDIO_AN_T1_ADV_M_B10L 0x4000 /* device is compatible with 10BASE-T1L */
  289. #define MDIO_AN_T1_ADV_M_MST 0x0010 /* advertise master preference */
  290. /* BASE-T1 auto-negotiation advertisement register [47:32] */
  291. #define MDIO_AN_T1_ADV_H_10L_TX_HI_REQ 0x1000 /* 10BASE-T1L High Level Transmit Request */
  292. #define MDIO_AN_T1_ADV_H_10L_TX_HI 0x2000 /* 10BASE-T1L High Level Transmit Ability */
  293. /* BASE-T1 AN LP Base Page ability register [15:0] */
  294. #define MDIO_AN_T1_LP_L_PAUSE_CAP LPA_PAUSE_CAP
  295. #define MDIO_AN_T1_LP_L_PAUSE_ASYM LPA_PAUSE_ASYM
  296. #define MDIO_AN_T1_LP_L_FORCE_MS 0x1000 /* LP Force Master/slave Configuration */
  297. #define MDIO_AN_T1_LP_L_REMOTE_FAULT LPA_RFAULT
  298. #define MDIO_AN_T1_LP_L_ACK LPA_LPACK
  299. #define MDIO_AN_T1_LP_L_NEXT_PAGE_REQ LPA_NPAGE
  300. /* BASE-T1 AN LP Base Page ability register [31:16] */
  301. #define MDIO_AN_T1_LP_M_MST 0x0010 /* LP master preference */
  302. #define MDIO_AN_T1_LP_M_B10L 0x4000 /* LP is compatible with 10BASE-T1L */
  303. /* BASE-T1 AN LP Base Page ability register [47:32] */
  304. #define MDIO_AN_T1_LP_H_10L_TX_HI_REQ 0x1000 /* 10BASE-T1L High Level LP Transmit Request */
  305. #define MDIO_AN_T1_LP_H_10L_TX_HI 0x2000 /* 10BASE-T1L High Level LP Transmit Ability */
  306. /* BASE-T1 PMA/PMD control register */
  307. #define MDIO_PMA_PMD_BT1_CTRL_CFG_MST 0x4000 /* MASTER-SLAVE config value */
  308. /* EEE Supported/Advertisement/LP Advertisement registers.
  309. *
  310. * EEE capability Register (3.20), Advertisement (7.60) and
  311. * Link partner ability (7.61) registers have and can use the same identical
  312. * bit masks.
  313. */
  314. #define MDIO_AN_EEE_ADV_100TX 0x0002 /* Advertise 100TX EEE cap */
  315. #define MDIO_AN_EEE_ADV_1000T 0x0004 /* Advertise 1000T EEE cap */
  316. /* Note: the two defines above can be potentially used by the user-land
  317. * and cannot remove them now.
  318. * So, we define the new generic MDIO_EEE_100TX and MDIO_EEE_1000T macros
  319. * using the previous ones (that can be considered obsolete).
  320. */
  321. #define MDIO_EEE_100TX MDIO_AN_EEE_ADV_100TX /* 100TX EEE cap */
  322. #define MDIO_EEE_1000T MDIO_AN_EEE_ADV_1000T /* 1000T EEE cap */
  323. #define MDIO_EEE_10GT 0x0008 /* 10GT EEE cap */
  324. #define MDIO_EEE_1000KX 0x0010 /* 1000KX EEE cap */
  325. #define MDIO_EEE_10GKX4 0x0020 /* 10G KX4 EEE cap */
  326. #define MDIO_EEE_10GKR 0x0040 /* 10G KR EEE cap */
  327. #define MDIO_EEE_40GR_FW 0x0100 /* 40G R fast wake */
  328. #define MDIO_EEE_40GR_DS 0x0200 /* 40G R deep sleep */
  329. #define MDIO_EEE_100GR_FW 0x1000 /* 100G R fast wake */
  330. #define MDIO_EEE_100GR_DS 0x2000 /* 100G R deep sleep */
  331. #define MDIO_EEE_2_5GT 0x0001 /* 2.5GT EEE cap */
  332. #define MDIO_EEE_5GT 0x0002 /* 5GT EEE cap */
  333. /* AN MultiGBASE-T AN control 2 */
  334. #define MDIO_AN_THP_BP2_5GT 0x0008 /* 2.5GT THP bypass request */
  335. /* 2.5G/5G Extended abilities register. */
  336. #define MDIO_PMA_NG_EXTABLE_2_5GBT 0x0001 /* 2.5GBASET ability */
  337. #define MDIO_PMA_NG_EXTABLE_5GBT 0x0002 /* 5GBASET ability */
  338. /* LASI RX_ALARM control/status registers. */
  339. #define MDIO_PMA_LASI_RX_PHYXSLFLT 0x0001 /* PHY XS RX local fault */
  340. #define MDIO_PMA_LASI_RX_PCSLFLT 0x0008 /* PCS RX local fault */
  341. #define MDIO_PMA_LASI_RX_PMALFLT 0x0010 /* PMA/PMD RX local fault */
  342. #define MDIO_PMA_LASI_RX_OPTICPOWERFLT 0x0020 /* RX optical power fault */
  343. #define MDIO_PMA_LASI_RX_WISLFLT 0x0200 /* WIS local fault */
  344. /* LASI TX_ALARM control/status registers. */
  345. #define MDIO_PMA_LASI_TX_PHYXSLFLT 0x0001 /* PHY XS TX local fault */
  346. #define MDIO_PMA_LASI_TX_PCSLFLT 0x0008 /* PCS TX local fault */
  347. #define MDIO_PMA_LASI_TX_PMALFLT 0x0010 /* PMA/PMD TX local fault */
  348. #define MDIO_PMA_LASI_TX_LASERPOWERFLT 0x0080 /* Laser output power fault */
  349. #define MDIO_PMA_LASI_TX_LASERTEMPFLT 0x0100 /* Laser temperature fault */
  350. #define MDIO_PMA_LASI_TX_LASERBICURRFLT 0x0200 /* Laser bias current fault */
  351. /* LASI control/status registers. */
  352. #define MDIO_PMA_LASI_LSALARM 0x0001 /* LS_ALARM enable/status */
  353. #define MDIO_PMA_LASI_TXALARM 0x0002 /* TX_ALARM enable/status */
  354. #define MDIO_PMA_LASI_RXALARM 0x0004 /* RX_ALARM enable/status */
  355. /* Mapping between MDIO PRTAD/DEVAD and mii_ioctl_data::phy_id */
  356. #define MDIO_PHY_ID_C45 0x8000
  357. #define MDIO_PHY_ID_PRTAD 0x03e0
  358. #define MDIO_PHY_ID_DEVAD 0x001f
  359. #define MDIO_PHY_ID_C45_MASK \
  360. (MDIO_PHY_ID_C45 | MDIO_PHY_ID_PRTAD | MDIO_PHY_ID_DEVAD)
  361. static inline __u16 mdio_phy_id_c45(int prtad, int devad)
  362. {
  363. return MDIO_PHY_ID_C45 | (prtad << 5) | devad;
  364. }
  365. /* UsxgmiiChannelInfo[15:0] for USXGMII in-band auto-negotiation.*/
  366. #define MDIO_USXGMII_EEE_CLK_STP 0x0080 /* EEE clock stop supported */
  367. #define MDIO_USXGMII_EEE 0x0100 /* EEE supported */
  368. #define MDIO_USXGMII_SPD_MASK 0x0e00 /* USXGMII speed mask */
  369. #define MDIO_USXGMII_FULL_DUPLEX 0x1000 /* USXGMII full duplex */
  370. #define MDIO_USXGMII_DPX_SPD_MASK 0x1e00 /* USXGMII duplex and speed bits */
  371. #define MDIO_USXGMII_10 0x0000 /* 10Mbps */
  372. #define MDIO_USXGMII_10HALF 0x0000 /* 10Mbps half-duplex */
  373. #define MDIO_USXGMII_10FULL 0x1000 /* 10Mbps full-duplex */
  374. #define MDIO_USXGMII_100 0x0200 /* 100Mbps */
  375. #define MDIO_USXGMII_100HALF 0x0200 /* 100Mbps half-duplex */
  376. #define MDIO_USXGMII_100FULL 0x1200 /* 100Mbps full-duplex */
  377. #define MDIO_USXGMII_1000 0x0400 /* 1000Mbps */
  378. #define MDIO_USXGMII_1000HALF 0x0400 /* 1000Mbps half-duplex */
  379. #define MDIO_USXGMII_1000FULL 0x1400 /* 1000Mbps full-duplex */
  380. #define MDIO_USXGMII_10G 0x0600 /* 10Gbps */
  381. #define MDIO_USXGMII_10GHALF 0x0600 /* 10Gbps half-duplex */
  382. #define MDIO_USXGMII_10GFULL 0x1600 /* 10Gbps full-duplex */
  383. #define MDIO_USXGMII_2500 0x0800 /* 2500Mbps */
  384. #define MDIO_USXGMII_2500HALF 0x0800 /* 2500Mbps half-duplex */
  385. #define MDIO_USXGMII_2500FULL 0x1800 /* 2500Mbps full-duplex */
  386. #define MDIO_USXGMII_5000 0x0a00 /* 5000Mbps */
  387. #define MDIO_USXGMII_5000HALF 0x0a00 /* 5000Mbps half-duplex */
  388. #define MDIO_USXGMII_5000FULL 0x1a00 /* 5000Mbps full-duplex */
  389. #define MDIO_USXGMII_LINK 0x8000 /* PHY link with copper-side partner */
  390. #endif /* _UAPI__LINUX_MDIO_H__ */