saa7115.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. saa7115.h - definition for saa7111/3/4/5 inputs and frequency flags
  4. Copyright (C) 2006 Hans Verkuil ([email protected])
  5. */
  6. #ifndef _SAA7115_H_
  7. #define _SAA7115_H_
  8. /* s_routing inputs, outputs, and config */
  9. /* SAA7111/3/4/5 HW inputs */
  10. #define SAA7115_COMPOSITE0 0
  11. #define SAA7115_COMPOSITE1 1
  12. #define SAA7115_COMPOSITE2 2
  13. #define SAA7115_COMPOSITE3 3
  14. #define SAA7115_COMPOSITE4 4 /* not available for the saa7111/3 */
  15. #define SAA7115_COMPOSITE5 5 /* not available for the saa7111/3 */
  16. #define SAA7115_SVIDEO0 6
  17. #define SAA7115_SVIDEO1 7
  18. #define SAA7115_SVIDEO2 8
  19. #define SAA7115_SVIDEO3 9
  20. /* outputs */
  21. #define SAA7115_IPORT_ON 1
  22. #define SAA7115_IPORT_OFF 0
  23. /* SAA7111 specific outputs. */
  24. #define SAA7111_VBI_BYPASS 2
  25. #define SAA7111_FMT_YUV422 0x00
  26. #define SAA7111_FMT_RGB 0x40
  27. #define SAA7111_FMT_CCIR 0x80
  28. #define SAA7111_FMT_YUV411 0xc0
  29. /* config flags */
  30. /*
  31. * Register 0x85 should set bit 0 to 0 (it's 1 by default). This bit
  32. * controls the IDQ signal polarity which is set to 'inverted' if the bit
  33. * it 1 and to 'default' if it is 0.
  34. */
  35. #define SAA7115_IDQ_IS_DEFAULT (1 << 0)
  36. /* s_crystal_freq values and flags */
  37. /* SAA7115 v4l2_crystal_freq frequency values */
  38. #define SAA7115_FREQ_32_11_MHZ 32110000 /* 32.11 MHz crystal, SAA7114/5 only */
  39. #define SAA7115_FREQ_24_576_MHZ 24576000 /* 24.576 MHz crystal */
  40. /* SAA7115 v4l2_crystal_freq audio clock control flags */
  41. #define SAA7115_FREQ_FL_UCGC (1 << 0) /* SA 3A[7], UCGC, SAA7115 only */
  42. #define SAA7115_FREQ_FL_CGCDIV (1 << 1) /* SA 3A[6], CGCDIV, SAA7115 only */
  43. #define SAA7115_FREQ_FL_APLL (1 << 2) /* SA 3A[3], APLL, SAA7114/5 only */
  44. #define SAA7115_FREQ_FL_DOUBLE_ASCLK (1 << 3) /* SA 39, LRDIV, SAA7114/5 only */
  45. /* ===== SAA7113 Config enums ===== */
  46. /* Register 0x08 "Horizontal time constant" [Bit 3..4]:
  47. * Should be set to "Fast Locking Mode" according to the datasheet,
  48. * and that is the default setting in the gm7113c_init table.
  49. * saa7113_init sets this value to "VTR Mode". */
  50. enum saa7113_r08_htc {
  51. SAA7113_HTC_TV_MODE = 0x00,
  52. SAA7113_HTC_VTR_MODE, /* Default for saa7113_init */
  53. SAA7113_HTC_FAST_LOCKING_MODE = 0x03 /* Default for gm7113c_init */
  54. };
  55. /* Register 0x10 "Output format selection" [Bit 6..7]:
  56. * Defaults to ITU_656 as specified in datasheet. */
  57. enum saa7113_r10_ofts {
  58. SAA7113_OFTS_ITU_656 = 0x0, /* Default */
  59. SAA7113_OFTS_VFLAG_BY_VREF,
  60. SAA7113_OFTS_VFLAG_BY_DATA_TYPE
  61. };
  62. /*
  63. * Register 0x12 "Output control" [Bit 0..3 Or Bit 4..7]:
  64. * This is used to select what data is output on the RTS0 and RTS1 pins.
  65. * RTS1 [Bit 4..7] Defaults to DOT_IN. (This value can not be set for RTS0)
  66. * RTS0 [Bit 0..3] Defaults to VIPB in gm7113c_init as specified
  67. * in the datasheet, but is set to HREF_HS in the saa7113_init table.
  68. */
  69. enum saa7113_r12_rts {
  70. SAA7113_RTS_DOT_IN = 0, /* OBS: Only for RTS1 (Default RTS1) */
  71. SAA7113_RTS_VIPB, /* Default RTS0 For gm7113c_init */
  72. SAA7113_RTS_GPSW,
  73. SAA7115_RTS_HL,
  74. SAA7113_RTS_VL,
  75. SAA7113_RTS_DL,
  76. SAA7113_RTS_PLIN,
  77. SAA7113_RTS_HREF_HS, /* Default RTS0 For saa7113_init */
  78. SAA7113_RTS_HS,
  79. SAA7113_RTS_HQ,
  80. SAA7113_RTS_ODD,
  81. SAA7113_RTS_VS,
  82. SAA7113_RTS_V123,
  83. SAA7113_RTS_VGATE,
  84. SAA7113_RTS_VREF,
  85. SAA7113_RTS_FID
  86. };
  87. /**
  88. * struct saa7115_platform_data - Allow overriding default initialization
  89. *
  90. * @saa7113_force_gm7113c_init: Force the use of the gm7113c_init table
  91. * instead of saa7113_init table
  92. * (saa7113 only)
  93. * @saa7113_r08_htc: [R_08 - Bit 3..4]
  94. * @saa7113_r10_vrln: [R_10 - Bit 3]
  95. * default: Disabled for gm7113c_init
  96. * Enabled for saa7113c_init
  97. * @saa7113_r10_ofts: [R_10 - Bit 6..7]
  98. * @saa7113_r12_rts0: [R_12 - Bit 0..3]
  99. * @saa7113_r12_rts1: [R_12 - Bit 4..7]
  100. * @saa7113_r13_adlsb: [R_13 - Bit 7] - default: disabled
  101. */
  102. struct saa7115_platform_data {
  103. bool saa7113_force_gm7113c_init;
  104. enum saa7113_r08_htc *saa7113_r08_htc;
  105. bool *saa7113_r10_vrln;
  106. enum saa7113_r10_ofts *saa7113_r10_ofts;
  107. enum saa7113_r12_rts *saa7113_r12_rts0;
  108. enum saa7113_r12_rts *saa7113_r12_rts1;
  109. bool *saa7113_r13_adlsb;
  110. };
  111. #endif