rtsx_pci.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /* Driver for Realtek PCI-Express card reader
  3. *
  4. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  5. *
  6. * Author:
  7. * Wei WANG <[email protected]>
  8. */
  9. #ifndef __RTSX_PCI_H
  10. #define __RTSX_PCI_H
  11. #include <linux/sched.h>
  12. #include <linux/pci.h>
  13. #include <linux/rtsx_common.h>
  14. #define MAX_RW_REG_CNT 1024
  15. #define RTSX_HCBAR 0x00
  16. #define RTSX_HCBCTLR 0x04
  17. #define STOP_CMD (0x01 << 28)
  18. #define READ_REG_CMD 0
  19. #define WRITE_REG_CMD 1
  20. #define CHECK_REG_CMD 2
  21. #define RTSX_HDBAR 0x08
  22. #define RTSX_SG_INT 0x04
  23. #define RTSX_SG_END 0x02
  24. #define RTSX_SG_VALID 0x01
  25. #define RTSX_SG_NO_OP 0x00
  26. #define RTSX_SG_TRANS_DATA (0x02 << 4)
  27. #define RTSX_SG_LINK_DESC (0x03 << 4)
  28. #define RTSX_HDBCTLR 0x0C
  29. #define SDMA_MODE 0x00
  30. #define ADMA_MODE (0x02 << 26)
  31. #define STOP_DMA (0x01 << 28)
  32. #define TRIG_DMA (0x01 << 31)
  33. #define RTSX_HAIMR 0x10
  34. #define HAIMR_TRANS_START (0x01 << 31)
  35. #define HAIMR_READ 0x00
  36. #define HAIMR_WRITE (0x01 << 30)
  37. #define HAIMR_READ_START (HAIMR_TRANS_START | HAIMR_READ)
  38. #define HAIMR_WRITE_START (HAIMR_TRANS_START | HAIMR_WRITE)
  39. #define HAIMR_TRANS_END (HAIMR_TRANS_START)
  40. #define RTSX_BIPR 0x14
  41. #define CMD_DONE_INT (1 << 31)
  42. #define DATA_DONE_INT (1 << 30)
  43. #define TRANS_OK_INT (1 << 29)
  44. #define TRANS_FAIL_INT (1 << 28)
  45. #define XD_INT (1 << 27)
  46. #define MS_INT (1 << 26)
  47. #define SD_INT (1 << 25)
  48. #define GPIO0_INT (1 << 24)
  49. #define OC_INT (1 << 23)
  50. #define SD_WRITE_PROTECT (1 << 19)
  51. #define XD_EXIST (1 << 18)
  52. #define MS_EXIST (1 << 17)
  53. #define SD_EXIST (1 << 16)
  54. #define DELINK_INT GPIO0_INT
  55. #define MS_OC_INT (1 << 23)
  56. #define SD_OC_INT (1 << 22)
  57. #define CARD_INT (XD_INT | MS_INT | SD_INT)
  58. #define NEED_COMPLETE_INT (DATA_DONE_INT | TRANS_OK_INT | TRANS_FAIL_INT)
  59. #define RTSX_INT (CMD_DONE_INT | NEED_COMPLETE_INT | \
  60. CARD_INT | GPIO0_INT | OC_INT)
  61. #define CARD_EXIST (XD_EXIST | MS_EXIST | SD_EXIST)
  62. #define RTSX_BIER 0x18
  63. #define CMD_DONE_INT_EN (1 << 31)
  64. #define DATA_DONE_INT_EN (1 << 30)
  65. #define TRANS_OK_INT_EN (1 << 29)
  66. #define TRANS_FAIL_INT_EN (1 << 28)
  67. #define XD_INT_EN (1 << 27)
  68. #define MS_INT_EN (1 << 26)
  69. #define SD_INT_EN (1 << 25)
  70. #define GPIO0_INT_EN (1 << 24)
  71. #define OC_INT_EN (1 << 23)
  72. #define DELINK_INT_EN GPIO0_INT_EN
  73. #define MS_OC_INT_EN (1 << 23)
  74. #define SD_OC_INT_EN (1 << 22)
  75. #define RTSX_DUM_REG 0x1C
  76. /*
  77. * macros for easy use
  78. */
  79. #define rtsx_pci_writel(pcr, reg, value) \
  80. iowrite32(value, (pcr)->remap_addr + reg)
  81. #define rtsx_pci_readl(pcr, reg) \
  82. ioread32((pcr)->remap_addr + reg)
  83. #define rtsx_pci_writew(pcr, reg, value) \
  84. iowrite16(value, (pcr)->remap_addr + reg)
  85. #define rtsx_pci_readw(pcr, reg) \
  86. ioread16((pcr)->remap_addr + reg)
  87. #define rtsx_pci_writeb(pcr, reg, value) \
  88. iowrite8(value, (pcr)->remap_addr + reg)
  89. #define rtsx_pci_readb(pcr, reg) \
  90. ioread8((pcr)->remap_addr + reg)
  91. #define STATE_TRANS_NONE 0
  92. #define STATE_TRANS_CMD 1
  93. #define STATE_TRANS_BUF 2
  94. #define STATE_TRANS_SG 3
  95. #define TRANS_NOT_READY 0
  96. #define TRANS_RESULT_OK 1
  97. #define TRANS_RESULT_FAIL 2
  98. #define TRANS_NO_DEVICE 3
  99. #define RTSX_RESV_BUF_LEN 4096
  100. #define HOST_CMDS_BUF_LEN 1024
  101. #define HOST_SG_TBL_BUF_LEN (RTSX_RESV_BUF_LEN - HOST_CMDS_BUF_LEN)
  102. #define HOST_SG_TBL_ITEMS (HOST_SG_TBL_BUF_LEN / 8)
  103. #define MAX_SG_ITEM_LEN 0x80000
  104. #define HOST_TO_DEVICE 0
  105. #define DEVICE_TO_HOST 1
  106. #define OUTPUT_3V3 0
  107. #define OUTPUT_1V8 1
  108. #define RTSX_PHASE_MAX 32
  109. #define RX_TUNING_CNT 3
  110. #define MS_CFG 0xFD40
  111. #define SAMPLE_TIME_RISING 0x00
  112. #define SAMPLE_TIME_FALLING 0x80
  113. #define PUSH_TIME_DEFAULT 0x00
  114. #define PUSH_TIME_ODD 0x40
  115. #define NO_EXTEND_TOGGLE 0x00
  116. #define EXTEND_TOGGLE_CHK 0x20
  117. #define MS_BUS_WIDTH_1 0x00
  118. #define MS_BUS_WIDTH_4 0x10
  119. #define MS_BUS_WIDTH_8 0x18
  120. #define MS_2K_SECTOR_MODE 0x04
  121. #define MS_512_SECTOR_MODE 0x00
  122. #define MS_TOGGLE_TIMEOUT_EN 0x00
  123. #define MS_TOGGLE_TIMEOUT_DISEN 0x01
  124. #define MS_NO_CHECK_INT 0x02
  125. #define MS_TPC 0xFD41
  126. #define MS_TRANS_CFG 0xFD42
  127. #define WAIT_INT 0x80
  128. #define NO_WAIT_INT 0x00
  129. #define NO_AUTO_READ_INT_REG 0x00
  130. #define AUTO_READ_INT_REG 0x40
  131. #define MS_CRC16_ERR 0x20
  132. #define MS_RDY_TIMEOUT 0x10
  133. #define MS_INT_CMDNK 0x08
  134. #define MS_INT_BREQ 0x04
  135. #define MS_INT_ERR 0x02
  136. #define MS_INT_CED 0x01
  137. #define MS_TRANSFER 0xFD43
  138. #define MS_TRANSFER_START 0x80
  139. #define MS_TRANSFER_END 0x40
  140. #define MS_TRANSFER_ERR 0x20
  141. #define MS_BS_STATE 0x10
  142. #define MS_TM_READ_BYTES 0x00
  143. #define MS_TM_NORMAL_READ 0x01
  144. #define MS_TM_WRITE_BYTES 0x04
  145. #define MS_TM_NORMAL_WRITE 0x05
  146. #define MS_TM_AUTO_READ 0x08
  147. #define MS_TM_AUTO_WRITE 0x0C
  148. #define MS_INT_REG 0xFD44
  149. #define MS_BYTE_CNT 0xFD45
  150. #define MS_SECTOR_CNT_L 0xFD46
  151. #define MS_SECTOR_CNT_H 0xFD47
  152. #define MS_DBUS_H 0xFD48
  153. #define SD_CFG1 0xFDA0
  154. #define SD_CLK_DIVIDE_0 0x00
  155. #define SD_CLK_DIVIDE_256 0xC0
  156. #define SD_CLK_DIVIDE_128 0x80
  157. #define SD_BUS_WIDTH_1BIT 0x00
  158. #define SD_BUS_WIDTH_4BIT 0x01
  159. #define SD_BUS_WIDTH_8BIT 0x02
  160. #define SD_ASYNC_FIFO_NOT_RST 0x10
  161. #define SD_20_MODE 0x00
  162. #define SD_DDR_MODE 0x04
  163. #define SD_30_MODE 0x08
  164. #define SD_CLK_DIVIDE_MASK 0xC0
  165. #define SD_MODE_SELECT_MASK 0x0C
  166. #define SD_CFG2 0xFDA1
  167. #define SD_CALCULATE_CRC7 0x00
  168. #define SD_NO_CALCULATE_CRC7 0x80
  169. #define SD_CHECK_CRC16 0x00
  170. #define SD_NO_CHECK_CRC16 0x40
  171. #define SD_NO_CHECK_WAIT_CRC_TO 0x20
  172. #define SD_WAIT_BUSY_END 0x08
  173. #define SD_NO_WAIT_BUSY_END 0x00
  174. #define SD_CHECK_CRC7 0x00
  175. #define SD_NO_CHECK_CRC7 0x04
  176. #define SD_RSP_LEN_0 0x00
  177. #define SD_RSP_LEN_6 0x01
  178. #define SD_RSP_LEN_17 0x02
  179. #define SD_RSP_TYPE_R0 0x04
  180. #define SD_RSP_TYPE_R1 0x01
  181. #define SD_RSP_TYPE_R1b 0x09
  182. #define SD_RSP_TYPE_R2 0x02
  183. #define SD_RSP_TYPE_R3 0x05
  184. #define SD_RSP_TYPE_R4 0x05
  185. #define SD_RSP_TYPE_R5 0x01
  186. #define SD_RSP_TYPE_R6 0x01
  187. #define SD_RSP_TYPE_R7 0x01
  188. #define SD_CFG3 0xFDA2
  189. #define SD30_CLK_END_EN 0x10
  190. #define SD_RSP_80CLK_TIMEOUT_EN 0x01
  191. #define SD_STAT1 0xFDA3
  192. #define SD_CRC7_ERR 0x80
  193. #define SD_CRC16_ERR 0x40
  194. #define SD_CRC_WRITE_ERR 0x20
  195. #define SD_CRC_WRITE_ERR_MASK 0x1C
  196. #define GET_CRC_TIME_OUT 0x02
  197. #define SD_TUNING_COMPARE_ERR 0x01
  198. #define SD_STAT2 0xFDA4
  199. #define SD_RSP_80CLK_TIMEOUT 0x01
  200. #define SD_BUS_STAT 0xFDA5
  201. #define SD_CLK_TOGGLE_EN 0x80
  202. #define SD_CLK_FORCE_STOP 0x40
  203. #define SD_DAT3_STATUS 0x10
  204. #define SD_DAT2_STATUS 0x08
  205. #define SD_DAT1_STATUS 0x04
  206. #define SD_DAT0_STATUS 0x02
  207. #define SD_CMD_STATUS 0x01
  208. #define SD_PAD_CTL 0xFDA6
  209. #define SD_IO_USING_1V8 0x80
  210. #define SD_IO_USING_3V3 0x7F
  211. #define TYPE_A_DRIVING 0x00
  212. #define TYPE_B_DRIVING 0x01
  213. #define TYPE_C_DRIVING 0x02
  214. #define TYPE_D_DRIVING 0x03
  215. #define SD_SAMPLE_POINT_CTL 0xFDA7
  216. #define DDR_FIX_RX_DAT 0x00
  217. #define DDR_VAR_RX_DAT 0x80
  218. #define DDR_FIX_RX_DAT_EDGE 0x00
  219. #define DDR_FIX_RX_DAT_14_DELAY 0x40
  220. #define DDR_FIX_RX_CMD 0x00
  221. #define DDR_VAR_RX_CMD 0x20
  222. #define DDR_FIX_RX_CMD_POS_EDGE 0x00
  223. #define DDR_FIX_RX_CMD_14_DELAY 0x10
  224. #define SD20_RX_POS_EDGE 0x00
  225. #define SD20_RX_14_DELAY 0x08
  226. #define SD20_RX_SEL_MASK 0x08
  227. #define SD_PUSH_POINT_CTL 0xFDA8
  228. #define DDR_FIX_TX_CMD_DAT 0x00
  229. #define DDR_VAR_TX_CMD_DAT 0x80
  230. #define DDR_FIX_TX_DAT_14_TSU 0x00
  231. #define DDR_FIX_TX_DAT_12_TSU 0x40
  232. #define DDR_FIX_TX_CMD_NEG_EDGE 0x00
  233. #define DDR_FIX_TX_CMD_14_AHEAD 0x20
  234. #define SD20_TX_NEG_EDGE 0x00
  235. #define SD20_TX_14_AHEAD 0x10
  236. #define SD20_TX_SEL_MASK 0x10
  237. #define DDR_VAR_SDCLK_POL_SWAP 0x01
  238. #define SD_CMD0 0xFDA9
  239. #define SD_CMD_START 0x40
  240. #define SD_CMD1 0xFDAA
  241. #define SD_CMD2 0xFDAB
  242. #define SD_CMD3 0xFDAC
  243. #define SD_CMD4 0xFDAD
  244. #define SD_CMD5 0xFDAE
  245. #define SD_BYTE_CNT_L 0xFDAF
  246. #define SD_BYTE_CNT_H 0xFDB0
  247. #define SD_BLOCK_CNT_L 0xFDB1
  248. #define SD_BLOCK_CNT_H 0xFDB2
  249. #define SD_TRANSFER 0xFDB3
  250. #define SD_TRANSFER_START 0x80
  251. #define SD_TRANSFER_END 0x40
  252. #define SD_STAT_IDLE 0x20
  253. #define SD_TRANSFER_ERR 0x10
  254. #define SD_TM_NORMAL_WRITE 0x00
  255. #define SD_TM_AUTO_WRITE_3 0x01
  256. #define SD_TM_AUTO_WRITE_4 0x02
  257. #define SD_TM_AUTO_READ_3 0x05
  258. #define SD_TM_AUTO_READ_4 0x06
  259. #define SD_TM_CMD_RSP 0x08
  260. #define SD_TM_AUTO_WRITE_1 0x09
  261. #define SD_TM_AUTO_WRITE_2 0x0A
  262. #define SD_TM_NORMAL_READ 0x0C
  263. #define SD_TM_AUTO_READ_1 0x0D
  264. #define SD_TM_AUTO_READ_2 0x0E
  265. #define SD_TM_AUTO_TUNING 0x0F
  266. #define SD_CMD_STATE 0xFDB5
  267. #define SD_CMD_IDLE 0x80
  268. #define SD_DATA_STATE 0xFDB6
  269. #define SD_DATA_IDLE 0x80
  270. #define REG_SD_STOP_SDCLK_CFG 0xFDB8
  271. #define SD30_CLK_STOP_CFG_EN 0x04
  272. #define SD30_CLK_STOP_CFG1 0x02
  273. #define SD30_CLK_STOP_CFG0 0x01
  274. #define REG_PRE_RW_MODE 0xFD70
  275. #define EN_INFINITE_MODE 0x01
  276. #define REG_CRC_DUMMY_0 0xFD71
  277. #define CFG_SD_POW_AUTO_PD (1<<0)
  278. #define SRCTL 0xFC13
  279. #define DCM_DRP_CTL 0xFC23
  280. #define DCM_RESET 0x08
  281. #define DCM_LOCKED 0x04
  282. #define DCM_208M 0x00
  283. #define DCM_TX 0x01
  284. #define DCM_RX 0x02
  285. #define DCM_DRP_TRIG 0xFC24
  286. #define DRP_START 0x80
  287. #define DRP_DONE 0x40
  288. #define DCM_DRP_CFG 0xFC25
  289. #define DRP_WRITE 0x80
  290. #define DRP_READ 0x00
  291. #define DCM_WRITE_ADDRESS_50 0x50
  292. #define DCM_WRITE_ADDRESS_51 0x51
  293. #define DCM_READ_ADDRESS_00 0x00
  294. #define DCM_READ_ADDRESS_51 0x51
  295. #define DCM_DRP_WR_DATA_L 0xFC26
  296. #define DCM_DRP_WR_DATA_H 0xFC27
  297. #define DCM_DRP_RD_DATA_L 0xFC28
  298. #define DCM_DRP_RD_DATA_H 0xFC29
  299. #define SD_VPCLK0_CTL 0xFC2A
  300. #define SD_VPCLK1_CTL 0xFC2B
  301. #define PHASE_SELECT_MASK 0x1F
  302. #define SD_DCMPS0_CTL 0xFC2C
  303. #define SD_DCMPS1_CTL 0xFC2D
  304. #define SD_VPTX_CTL SD_VPCLK0_CTL
  305. #define SD_VPRX_CTL SD_VPCLK1_CTL
  306. #define PHASE_CHANGE 0x80
  307. #define PHASE_NOT_RESET 0x40
  308. #define SD_DCMPS_TX_CTL SD_DCMPS0_CTL
  309. #define SD_DCMPS_RX_CTL SD_DCMPS1_CTL
  310. #define DCMPS_CHANGE 0x80
  311. #define DCMPS_CHANGE_DONE 0x40
  312. #define DCMPS_ERROR 0x20
  313. #define DCMPS_CURRENT_PHASE 0x1F
  314. #define CARD_CLK_SOURCE 0xFC2E
  315. #define CRC_FIX_CLK (0x00 << 0)
  316. #define CRC_VAR_CLK0 (0x01 << 0)
  317. #define CRC_VAR_CLK1 (0x02 << 0)
  318. #define SD30_FIX_CLK (0x00 << 2)
  319. #define SD30_VAR_CLK0 (0x01 << 2)
  320. #define SD30_VAR_CLK1 (0x02 << 2)
  321. #define SAMPLE_FIX_CLK (0x00 << 4)
  322. #define SAMPLE_VAR_CLK0 (0x01 << 4)
  323. #define SAMPLE_VAR_CLK1 (0x02 << 4)
  324. #define CARD_PWR_CTL 0xFD50
  325. #define PMOS_STRG_MASK 0x10
  326. #define PMOS_STRG_800mA 0x10
  327. #define PMOS_STRG_400mA 0x00
  328. #define SD_POWER_OFF 0x03
  329. #define SD_PARTIAL_POWER_ON 0x01
  330. #define SD_POWER_ON 0x00
  331. #define SD_POWER_MASK 0x03
  332. #define MS_POWER_OFF 0x0C
  333. #define MS_PARTIAL_POWER_ON 0x04
  334. #define MS_POWER_ON 0x00
  335. #define MS_POWER_MASK 0x0C
  336. #define BPP_POWER_OFF 0x0F
  337. #define BPP_POWER_5_PERCENT_ON 0x0E
  338. #define BPP_POWER_10_PERCENT_ON 0x0C
  339. #define BPP_POWER_15_PERCENT_ON 0x08
  340. #define BPP_POWER_ON 0x00
  341. #define BPP_POWER_MASK 0x0F
  342. #define SD_VCC_PARTIAL_POWER_ON 0x02
  343. #define SD_VCC_POWER_ON 0x00
  344. #define CARD_CLK_SWITCH 0xFD51
  345. #define RTL8411B_PACKAGE_MODE 0xFD51
  346. #define CARD_SHARE_MODE 0xFD52
  347. #define CARD_SHARE_MASK 0x0F
  348. #define CARD_SHARE_MULTI_LUN 0x00
  349. #define CARD_SHARE_NORMAL 0x00
  350. #define CARD_SHARE_48_SD 0x04
  351. #define CARD_SHARE_48_MS 0x08
  352. #define CARD_SHARE_BAROSSA_SD 0x01
  353. #define CARD_SHARE_BAROSSA_MS 0x02
  354. #define CARD_DRIVE_SEL 0xFD53
  355. #define MS_DRIVE_8mA (0x01 << 6)
  356. #define MMC_DRIVE_8mA (0x01 << 4)
  357. #define XD_DRIVE_8mA (0x01 << 2)
  358. #define GPIO_DRIVE_8mA 0x01
  359. #define RTS5209_CARD_DRIVE_DEFAULT (MS_DRIVE_8mA | MMC_DRIVE_8mA |\
  360. XD_DRIVE_8mA | GPIO_DRIVE_8mA)
  361. #define RTL8411_CARD_DRIVE_DEFAULT (MS_DRIVE_8mA | MMC_DRIVE_8mA |\
  362. XD_DRIVE_8mA)
  363. #define RTSX_CARD_DRIVE_DEFAULT (MS_DRIVE_8mA | GPIO_DRIVE_8mA)
  364. #define CARD_STOP 0xFD54
  365. #define SPI_STOP 0x01
  366. #define XD_STOP 0x02
  367. #define SD_STOP 0x04
  368. #define MS_STOP 0x08
  369. #define SPI_CLR_ERR 0x10
  370. #define XD_CLR_ERR 0x20
  371. #define SD_CLR_ERR 0x40
  372. #define MS_CLR_ERR 0x80
  373. #define CARD_OE 0xFD55
  374. #define SD_OUTPUT_EN 0x04
  375. #define MS_OUTPUT_EN 0x08
  376. #define CARD_AUTO_BLINK 0xFD56
  377. #define CARD_GPIO_DIR 0xFD57
  378. #define CARD_GPIO 0xFD58
  379. #define CARD_DATA_SOURCE 0xFD5B
  380. #define PINGPONG_BUFFER 0x01
  381. #define RING_BUFFER 0x00
  382. #define SD30_CLK_DRIVE_SEL 0xFD5A
  383. #define DRIVER_TYPE_A 0x05
  384. #define DRIVER_TYPE_B 0x03
  385. #define DRIVER_TYPE_C 0x02
  386. #define DRIVER_TYPE_D 0x01
  387. #define CARD_SELECT 0xFD5C
  388. #define SD_MOD_SEL 2
  389. #define MS_MOD_SEL 3
  390. #define SD30_DRIVE_SEL 0xFD5E
  391. #define CFG_DRIVER_TYPE_A 0x02
  392. #define CFG_DRIVER_TYPE_B 0x03
  393. #define CFG_DRIVER_TYPE_C 0x01
  394. #define CFG_DRIVER_TYPE_D 0x00
  395. #define SD30_CMD_DRIVE_SEL 0xFD5E
  396. #define SD30_DAT_DRIVE_SEL 0xFD5F
  397. #define CARD_CLK_EN 0xFD69
  398. #define SD_CLK_EN 0x04
  399. #define MS_CLK_EN 0x08
  400. #define SD40_CLK_EN 0x10
  401. #define SDIO_CTRL 0xFD6B
  402. #define CD_PAD_CTL 0xFD73
  403. #define CD_DISABLE_MASK 0x07
  404. #define MS_CD_DISABLE 0x04
  405. #define SD_CD_DISABLE 0x02
  406. #define XD_CD_DISABLE 0x01
  407. #define CD_DISABLE 0x07
  408. #define CD_ENABLE 0x00
  409. #define MS_CD_EN_ONLY 0x03
  410. #define SD_CD_EN_ONLY 0x05
  411. #define XD_CD_EN_ONLY 0x06
  412. #define FORCE_CD_LOW_MASK 0x38
  413. #define FORCE_CD_XD_LOW 0x08
  414. #define FORCE_CD_SD_LOW 0x10
  415. #define FORCE_CD_MS_LOW 0x20
  416. #define CD_AUTO_DISABLE 0x40
  417. #define FPDCTL 0xFC00
  418. #define SSC_POWER_DOWN 0x01
  419. #define SD_OC_POWER_DOWN 0x02
  420. #define ALL_POWER_DOWN 0x03
  421. #define OC_POWER_DOWN 0x02
  422. #define PDINFO 0xFC01
  423. #define CLK_CTL 0xFC02
  424. #define CHANGE_CLK 0x01
  425. #define CLK_LOW_FREQ 0x01
  426. #define CLK_DIV 0xFC03
  427. #define CLK_DIV_1 0x01
  428. #define CLK_DIV_2 0x02
  429. #define CLK_DIV_4 0x03
  430. #define CLK_DIV_8 0x04
  431. #define CLK_SEL 0xFC04
  432. #define SSC_DIV_N_0 0xFC0F
  433. #define SSC_DIV_N_1 0xFC10
  434. #define SSC_CTL1 0xFC11
  435. #define SSC_RSTB 0x80
  436. #define SSC_8X_EN 0x40
  437. #define SSC_FIX_FRAC 0x20
  438. #define SSC_SEL_1M 0x00
  439. #define SSC_SEL_2M 0x08
  440. #define SSC_SEL_4M 0x10
  441. #define SSC_SEL_8M 0x18
  442. #define SSC_CTL2 0xFC12
  443. #define SSC_DEPTH_MASK 0x07
  444. #define SSC_DEPTH_DISALBE 0x00
  445. #define SSC_DEPTH_4M 0x01
  446. #define SSC_DEPTH_2M 0x02
  447. #define SSC_DEPTH_1M 0x03
  448. #define SSC_DEPTH_500K 0x04
  449. #define SSC_DEPTH_250K 0x05
  450. #define RCCTL 0xFC14
  451. #define FPGA_PULL_CTL 0xFC1D
  452. #define OLT_LED_CTL 0xFC1E
  453. #define LED_SHINE_MASK 0x08
  454. #define LED_SHINE_EN 0x08
  455. #define LED_SHINE_DISABLE 0x00
  456. #define GPIO_CTL 0xFC1F
  457. #define LDO_CTL 0xFC1E
  458. #define BPP_ASIC_1V7 0x00
  459. #define BPP_ASIC_1V8 0x01
  460. #define BPP_ASIC_1V9 0x02
  461. #define BPP_ASIC_2V0 0x03
  462. #define BPP_ASIC_2V7 0x04
  463. #define BPP_ASIC_2V8 0x05
  464. #define BPP_ASIC_3V2 0x06
  465. #define BPP_ASIC_3V3 0x07
  466. #define BPP_REG_TUNED18 0x07
  467. #define BPP_TUNED18_SHIFT_8402 5
  468. #define BPP_TUNED18_SHIFT_8411 4
  469. #define BPP_PAD_MASK 0x04
  470. #define BPP_PAD_3V3 0x04
  471. #define BPP_PAD_1V8 0x00
  472. #define BPP_LDO_POWB 0x03
  473. #define BPP_LDO_ON 0x00
  474. #define BPP_LDO_SUSPEND 0x02
  475. #define BPP_LDO_OFF 0x03
  476. #define EFUSE_CTL 0xFC30
  477. #define EFUSE_ADD 0xFC31
  478. #define SYS_VER 0xFC32
  479. #define EFUSE_DATAL 0xFC34
  480. #define EFUSE_DATAH 0xFC35
  481. #define CARD_PULL_CTL1 0xFD60
  482. #define CARD_PULL_CTL2 0xFD61
  483. #define CARD_PULL_CTL3 0xFD62
  484. #define CARD_PULL_CTL4 0xFD63
  485. #define CARD_PULL_CTL5 0xFD64
  486. #define CARD_PULL_CTL6 0xFD65
  487. /* PCI Express Related Registers */
  488. #define IRQEN0 0xFE20
  489. #define IRQSTAT0 0xFE21
  490. #define DMA_DONE_INT 0x80
  491. #define SUSPEND_INT 0x40
  492. #define LINK_RDY_INT 0x20
  493. #define LINK_DOWN_INT 0x10
  494. #define IRQEN1 0xFE22
  495. #define IRQSTAT1 0xFE23
  496. #define TLPRIEN 0xFE24
  497. #define TLPRISTAT 0xFE25
  498. #define TLPTIEN 0xFE26
  499. #define TLPTISTAT 0xFE27
  500. #define DMATC0 0xFE28
  501. #define DMATC1 0xFE29
  502. #define DMATC2 0xFE2A
  503. #define DMATC3 0xFE2B
  504. #define DMACTL 0xFE2C
  505. #define DMA_RST 0x80
  506. #define DMA_BUSY 0x04
  507. #define DMA_DIR_TO_CARD 0x00
  508. #define DMA_DIR_FROM_CARD 0x02
  509. #define DMA_EN 0x01
  510. #define DMA_128 (0 << 4)
  511. #define DMA_256 (1 << 4)
  512. #define DMA_512 (2 << 4)
  513. #define DMA_1024 (3 << 4)
  514. #define DMA_PACK_SIZE_MASK 0x30
  515. #define BCTL 0xFE2D
  516. #define RBBC0 0xFE2E
  517. #define RBBC1 0xFE2F
  518. #define RBDAT 0xFE30
  519. #define RBCTL 0xFE34
  520. #define U_AUTO_DMA_EN_MASK 0x20
  521. #define U_AUTO_DMA_DISABLE 0x00
  522. #define RB_FLUSH 0x80
  523. #define CFGADDR0 0xFE35
  524. #define CFGADDR1 0xFE36
  525. #define CFGDATA0 0xFE37
  526. #define CFGDATA1 0xFE38
  527. #define CFGDATA2 0xFE39
  528. #define CFGDATA3 0xFE3A
  529. #define CFGRWCTL 0xFE3B
  530. #define PHYRWCTL 0xFE3C
  531. #define PHYDATA0 0xFE3D
  532. #define PHYDATA1 0xFE3E
  533. #define PHYADDR 0xFE3F
  534. #define MSGRXDATA0 0xFE40
  535. #define MSGRXDATA1 0xFE41
  536. #define MSGRXDATA2 0xFE42
  537. #define MSGRXDATA3 0xFE43
  538. #define MSGTXDATA0 0xFE44
  539. #define MSGTXDATA1 0xFE45
  540. #define MSGTXDATA2 0xFE46
  541. #define MSGTXDATA3 0xFE47
  542. #define MSGTXCTL 0xFE48
  543. #define LTR_CTL 0xFE4A
  544. #define LTR_TX_EN_MASK BIT(7)
  545. #define LTR_TX_EN_1 BIT(7)
  546. #define LTR_TX_EN_0 0
  547. #define LTR_LATENCY_MODE_MASK BIT(6)
  548. #define LTR_LATENCY_MODE_HW 0
  549. #define LTR_LATENCY_MODE_SW BIT(6)
  550. #define OBFF_CFG 0xFE4C
  551. #define OBFF_EN_MASK 0x03
  552. #define OBFF_DISABLE 0x00
  553. #define CDRESUMECTL 0xFE52
  554. #define WAKE_SEL_CTL 0xFE54
  555. #define PCLK_CTL 0xFE55
  556. #define PCLK_MODE_SEL 0x20
  557. #define PME_FORCE_CTL 0xFE56
  558. #define ASPM_FORCE_CTL 0xFE57
  559. #define FORCE_ASPM_CTL0 0x10
  560. #define FORCE_ASPM_CTL1 0x20
  561. #define FORCE_ASPM_VAL_MASK 0x03
  562. #define FORCE_ASPM_L1_EN 0x02
  563. #define FORCE_ASPM_L0_EN 0x01
  564. #define FORCE_ASPM_NO_ASPM 0x00
  565. #define PM_CLK_FORCE_CTL 0xFE58
  566. #define CLK_PM_EN 0x01
  567. #define FUNC_FORCE_CTL 0xFE59
  568. #define FUNC_FORCE_UPME_XMT_DBG 0x02
  569. #define PERST_GLITCH_WIDTH 0xFE5C
  570. #define CHANGE_LINK_STATE 0xFE5B
  571. #define RESET_LOAD_REG 0xFE5E
  572. #define EFUSE_CONTENT 0xFE5F
  573. #define HOST_SLEEP_STATE 0xFE60
  574. #define HOST_ENTER_S1 1
  575. #define HOST_ENTER_S3 2
  576. #define SDIO_CFG 0xFE70
  577. #define PM_EVENT_DEBUG 0xFE71
  578. #define PME_DEBUG_0 0x08
  579. #define NFTS_TX_CTRL 0xFE72
  580. #define PWR_GATE_CTRL 0xFE75
  581. #define PWR_GATE_EN 0x01
  582. #define LDO3318_PWR_MASK 0x06
  583. #define LDO_ON 0x00
  584. #define LDO_SUSPEND 0x04
  585. #define LDO_OFF 0x06
  586. #define PWD_SUSPEND_EN 0xFE76
  587. #define LDO_PWR_SEL 0xFE78
  588. #define L1SUB_CONFIG1 0xFE8D
  589. #define AUX_CLK_ACTIVE_SEL_MASK 0x01
  590. #define MAC_CKSW_DONE 0x00
  591. #define L1SUB_CONFIG2 0xFE8E
  592. #define L1SUB_AUTO_CFG 0x02
  593. #define L1SUB_CONFIG3 0xFE8F
  594. #define L1OFF_MBIAS2_EN_5250 BIT(7)
  595. #define DUMMY_REG_RESET_0 0xFE90
  596. #define IC_VERSION_MASK 0x0F
  597. #define REG_VREF 0xFE97
  598. #define PWD_SUSPND_EN 0x10
  599. #define RTS5260_DMA_RST_CTL_0 0xFEBF
  600. #define RTS5260_DMA_RST 0x80
  601. #define RTS5260_ADMA3_RST 0x40
  602. #define AUTOLOAD_CFG_BASE 0xFF00
  603. #define RELINK_TIME_MASK 0x01
  604. #define PETXCFG 0xFF03
  605. #define FORCE_CLKREQ_DELINK_MASK BIT(7)
  606. #define FORCE_CLKREQ_LOW 0x80
  607. #define FORCE_CLKREQ_HIGH 0x00
  608. #define PM_CTRL1 0xFF44
  609. #define CD_RESUME_EN_MASK 0xF0
  610. #define PM_CTRL2 0xFF45
  611. #define PM_CTRL3 0xFF46
  612. #define SDIO_SEND_PME_EN 0x80
  613. #define FORCE_RC_MODE_ON 0x40
  614. #define FORCE_RX50_LINK_ON 0x20
  615. #define D3_DELINK_MODE_EN 0x10
  616. #define USE_PESRTB_CTL_DELINK 0x08
  617. #define DELAY_PIN_WAKE 0x04
  618. #define RESET_PIN_WAKE 0x02
  619. #define PM_WAKE_EN 0x01
  620. #define PM_CTRL4 0xFF47
  621. /* FW config info register */
  622. #define RTS5261_FW_CFG_INFO0 0xFF50
  623. #define RTS5261_FW_EXPRESS_TEST_MASK (0x01 << 0)
  624. #define RTS5261_FW_EA_MODE_MASK (0x01 << 5)
  625. #define RTS5261_FW_CFG0 0xFF54
  626. #define RTS5261_FW_ENTER_EXPRESS (0x01 << 0)
  627. #define RTS5261_FW_CFG1 0xFF55
  628. #define RTS5261_SYS_CLK_SEL_MCU_CLK (0x01 << 7)
  629. #define RTS5261_CRC_CLK_SEL_MCU_CLK (0x01 << 6)
  630. #define RTS5261_FAKE_MCU_CLOCK_GATING (0x01 << 5)
  631. #define RTS5261_MCU_BUS_SEL_MASK (0x01 << 4)
  632. #define RTS5261_MCU_CLOCK_SEL_MASK (0x03 << 2)
  633. #define RTS5261_MCU_CLOCK_SEL_16M (0x01 << 2)
  634. #define RTS5261_MCU_CLOCK_GATING (0x01 << 1)
  635. #define RTS5261_DRIVER_ENABLE_FW (0x01 << 0)
  636. #define REG_CFG_OOBS_OFF_TIMER 0xFEA6
  637. #define REG_CFG_OOBS_ON_TIMER 0xFEA7
  638. #define REG_CFG_VCM_ON_TIMER 0xFEA8
  639. #define REG_CFG_OOBS_POLLING 0xFEA9
  640. /* Memory mapping */
  641. #define SRAM_BASE 0xE600
  642. #define RBUF_BASE 0xF400
  643. #define PPBUF_BASE1 0xF800
  644. #define PPBUF_BASE2 0xFA00
  645. #define IMAGE_FLAG_ADDR0 0xCE80
  646. #define IMAGE_FLAG_ADDR1 0xCE81
  647. #define RREF_CFG 0xFF6C
  648. #define RREF_VBGSEL_MASK 0x38
  649. #define RREF_VBGSEL_1V25 0x28
  650. #define OOBS_CONFIG 0xFF6E
  651. #define OOBS_AUTOK_DIS 0x80
  652. #define OOBS_VAL_MASK 0x1F
  653. #define LDO_DV18_CFG 0xFF70
  654. #define LDO_DV18_SR_MASK 0xC0
  655. #define LDO_DV18_SR_DF 0x40
  656. #define DV331812_MASK 0x70
  657. #define DV331812_33 0x70
  658. #define DV331812_17 0x30
  659. #define LDO_CONFIG2 0xFF71
  660. #define LDO_D3318_MASK 0x07
  661. #define LDO_D3318_33V 0x07
  662. #define LDO_D3318_18V 0x02
  663. #define DV331812_VDD1 0x04
  664. #define DV331812_POWERON 0x08
  665. #define DV331812_POWEROFF 0x00
  666. #define LDO_VCC_CFG0 0xFF72
  667. #define LDO_VCC_LMTVTH_MASK 0x30
  668. #define LDO_VCC_LMTVTH_2A 0x10
  669. /*RTS5260*/
  670. #define RTS5260_DVCC_TUNE_MASK 0x70
  671. #define RTS5260_DVCC_33 0x70
  672. /*RTS5261*/
  673. #define RTS5261_LDO1_CFG0 0xFF72
  674. #define RTS5261_LDO1_OCP_THD_MASK (0x07 << 5)
  675. #define RTS5261_LDO1_OCP_EN (0x01 << 4)
  676. #define RTS5261_LDO1_OCP_LMT_THD_MASK (0x03 << 2)
  677. #define RTS5261_LDO1_OCP_LMT_EN (0x01 << 1)
  678. #define LDO_VCC_CFG1 0xFF73
  679. #define LDO_VCC_REF_TUNE_MASK 0x30
  680. #define LDO_VCC_REF_1V2 0x20
  681. #define LDO_VCC_TUNE_MASK 0x07
  682. #define LDO_VCC_1V8 0x04
  683. #define LDO_VCC_3V3 0x07
  684. #define LDO_VCC_LMT_EN 0x08
  685. /*RTS5260*/
  686. #define LDO_POW_SDVDD1_MASK 0x08
  687. #define LDO_POW_SDVDD1_ON 0x08
  688. #define LDO_POW_SDVDD1_OFF 0x00
  689. #define LDO_VIO_CFG 0xFF75
  690. #define LDO_VIO_SR_MASK 0xC0
  691. #define LDO_VIO_SR_DF 0x40
  692. #define LDO_VIO_REF_TUNE_MASK 0x30
  693. #define LDO_VIO_REF_1V2 0x20
  694. #define LDO_VIO_TUNE_MASK 0x07
  695. #define LDO_VIO_1V7 0x03
  696. #define LDO_VIO_1V8 0x04
  697. #define LDO_VIO_3V3 0x07
  698. #define LDO_DV12S_CFG 0xFF76
  699. #define LDO_REF12_TUNE_MASK 0x18
  700. #define LDO_REF12_TUNE_DF 0x10
  701. #define LDO_D12_TUNE_MASK 0x07
  702. #define LDO_D12_TUNE_DF 0x04
  703. #define LDO_AV12S_CFG 0xFF77
  704. #define LDO_AV12S_TUNE_MASK 0x07
  705. #define LDO_AV12S_TUNE_DF 0x04
  706. #define SD40_LDO_CTL1 0xFE7D
  707. #define SD40_VIO_TUNE_MASK 0x70
  708. #define SD40_VIO_TUNE_1V7 0x30
  709. #define SD_VIO_LDO_1V8 0x40
  710. #define SD_VIO_LDO_3V3 0x70
  711. #define RTS5260_AUTOLOAD_CFG4 0xFF7F
  712. #define RTS5260_MIMO_DISABLE 0x8A
  713. /*RTS5261*/
  714. #define RTS5261_AUX_CLK_16M_EN (1 << 5)
  715. #define RTS5260_REG_GPIO_CTL0 0xFC1A
  716. #define RTS5260_REG_GPIO_MASK 0x01
  717. #define RTS5260_REG_GPIO_ON 0x01
  718. #define RTS5260_REG_GPIO_OFF 0x00
  719. #define PWR_GLOBAL_CTRL 0xF200
  720. #define PCIE_L1_2_EN 0x0C
  721. #define PCIE_L1_1_EN 0x0A
  722. #define PCIE_L1_0_EN 0x09
  723. #define PWR_FE_CTL 0xF201
  724. #define PCIE_L1_2_PD_FE_EN 0x0C
  725. #define PCIE_L1_1_PD_FE_EN 0x0A
  726. #define PCIE_L1_0_PD_FE_EN 0x09
  727. #define CFG_PCIE_APHY_OFF_0 0xF204
  728. #define CFG_PCIE_APHY_OFF_0_DEFAULT 0xBF
  729. #define CFG_PCIE_APHY_OFF_1 0xF205
  730. #define CFG_PCIE_APHY_OFF_1_DEFAULT 0xFF
  731. #define CFG_PCIE_APHY_OFF_2 0xF206
  732. #define CFG_PCIE_APHY_OFF_2_DEFAULT 0x01
  733. #define CFG_PCIE_APHY_OFF_3 0xF207
  734. #define CFG_PCIE_APHY_OFF_3_DEFAULT 0x00
  735. #define CFG_L1_0_PCIE_MAC_RET_VALUE 0xF20C
  736. #define CFG_L1_0_PCIE_DPHY_RET_VALUE 0xF20E
  737. #define CFG_L1_0_SYS_RET_VALUE 0xF210
  738. #define CFG_L1_0_CRC_MISC_RET_VALUE 0xF212
  739. #define CFG_L1_0_CRC_SD30_RET_VALUE 0xF214
  740. #define CFG_L1_0_CRC_SD40_RET_VALUE 0xF216
  741. #define CFG_LP_FPWM_VALUE 0xF219
  742. #define CFG_LP_FPWM_VALUE_DEFAULT 0x18
  743. #define PWC_CDR 0xF253
  744. #define PWC_CDR_DEFAULT 0x03
  745. #define CFG_L1_0_RET_VALUE_DEFAULT 0x1B
  746. #define CFG_L1_0_CRC_MISC_RET_VALUE_DEFAULT 0x0C
  747. /* OCPCTL */
  748. #define SD_DETECT_EN 0x08
  749. #define SD_OCP_INT_EN 0x04
  750. #define SD_OCP_INT_CLR 0x02
  751. #define SD_OC_CLR 0x01
  752. #define SDVIO_DETECT_EN (1 << 7)
  753. #define SDVIO_OCP_INT_EN (1 << 6)
  754. #define SDVIO_OCP_INT_CLR (1 << 5)
  755. #define SDVIO_OC_CLR (1 << 4)
  756. /* OCPSTAT */
  757. #define SD_OCP_DETECT 0x08
  758. #define SD_OC_NOW 0x04
  759. #define SD_OC_EVER 0x02
  760. #define SDVIO_OC_NOW (1 << 6)
  761. #define SDVIO_OC_EVER (1 << 5)
  762. #define REG_OCPCTL 0xFD6A
  763. #define REG_OCPSTAT 0xFD6E
  764. #define REG_OCPGLITCH 0xFD6C
  765. #define REG_OCPPARA1 0xFD6B
  766. #define REG_OCPPARA2 0xFD6D
  767. /* rts5260 DV3318 OCP-related registers */
  768. #define REG_DV3318_OCPCTL 0xFD89
  769. #define DV3318_OCP_TIME_MASK 0xF0
  770. #define DV3318_DETECT_EN 0x08
  771. #define DV3318_OCP_INT_EN 0x04
  772. #define DV3318_OCP_INT_CLR 0x02
  773. #define DV3318_OCP_CLR 0x01
  774. #define REG_DV3318_OCPSTAT 0xFD8A
  775. #define DV3318_OCP_GlITCH_TIME_MASK 0xF0
  776. #define DV3318_OCP_DETECT 0x08
  777. #define DV3318_OCP_NOW 0x04
  778. #define DV3318_OCP_EVER 0x02
  779. #define SD_OCP_GLITCH_MASK 0x0F
  780. /* OCPPARA1 */
  781. #define SDVIO_OCP_TIME_60 0x00
  782. #define SDVIO_OCP_TIME_100 0x10
  783. #define SDVIO_OCP_TIME_200 0x20
  784. #define SDVIO_OCP_TIME_400 0x30
  785. #define SDVIO_OCP_TIME_600 0x40
  786. #define SDVIO_OCP_TIME_800 0x50
  787. #define SDVIO_OCP_TIME_1100 0x60
  788. #define SDVIO_OCP_TIME_MASK 0x70
  789. #define SD_OCP_TIME_60 0x00
  790. #define SD_OCP_TIME_100 0x01
  791. #define SD_OCP_TIME_200 0x02
  792. #define SD_OCP_TIME_400 0x03
  793. #define SD_OCP_TIME_600 0x04
  794. #define SD_OCP_TIME_800 0x05
  795. #define SD_OCP_TIME_1100 0x06
  796. #define SD_OCP_TIME_MASK 0x07
  797. /* OCPPARA2 */
  798. #define SDVIO_OCP_THD_190 0x00
  799. #define SDVIO_OCP_THD_250 0x10
  800. #define SDVIO_OCP_THD_320 0x20
  801. #define SDVIO_OCP_THD_380 0x30
  802. #define SDVIO_OCP_THD_440 0x40
  803. #define SDVIO_OCP_THD_500 0x50
  804. #define SDVIO_OCP_THD_570 0x60
  805. #define SDVIO_OCP_THD_630 0x70
  806. #define SDVIO_OCP_THD_MASK 0x70
  807. #define SD_OCP_THD_450 0x00
  808. #define SD_OCP_THD_550 0x01
  809. #define SD_OCP_THD_650 0x02
  810. #define SD_OCP_THD_750 0x03
  811. #define SD_OCP_THD_850 0x04
  812. #define SD_OCP_THD_950 0x05
  813. #define SD_OCP_THD_1050 0x06
  814. #define SD_OCP_THD_1150 0x07
  815. #define SD_OCP_THD_MASK 0x07
  816. #define SDVIO_OCP_GLITCH_MASK 0xF0
  817. #define SDVIO_OCP_GLITCH_NONE 0x00
  818. #define SDVIO_OCP_GLITCH_50U 0x10
  819. #define SDVIO_OCP_GLITCH_100U 0x20
  820. #define SDVIO_OCP_GLITCH_200U 0x30
  821. #define SDVIO_OCP_GLITCH_600U 0x40
  822. #define SDVIO_OCP_GLITCH_800U 0x50
  823. #define SDVIO_OCP_GLITCH_1M 0x60
  824. #define SDVIO_OCP_GLITCH_2M 0x70
  825. #define SDVIO_OCP_GLITCH_3M 0x80
  826. #define SDVIO_OCP_GLITCH_4M 0x90
  827. #define SDVIO_OCP_GLIVCH_5M 0xA0
  828. #define SDVIO_OCP_GLITCH_6M 0xB0
  829. #define SDVIO_OCP_GLITCH_7M 0xC0
  830. #define SDVIO_OCP_GLITCH_8M 0xD0
  831. #define SDVIO_OCP_GLITCH_9M 0xE0
  832. #define SDVIO_OCP_GLITCH_10M 0xF0
  833. #define SD_OCP_GLITCH_MASK 0x0F
  834. #define SD_OCP_GLITCH_NONE 0x00
  835. #define SD_OCP_GLITCH_50U 0x01
  836. #define SD_OCP_GLITCH_100U 0x02
  837. #define SD_OCP_GLITCH_200U 0x03
  838. #define SD_OCP_GLITCH_600U 0x04
  839. #define SD_OCP_GLITCH_800U 0x05
  840. #define SD_OCP_GLITCH_1M 0x06
  841. #define SD_OCP_GLITCH_2M 0x07
  842. #define SD_OCP_GLITCH_3M 0x08
  843. #define SD_OCP_GLITCH_4M 0x09
  844. #define SD_OCP_GLIVCH_5M 0x0A
  845. #define SD_OCP_GLITCH_6M 0x0B
  846. #define SD_OCP_GLITCH_7M 0x0C
  847. #define SD_OCP_GLITCH_8M 0x0D
  848. #define SD_OCP_GLITCH_9M 0x0E
  849. #define SD_OCP_GLITCH_10M 0x0F
  850. /* Phy register */
  851. #define PHY_PCR 0x00
  852. #define PHY_PCR_FORCE_CODE 0xB000
  853. #define PHY_PCR_OOBS_CALI_50 0x0800
  854. #define PHY_PCR_OOBS_VCM_08 0x0200
  855. #define PHY_PCR_OOBS_SEN_90 0x0040
  856. #define PHY_PCR_RSSI_EN 0x0002
  857. #define PHY_PCR_RX10K 0x0001
  858. #define PHY_RCR0 0x01
  859. #define PHY_RCR1 0x02
  860. #define PHY_RCR1_ADP_TIME_4 0x0400
  861. #define PHY_RCR1_VCO_COARSE 0x001F
  862. #define PHY_RCR1_INIT_27S 0x0A1F
  863. #define PHY_SSCCR2 0x02
  864. #define PHY_SSCCR2_PLL_NCODE 0x0A00
  865. #define PHY_SSCCR2_TIME0 0x001C
  866. #define PHY_SSCCR2_TIME2_WIDTH 0x0003
  867. #define PHY_RCR2 0x03
  868. #define PHY_RCR2_EMPHASE_EN 0x8000
  869. #define PHY_RCR2_NADJR 0x4000
  870. #define PHY_RCR2_CDR_SR_2 0x0100
  871. #define PHY_RCR2_FREQSEL_12 0x0040
  872. #define PHY_RCR2_CDR_SC_12P 0x0010
  873. #define PHY_RCR2_CALIB_LATE 0x0002
  874. #define PHY_RCR2_INIT_27S 0xC152
  875. #define PHY_SSCCR3 0x03
  876. #define PHY_SSCCR3_STEP_IN 0x2740
  877. #define PHY_SSCCR3_CHECK_DELAY 0x0008
  878. #define _PHY_ANA03 0x03
  879. #define _PHY_ANA03_TIMER_MAX 0x2700
  880. #define _PHY_ANA03_OOBS_DEB_EN 0x0040
  881. #define _PHY_CMU_DEBUG_EN 0x0008
  882. #define PHY_RTCR 0x04
  883. #define PHY_RDR 0x05
  884. #define PHY_RDR_RXDSEL_1_9 0x4000
  885. #define PHY_SSC_AUTO_PWD 0x0600
  886. #define PHY_TCR0 0x06
  887. #define PHY_TCR1 0x07
  888. #define PHY_TUNE 0x08
  889. #define PHY_TUNE_TUNEREF_1_0 0x4000
  890. #define PHY_TUNE_VBGSEL_1252 0x0C00
  891. #define PHY_TUNE_SDBUS_33 0x0200
  892. #define PHY_TUNE_TUNED18 0x01C0
  893. #define PHY_TUNE_TUNED12 0X0020
  894. #define PHY_TUNE_TUNEA12 0x0004
  895. #define PHY_TUNE_VOLTAGE_MASK 0xFC3F
  896. #define PHY_TUNE_VOLTAGE_3V3 0x03C0
  897. #define PHY_TUNE_D18_1V8 0x0100
  898. #define PHY_TUNE_D18_1V7 0x0080
  899. #define PHY_ANA08 0x08
  900. #define PHY_ANA08_RX_EQ_DCGAIN 0x5000
  901. #define PHY_ANA08_SEL_RX_EN 0x0400
  902. #define PHY_ANA08_RX_EQ_VAL 0x03C0
  903. #define PHY_ANA08_SCP 0x0020
  904. #define PHY_ANA08_SEL_IPI 0x0004
  905. #define PHY_IMR 0x09
  906. #define PHY_BPCR 0x0A
  907. #define PHY_BPCR_IBRXSEL 0x0400
  908. #define PHY_BPCR_IBTXSEL 0x0100
  909. #define PHY_BPCR_IB_FILTER 0x0080
  910. #define PHY_BPCR_CMIRROR_EN 0x0040
  911. #define PHY_BIST 0x0B
  912. #define PHY_RAW_L 0x0C
  913. #define PHY_RAW_H 0x0D
  914. #define PHY_RAW_DATA 0x0E
  915. #define PHY_HOST_CLK_CTRL 0x0F
  916. #define PHY_DMR 0x10
  917. #define PHY_BACR 0x11
  918. #define PHY_BACR_BASIC_MASK 0xFFF3
  919. #define PHY_IER 0x12
  920. #define PHY_BCSR 0x13
  921. #define PHY_BPR 0x14
  922. #define PHY_BPNR2 0x15
  923. #define PHY_BPNR 0x16
  924. #define PHY_BRNR2 0x17
  925. #define PHY_BENR 0x18
  926. #define PHY_REV 0x19
  927. #define PHY_REV_RESV 0xE000
  928. #define PHY_REV_RXIDLE_LATCHED 0x1000
  929. #define PHY_REV_P1_EN 0x0800
  930. #define PHY_REV_RXIDLE_EN 0x0400
  931. #define PHY_REV_CLKREQ_TX_EN 0x0200
  932. #define PHY_REV_CLKREQ_RX_EN 0x0100
  933. #define PHY_REV_CLKREQ_DT_1_0 0x0040
  934. #define PHY_REV_STOP_CLKRD 0x0020
  935. #define PHY_REV_RX_PWST 0x0008
  936. #define PHY_REV_STOP_CLKWR 0x0004
  937. #define _PHY_REV0 0x19
  938. #define _PHY_REV0_FILTER_OUT 0x3800
  939. #define _PHY_REV0_CDR_BYPASS_PFD 0x0100
  940. #define _PHY_REV0_CDR_RX_IDLE_BYPASS 0x0002
  941. #define PHY_FLD0 0x1A
  942. #define PHY_ANA1A 0x1A
  943. #define PHY_ANA1A_TXR_LOOPBACK 0x2000
  944. #define PHY_ANA1A_RXT_BIST 0x0500
  945. #define PHY_ANA1A_TXR_BIST 0x0040
  946. #define PHY_ANA1A_REV 0x0006
  947. #define PHY_FLD0_INIT_27S 0x2546
  948. #define PHY_FLD1 0x1B
  949. #define PHY_FLD2 0x1C
  950. #define PHY_FLD3 0x1D
  951. #define PHY_FLD3_TIMER_4 0x0800
  952. #define PHY_FLD3_TIMER_6 0x0020
  953. #define PHY_FLD3_RXDELINK 0x0004
  954. #define PHY_FLD3_INIT_27S 0x0004
  955. #define PHY_ANA1D 0x1D
  956. #define PHY_ANA1D_DEBUG_ADDR 0x0004
  957. #define _PHY_FLD0 0x1D
  958. #define _PHY_FLD0_CLK_REQ_20C 0x8000
  959. #define _PHY_FLD0_RX_IDLE_EN 0x1000
  960. #define _PHY_FLD0_BIT_ERR_RSTN 0x0800
  961. #define _PHY_FLD0_BER_COUNT 0x01E0
  962. #define _PHY_FLD0_BER_TIMER 0x001E
  963. #define _PHY_FLD0_CHECK_EN 0x0001
  964. #define PHY_FLD4 0x1E
  965. #define PHY_FLD4_FLDEN_SEL 0x4000
  966. #define PHY_FLD4_REQ_REF 0x2000
  967. #define PHY_FLD4_RXAMP_OFF 0x1000
  968. #define PHY_FLD4_REQ_ADDA 0x0800
  969. #define PHY_FLD4_BER_COUNT 0x00E0
  970. #define PHY_FLD4_BER_TIMER 0x000A
  971. #define PHY_FLD4_BER_CHK_EN 0x0001
  972. #define PHY_FLD4_INIT_27S 0x5C7F
  973. #define PHY_DIG1E 0x1E
  974. #define PHY_DIG1E_REV 0x4000
  975. #define PHY_DIG1E_D0_X_D1 0x1000
  976. #define PHY_DIG1E_RX_ON_HOST 0x0800
  977. #define PHY_DIG1E_RCLK_REF_HOST 0x0400
  978. #define PHY_DIG1E_RCLK_TX_EN_KEEP 0x0040
  979. #define PHY_DIG1E_RCLK_TX_TERM_KEEP 0x0020
  980. #define PHY_DIG1E_RCLK_RX_EIDLE_ON 0x0010
  981. #define PHY_DIG1E_TX_TERM_KEEP 0x0008
  982. #define PHY_DIG1E_RX_TERM_KEEP 0x0004
  983. #define PHY_DIG1E_TX_EN_KEEP 0x0002
  984. #define PHY_DIG1E_RX_EN_KEEP 0x0001
  985. #define PHY_DUM_REG 0x1F
  986. #define PCR_SETTING_REG1 0x724
  987. #define PCR_SETTING_REG2 0x814
  988. #define PCR_SETTING_REG3 0x747
  989. #define PCR_SETTING_REG4 0x818
  990. #define PCR_SETTING_REG5 0x81C
  991. #define rtsx_pci_init_cmd(pcr) ((pcr)->ci = 0)
  992. #define RTS5227_DEVICE_ID 0x5227
  993. #define RTS_MAX_TIMES_FREQ_REDUCTION 8
  994. struct rtsx_pcr;
  995. struct pcr_handle {
  996. struct rtsx_pcr *pcr;
  997. };
  998. struct pcr_ops {
  999. int (*write_phy)(struct rtsx_pcr *pcr, u8 addr, u16 val);
  1000. int (*read_phy)(struct rtsx_pcr *pcr, u8 addr, u16 *val);
  1001. int (*extra_init_hw)(struct rtsx_pcr *pcr);
  1002. int (*optimize_phy)(struct rtsx_pcr *pcr);
  1003. int (*turn_on_led)(struct rtsx_pcr *pcr);
  1004. int (*turn_off_led)(struct rtsx_pcr *pcr);
  1005. int (*enable_auto_blink)(struct rtsx_pcr *pcr);
  1006. int (*disable_auto_blink)(struct rtsx_pcr *pcr);
  1007. int (*card_power_on)(struct rtsx_pcr *pcr, int card);
  1008. int (*card_power_off)(struct rtsx_pcr *pcr, int card);
  1009. int (*switch_output_voltage)(struct rtsx_pcr *pcr,
  1010. u8 voltage);
  1011. unsigned int (*cd_deglitch)(struct rtsx_pcr *pcr);
  1012. int (*conv_clk_and_div_n)(int clk, int dir);
  1013. void (*fetch_vendor_settings)(struct rtsx_pcr *pcr);
  1014. void (*force_power_down)(struct rtsx_pcr *pcr, u8 pm_state, bool runtime);
  1015. void (*stop_cmd)(struct rtsx_pcr *pcr);
  1016. void (*set_aspm)(struct rtsx_pcr *pcr, bool enable);
  1017. void (*set_l1off_cfg_sub_d0)(struct rtsx_pcr *pcr, int active);
  1018. void (*enable_ocp)(struct rtsx_pcr *pcr);
  1019. void (*disable_ocp)(struct rtsx_pcr *pcr);
  1020. void (*init_ocp)(struct rtsx_pcr *pcr);
  1021. void (*process_ocp)(struct rtsx_pcr *pcr);
  1022. int (*get_ocpstat)(struct rtsx_pcr *pcr, u8 *val);
  1023. void (*clear_ocpstat)(struct rtsx_pcr *pcr);
  1024. };
  1025. enum PDEV_STAT {PDEV_STAT_IDLE, PDEV_STAT_RUN};
  1026. enum ASPM_MODE {ASPM_MODE_CFG, ASPM_MODE_REG};
  1027. #define ASPM_L1_1_EN BIT(0)
  1028. #define ASPM_L1_2_EN BIT(1)
  1029. #define PM_L1_1_EN BIT(2)
  1030. #define PM_L1_2_EN BIT(3)
  1031. #define LTR_L1SS_PWR_GATE_EN BIT(4)
  1032. #define L1_SNOOZE_TEST_EN BIT(5)
  1033. #define LTR_L1SS_PWR_GATE_CHECK_CARD_EN BIT(6)
  1034. /*
  1035. * struct rtsx_cr_option - card reader option
  1036. * @dev_flags: device flags
  1037. * @force_clkreq_0: force clock request
  1038. * @ltr_en: enable ltr mode flag
  1039. * @ltr_enabled: ltr mode in configure space flag
  1040. * @ltr_active: ltr mode status
  1041. * @ltr_active_latency: ltr mode active latency
  1042. * @ltr_idle_latency: ltr mode idle latency
  1043. * @ltr_l1off_latency: ltr mode l1off latency
  1044. * @l1_snooze_delay: l1 snooze delay
  1045. * @ltr_l1off_sspwrgate: ltr l1off sspwrgate
  1046. * @ltr_l1off_snooze_sspwrgate: ltr l1off snooze sspwrgate
  1047. * @ocp_en: enable ocp flag
  1048. * @sd_400mA_ocp_thd: 400mA ocp thd
  1049. * @sd_800mA_ocp_thd: 800mA ocp thd
  1050. */
  1051. struct rtsx_cr_option {
  1052. u32 dev_flags;
  1053. bool force_clkreq_0;
  1054. bool ltr_en;
  1055. bool ltr_enabled;
  1056. bool ltr_active;
  1057. u32 ltr_active_latency;
  1058. u32 ltr_idle_latency;
  1059. u32 ltr_l1off_latency;
  1060. u32 l1_snooze_delay;
  1061. u8 ltr_l1off_sspwrgate;
  1062. u8 ltr_l1off_snooze_sspwrgate;
  1063. bool ocp_en;
  1064. u8 sd_400mA_ocp_thd;
  1065. u8 sd_800mA_ocp_thd;
  1066. };
  1067. /*
  1068. * struct rtsx_hw_param - card reader hardware param
  1069. * @interrupt_en: indicate which interrutp enable
  1070. * @ocp_glitch: ocp glitch time
  1071. */
  1072. struct rtsx_hw_param {
  1073. u32 interrupt_en;
  1074. u8 ocp_glitch;
  1075. };
  1076. #define rtsx_set_dev_flag(cr, flag) \
  1077. ((cr)->option.dev_flags |= (flag))
  1078. #define rtsx_clear_dev_flag(cr, flag) \
  1079. ((cr)->option.dev_flags &= ~(flag))
  1080. #define rtsx_check_dev_flag(cr, flag) \
  1081. ((cr)->option.dev_flags & (flag))
  1082. struct rtsx_pcr {
  1083. struct pci_dev *pci;
  1084. unsigned int id;
  1085. struct rtsx_cr_option option;
  1086. struct rtsx_hw_param hw_param;
  1087. /* pci resources */
  1088. unsigned long addr;
  1089. void __iomem *remap_addr;
  1090. int irq;
  1091. /* host reserved buffer */
  1092. void *rtsx_resv_buf;
  1093. dma_addr_t rtsx_resv_buf_addr;
  1094. void *host_cmds_ptr;
  1095. dma_addr_t host_cmds_addr;
  1096. int ci;
  1097. void *host_sg_tbl_ptr;
  1098. dma_addr_t host_sg_tbl_addr;
  1099. int sgi;
  1100. u32 bier;
  1101. char trans_result;
  1102. unsigned int card_inserted;
  1103. unsigned int card_removed;
  1104. unsigned int card_exist;
  1105. struct delayed_work carddet_work;
  1106. spinlock_t lock;
  1107. struct mutex pcr_mutex;
  1108. struct completion *done;
  1109. struct completion *finish_me;
  1110. unsigned int cur_clock;
  1111. bool remove_pci;
  1112. bool msi_en;
  1113. #define EXTRA_CAPS_SD_SDR50 (1 << 0)
  1114. #define EXTRA_CAPS_SD_SDR104 (1 << 1)
  1115. #define EXTRA_CAPS_SD_DDR50 (1 << 2)
  1116. #define EXTRA_CAPS_MMC_HSDDR (1 << 3)
  1117. #define EXTRA_CAPS_MMC_HS200 (1 << 4)
  1118. #define EXTRA_CAPS_MMC_8BIT (1 << 5)
  1119. #define EXTRA_CAPS_NO_MMC (1 << 7)
  1120. #define EXTRA_CAPS_SD_EXPRESS (1 << 8)
  1121. u32 extra_caps;
  1122. #define IC_VER_A 0
  1123. #define IC_VER_B 1
  1124. #define IC_VER_C 2
  1125. #define IC_VER_D 3
  1126. u8 ic_version;
  1127. u8 sd30_drive_sel_1v8;
  1128. u8 sd30_drive_sel_3v3;
  1129. u8 card_drive_sel;
  1130. #define ASPM_L1_EN 0x02
  1131. u8 aspm_en;
  1132. enum ASPM_MODE aspm_mode;
  1133. bool aspm_enabled;
  1134. #define PCR_MS_PMOS (1 << 0)
  1135. #define PCR_REVERSE_SOCKET (1 << 1)
  1136. u32 flags;
  1137. u32 tx_initial_phase;
  1138. u32 rx_initial_phase;
  1139. const u32 *sd_pull_ctl_enable_tbl;
  1140. const u32 *sd_pull_ctl_disable_tbl;
  1141. const u32 *ms_pull_ctl_enable_tbl;
  1142. const u32 *ms_pull_ctl_disable_tbl;
  1143. const struct pcr_ops *ops;
  1144. enum PDEV_STAT state;
  1145. u16 reg_pm_ctrl3;
  1146. int num_slots;
  1147. struct rtsx_slot *slots;
  1148. u8 dma_error_count;
  1149. u8 ocp_stat;
  1150. u8 ocp_stat2;
  1151. u8 rtd3_en;
  1152. };
  1153. #define PID_524A 0x524A
  1154. #define PID_5249 0x5249
  1155. #define PID_5250 0x5250
  1156. #define PID_525A 0x525A
  1157. #define PID_5260 0x5260
  1158. #define PID_5261 0x5261
  1159. #define PID_5228 0x5228
  1160. #define CHK_PCI_PID(pcr, pid) ((pcr)->pci->device == (pid))
  1161. #define PCI_VID(pcr) ((pcr)->pci->vendor)
  1162. #define PCI_PID(pcr) ((pcr)->pci->device)
  1163. #define is_version(pcr, pid, ver) \
  1164. (CHK_PCI_PID(pcr, pid) && (pcr)->ic_version == (ver))
  1165. #define is_version_higher_than(pcr, pid, ver) \
  1166. (CHK_PCI_PID(pcr, pid) && (pcr)->ic_version > (ver))
  1167. #define pcr_dbg(pcr, fmt, arg...) \
  1168. dev_dbg(&(pcr)->pci->dev, fmt, ##arg)
  1169. #define SDR104_PHASE(val) ((val) & 0xFF)
  1170. #define SDR50_PHASE(val) (((val) >> 8) & 0xFF)
  1171. #define DDR50_PHASE(val) (((val) >> 16) & 0xFF)
  1172. #define SDR104_TX_PHASE(pcr) SDR104_PHASE((pcr)->tx_initial_phase)
  1173. #define SDR50_TX_PHASE(pcr) SDR50_PHASE((pcr)->tx_initial_phase)
  1174. #define DDR50_TX_PHASE(pcr) DDR50_PHASE((pcr)->tx_initial_phase)
  1175. #define SDR104_RX_PHASE(pcr) SDR104_PHASE((pcr)->rx_initial_phase)
  1176. #define SDR50_RX_PHASE(pcr) SDR50_PHASE((pcr)->rx_initial_phase)
  1177. #define DDR50_RX_PHASE(pcr) DDR50_PHASE((pcr)->rx_initial_phase)
  1178. #define SET_CLOCK_PHASE(sdr104, sdr50, ddr50) \
  1179. (((ddr50) << 16) | ((sdr50) << 8) | (sdr104))
  1180. void rtsx_pci_start_run(struct rtsx_pcr *pcr);
  1181. int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data);
  1182. int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data);
  1183. int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val);
  1184. int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val);
  1185. void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr);
  1186. void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
  1187. u8 cmd_type, u16 reg_addr, u8 mask, u8 data);
  1188. void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr);
  1189. int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout);
  1190. int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  1191. int num_sg, bool read, int timeout);
  1192. int rtsx_pci_dma_map_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  1193. int num_sg, bool read);
  1194. void rtsx_pci_dma_unmap_sg(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  1195. int num_sg, bool read);
  1196. int rtsx_pci_dma_transfer(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  1197. int count, bool read, int timeout);
  1198. int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len);
  1199. int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len);
  1200. int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card);
  1201. int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card);
  1202. int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
  1203. u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk);
  1204. int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card);
  1205. int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card);
  1206. int rtsx_pci_card_exclusive_check(struct rtsx_pcr *pcr, int card);
  1207. int rtsx_pci_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage);
  1208. unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr);
  1209. void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr);
  1210. static inline u8 *rtsx_pci_get_cmd_data(struct rtsx_pcr *pcr)
  1211. {
  1212. return (u8 *)(pcr->host_cmds_ptr);
  1213. }
  1214. static inline void rtsx_pci_write_be32(struct rtsx_pcr *pcr, u16 reg, u32 val)
  1215. {
  1216. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg, 0xFF, val >> 24);
  1217. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 1, 0xFF, val >> 16);
  1218. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 2, 0xFF, val >> 8);
  1219. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, reg + 3, 0xFF, val);
  1220. }
  1221. static inline int rtsx_pci_update_phy(struct rtsx_pcr *pcr, u8 addr,
  1222. u16 mask, u16 append)
  1223. {
  1224. int err;
  1225. u16 val;
  1226. err = rtsx_pci_read_phy_register(pcr, addr, &val);
  1227. if (err < 0)
  1228. return err;
  1229. return rtsx_pci_write_phy_register(pcr, addr, (val & mask) | append);
  1230. }
  1231. #endif