pfow.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Primary function overlay window definitions
  3. * and service functions used by LPDDR chips
  4. */
  5. #ifndef __LINUX_MTD_PFOW_H
  6. #define __LINUX_MTD_PFOW_H
  7. #include <linux/mtd/qinfo.h>
  8. /* PFOW registers addressing */
  9. /* Address of symbol "P" */
  10. #define PFOW_QUERY_STRING_P 0x0000
  11. /* Address of symbol "F" */
  12. #define PFOW_QUERY_STRING_F 0x0002
  13. /* Address of symbol "O" */
  14. #define PFOW_QUERY_STRING_O 0x0004
  15. /* Address of symbol "W" */
  16. #define PFOW_QUERY_STRING_W 0x0006
  17. /* Identification info for LPDDR chip */
  18. #define PFOW_MANUFACTURER_ID 0x0020
  19. #define PFOW_DEVICE_ID 0x0022
  20. /* Address in PFOW where prog buffer can be found */
  21. #define PFOW_PROGRAM_BUFFER_OFFSET 0x0040
  22. /* Size of program buffer in words */
  23. #define PFOW_PROGRAM_BUFFER_SIZE 0x0042
  24. /* Address command code register */
  25. #define PFOW_COMMAND_CODE 0x0080
  26. /* command data register */
  27. #define PFOW_COMMAND_DATA 0x0084
  28. /* command address register lower address bits */
  29. #define PFOW_COMMAND_ADDRESS_L 0x0088
  30. /* command address register upper address bits */
  31. #define PFOW_COMMAND_ADDRESS_H 0x008a
  32. /* number of bytes to be proggrammed lower address bits */
  33. #define PFOW_DATA_COUNT_L 0x0090
  34. /* number of bytes to be proggrammed higher address bits */
  35. #define PFOW_DATA_COUNT_H 0x0092
  36. /* command execution register, the only possible value is 0x01 */
  37. #define PFOW_COMMAND_EXECUTE 0x00c0
  38. /* 0x01 should be written at this address to clear buffer */
  39. #define PFOW_CLEAR_PROGRAM_BUFFER 0x00c4
  40. /* device program/erase suspend register */
  41. #define PFOW_PROGRAM_ERASE_SUSPEND 0x00c8
  42. /* device status register */
  43. #define PFOW_DSR 0x00cc
  44. /* LPDDR memory device command codes */
  45. /* They are possible values of PFOW command code register */
  46. #define LPDDR_WORD_PROGRAM 0x0041
  47. #define LPDDR_BUFF_PROGRAM 0x00E9
  48. #define LPDDR_BLOCK_ERASE 0x0020
  49. #define LPDDR_LOCK_BLOCK 0x0061
  50. #define LPDDR_UNLOCK_BLOCK 0x0062
  51. #define LPDDR_READ_BLOCK_LOCK_STATUS 0x0065
  52. #define LPDDR_INFO_QUERY 0x0098
  53. #define LPDDR_READ_OTP 0x0097
  54. #define LPDDR_PROG_OTP 0x00C0
  55. #define LPDDR_RESUME 0x00D0
  56. /* Defines possible value of PFOW command execution register */
  57. #define LPDDR_START_EXECUTION 0x0001
  58. /* Defines possible value of PFOW program/erase suspend register */
  59. #define LPDDR_SUSPEND 0x0001
  60. /* Possible values of PFOW device status register */
  61. /* access R - read; RC read & clearable */
  62. #define DSR_DPS (1<<1) /* RC; device protect status
  63. * 0 - not protected 1 - locked */
  64. #define DSR_PSS (1<<2) /* R; program suspend status;
  65. * 0-prog in progress/completed,
  66. * 1- prog suspended */
  67. #define DSR_VPPS (1<<3) /* RC; 0-Vpp OK, * 1-Vpp low */
  68. #define DSR_PROGRAM_STATUS (1<<4) /* RC; 0-successful, 1-error */
  69. #define DSR_ERASE_STATUS (1<<5) /* RC; erase or blank check status;
  70. * 0-success erase/blank check,
  71. * 1 blank check error */
  72. #define DSR_ESS (1<<6) /* R; erase suspend status;
  73. * 0-erase in progress/complete,
  74. * 1 erase suspended */
  75. #define DSR_READY_STATUS (1<<7) /* R; Device status
  76. * 0-busy,
  77. * 1-ready */
  78. #define DSR_RPS (0x3<<8) /* RC; region program status
  79. * 00 - Success,
  80. * 01-re-program attempt in region with
  81. * object mode data,
  82. * 10-object mode program w attempt in
  83. * region with control mode data
  84. * 11-attempt to program invalid half
  85. * with 0x41 command */
  86. #define DSR_AOS (1<<12) /* RC; 1- AO related failure */
  87. #define DSR_AVAILABLE (1<<15) /* R; Device availbility
  88. * 1 - Device available
  89. * 0 - not available */
  90. /* The superset of all possible error bits in DSR */
  91. #define DSR_ERR 0x133A
  92. static inline void send_pfow_command(struct map_info *map,
  93. unsigned long cmd_code, unsigned long adr,
  94. unsigned long len, map_word *datum)
  95. {
  96. int bits_per_chip = map_bankwidth(map) * 8;
  97. map_write(map, CMD(cmd_code), map->pfow_base + PFOW_COMMAND_CODE);
  98. map_write(map, CMD(adr & ((1<<bits_per_chip) - 1)),
  99. map->pfow_base + PFOW_COMMAND_ADDRESS_L);
  100. map_write(map, CMD(adr>>bits_per_chip),
  101. map->pfow_base + PFOW_COMMAND_ADDRESS_H);
  102. if (len) {
  103. map_write(map, CMD(len & ((1<<bits_per_chip) - 1)),
  104. map->pfow_base + PFOW_DATA_COUNT_L);
  105. map_write(map, CMD(len>>bits_per_chip),
  106. map->pfow_base + PFOW_DATA_COUNT_H);
  107. }
  108. if (datum)
  109. map_write(map, *datum, map->pfow_base + PFOW_COMMAND_DATA);
  110. /* Command execution start */
  111. map_write(map, CMD(LPDDR_START_EXECUTION),
  112. map->pfow_base + PFOW_COMMAND_EXECUTE);
  113. }
  114. #endif /* __LINUX_MTD_PFOW_H */