cfi.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright © 2000-2010 David Woodhouse <[email protected]> et al.
  4. */
  5. #ifndef __MTD_CFI_H__
  6. #define __MTD_CFI_H__
  7. #include <linux/delay.h>
  8. #include <linux/types.h>
  9. #include <linux/bug.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/mtd/flashchip.h>
  12. #include <linux/mtd/map.h>
  13. #include <linux/mtd/cfi_endian.h>
  14. #include <linux/mtd/xip.h>
  15. #ifdef CONFIG_MTD_CFI_I1
  16. #define cfi_interleave(cfi) 1
  17. #define cfi_interleave_is_1(cfi) (cfi_interleave(cfi) == 1)
  18. #else
  19. #define cfi_interleave_is_1(cfi) (0)
  20. #endif
  21. #ifdef CONFIG_MTD_CFI_I2
  22. # ifdef cfi_interleave
  23. # undef cfi_interleave
  24. # define cfi_interleave(cfi) ((cfi)->interleave)
  25. # else
  26. # define cfi_interleave(cfi) 2
  27. # endif
  28. #define cfi_interleave_is_2(cfi) (cfi_interleave(cfi) == 2)
  29. #else
  30. #define cfi_interleave_is_2(cfi) (0)
  31. #endif
  32. #ifdef CONFIG_MTD_CFI_I4
  33. # ifdef cfi_interleave
  34. # undef cfi_interleave
  35. # define cfi_interleave(cfi) ((cfi)->interleave)
  36. # else
  37. # define cfi_interleave(cfi) 4
  38. # endif
  39. #define cfi_interleave_is_4(cfi) (cfi_interleave(cfi) == 4)
  40. #else
  41. #define cfi_interleave_is_4(cfi) (0)
  42. #endif
  43. #ifdef CONFIG_MTD_CFI_I8
  44. # ifdef cfi_interleave
  45. # undef cfi_interleave
  46. # define cfi_interleave(cfi) ((cfi)->interleave)
  47. # else
  48. # define cfi_interleave(cfi) 8
  49. # endif
  50. #define cfi_interleave_is_8(cfi) (cfi_interleave(cfi) == 8)
  51. #else
  52. #define cfi_interleave_is_8(cfi) (0)
  53. #endif
  54. #ifndef cfi_interleave
  55. #warning No CONFIG_MTD_CFI_Ix selected. No NOR chip support can work.
  56. static inline int cfi_interleave(void *cfi)
  57. {
  58. BUG();
  59. return 0;
  60. }
  61. #endif
  62. static inline int cfi_interleave_supported(int i)
  63. {
  64. switch (i) {
  65. #ifdef CONFIG_MTD_CFI_I1
  66. case 1:
  67. #endif
  68. #ifdef CONFIG_MTD_CFI_I2
  69. case 2:
  70. #endif
  71. #ifdef CONFIG_MTD_CFI_I4
  72. case 4:
  73. #endif
  74. #ifdef CONFIG_MTD_CFI_I8
  75. case 8:
  76. #endif
  77. return 1;
  78. default:
  79. return 0;
  80. }
  81. }
  82. /* NB: these values must represents the number of bytes needed to meet the
  83. * device type (x8, x16, x32). Eg. a 32 bit device is 4 x 8 bytes.
  84. * These numbers are used in calculations.
  85. */
  86. #define CFI_DEVICETYPE_X8 (8 / 8)
  87. #define CFI_DEVICETYPE_X16 (16 / 8)
  88. #define CFI_DEVICETYPE_X32 (32 / 8)
  89. #define CFI_DEVICETYPE_X64 (64 / 8)
  90. /* Device Interface Code Assignments from the "Common Flash Memory Interface
  91. * Publication 100" dated December 1, 2001.
  92. */
  93. #define CFI_INTERFACE_X8_ASYNC 0x0000
  94. #define CFI_INTERFACE_X16_ASYNC 0x0001
  95. #define CFI_INTERFACE_X8_BY_X16_ASYNC 0x0002
  96. #define CFI_INTERFACE_X32_ASYNC 0x0003
  97. #define CFI_INTERFACE_X16_BY_X32_ASYNC 0x0005
  98. #define CFI_INTERFACE_NOT_ALLOWED 0xffff
  99. /* NB: We keep these structures in memory in HOST byteorder, except
  100. * where individually noted.
  101. */
  102. /* Basic Query Structure */
  103. struct cfi_ident {
  104. uint8_t qry[3];
  105. uint16_t P_ID;
  106. uint16_t P_ADR;
  107. uint16_t A_ID;
  108. uint16_t A_ADR;
  109. uint8_t VccMin;
  110. uint8_t VccMax;
  111. uint8_t VppMin;
  112. uint8_t VppMax;
  113. uint8_t WordWriteTimeoutTyp;
  114. uint8_t BufWriteTimeoutTyp;
  115. uint8_t BlockEraseTimeoutTyp;
  116. uint8_t ChipEraseTimeoutTyp;
  117. uint8_t WordWriteTimeoutMax;
  118. uint8_t BufWriteTimeoutMax;
  119. uint8_t BlockEraseTimeoutMax;
  120. uint8_t ChipEraseTimeoutMax;
  121. uint8_t DevSize;
  122. uint16_t InterfaceDesc;
  123. uint16_t MaxBufWriteSize;
  124. uint8_t NumEraseRegions;
  125. uint32_t EraseRegionInfo[]; /* Not host ordered */
  126. } __packed;
  127. /* Extended Query Structure for both PRI and ALT */
  128. struct cfi_extquery {
  129. uint8_t pri[3];
  130. uint8_t MajorVersion;
  131. uint8_t MinorVersion;
  132. } __packed;
  133. /* Vendor-Specific PRI for Intel/Sharp Extended Command Set (0x0001) */
  134. struct cfi_pri_intelext {
  135. uint8_t pri[3];
  136. uint8_t MajorVersion;
  137. uint8_t MinorVersion;
  138. uint32_t FeatureSupport; /* if bit 31 is set then an additional uint32_t feature
  139. block follows - FIXME - not currently supported */
  140. uint8_t SuspendCmdSupport;
  141. uint16_t BlkStatusRegMask;
  142. uint8_t VccOptimal;
  143. uint8_t VppOptimal;
  144. uint8_t NumProtectionFields;
  145. uint16_t ProtRegAddr;
  146. uint8_t FactProtRegSize;
  147. uint8_t UserProtRegSize;
  148. uint8_t extra[];
  149. } __packed;
  150. struct cfi_intelext_otpinfo {
  151. uint32_t ProtRegAddr;
  152. uint16_t FactGroups;
  153. uint8_t FactProtRegSize;
  154. uint16_t UserGroups;
  155. uint8_t UserProtRegSize;
  156. } __packed;
  157. struct cfi_intelext_blockinfo {
  158. uint16_t NumIdentBlocks;
  159. uint16_t BlockSize;
  160. uint16_t MinBlockEraseCycles;
  161. uint8_t BitsPerCell;
  162. uint8_t BlockCap;
  163. } __packed;
  164. struct cfi_intelext_regioninfo {
  165. uint16_t NumIdentPartitions;
  166. uint8_t NumOpAllowed;
  167. uint8_t NumOpAllowedSimProgMode;
  168. uint8_t NumOpAllowedSimEraMode;
  169. uint8_t NumBlockTypes;
  170. struct cfi_intelext_blockinfo BlockTypes[1];
  171. } __packed;
  172. struct cfi_intelext_programming_regioninfo {
  173. uint8_t ProgRegShift;
  174. uint8_t Reserved1;
  175. uint8_t ControlValid;
  176. uint8_t Reserved2;
  177. uint8_t ControlInvalid;
  178. uint8_t Reserved3;
  179. } __packed;
  180. /* Vendor-Specific PRI for AMD/Fujitsu Extended Command Set (0x0002) */
  181. struct cfi_pri_amdstd {
  182. uint8_t pri[3];
  183. uint8_t MajorVersion;
  184. uint8_t MinorVersion;
  185. uint8_t SiliconRevision; /* bits 1-0: Address Sensitive Unlock */
  186. uint8_t EraseSuspend;
  187. uint8_t BlkProt;
  188. uint8_t TmpBlkUnprotect;
  189. uint8_t BlkProtUnprot;
  190. uint8_t SimultaneousOps;
  191. uint8_t BurstMode;
  192. uint8_t PageMode;
  193. uint8_t VppMin;
  194. uint8_t VppMax;
  195. uint8_t TopBottom;
  196. /* Below field are added from version 1.5 */
  197. uint8_t ProgramSuspend;
  198. uint8_t UnlockBypass;
  199. uint8_t SecureSiliconSector;
  200. uint8_t SoftwareFeatures;
  201. #define CFI_POLL_STATUS_REG BIT(0)
  202. #define CFI_POLL_DQ BIT(1)
  203. } __packed;
  204. /* Vendor-Specific PRI for Atmel chips (command set 0x0002) */
  205. struct cfi_pri_atmel {
  206. uint8_t pri[3];
  207. uint8_t MajorVersion;
  208. uint8_t MinorVersion;
  209. uint8_t Features;
  210. uint8_t BottomBoot;
  211. uint8_t BurstMode;
  212. uint8_t PageMode;
  213. } __packed;
  214. struct cfi_pri_query {
  215. uint8_t NumFields;
  216. uint32_t ProtField[1]; /* Not host ordered */
  217. } __packed;
  218. struct cfi_bri_query {
  219. uint8_t PageModeReadCap;
  220. uint8_t NumFields;
  221. uint32_t ConfField[1]; /* Not host ordered */
  222. } __packed;
  223. #define P_ID_NONE 0x0000
  224. #define P_ID_INTEL_EXT 0x0001
  225. #define P_ID_AMD_STD 0x0002
  226. #define P_ID_INTEL_STD 0x0003
  227. #define P_ID_AMD_EXT 0x0004
  228. #define P_ID_WINBOND 0x0006
  229. #define P_ID_ST_ADV 0x0020
  230. #define P_ID_MITSUBISHI_STD 0x0100
  231. #define P_ID_MITSUBISHI_EXT 0x0101
  232. #define P_ID_SST_PAGE 0x0102
  233. #define P_ID_SST_OLD 0x0701
  234. #define P_ID_INTEL_PERFORMANCE 0x0200
  235. #define P_ID_INTEL_DATA 0x0210
  236. #define P_ID_RESERVED 0xffff
  237. #define CFI_MODE_CFI 1
  238. #define CFI_MODE_JEDEC 0
  239. struct cfi_private {
  240. uint16_t cmdset;
  241. void *cmdset_priv;
  242. int interleave;
  243. int device_type;
  244. int cfi_mode; /* Are we a JEDEC device pretending to be CFI? */
  245. int addr_unlock1;
  246. int addr_unlock2;
  247. struct mtd_info *(*cmdset_setup)(struct map_info *);
  248. struct cfi_ident *cfiq; /* For now only one. We insist that all devs
  249. must be of the same type. */
  250. int mfr, id;
  251. int numchips;
  252. map_word sector_erase_cmd;
  253. unsigned long chipshift; /* Because they're of the same type */
  254. const char *im_name; /* inter_module name for cmdset_setup */
  255. unsigned long quirks;
  256. struct flchip chips[]; /* per-chip data structure for each chip */
  257. };
  258. uint32_t cfi_build_cmd_addr(uint32_t cmd_ofs,
  259. struct map_info *map, struct cfi_private *cfi);
  260. map_word cfi_build_cmd(u_long cmd, struct map_info *map, struct cfi_private *cfi);
  261. #define CMD(x) cfi_build_cmd((x), map, cfi)
  262. unsigned long cfi_merge_status(map_word val, struct map_info *map,
  263. struct cfi_private *cfi);
  264. #define MERGESTATUS(x) cfi_merge_status((x), map, cfi)
  265. uint32_t cfi_send_gen_cmd(u_char cmd, uint32_t cmd_addr, uint32_t base,
  266. struct map_info *map, struct cfi_private *cfi,
  267. int type, map_word *prev_val);
  268. static inline uint8_t cfi_read_query(struct map_info *map, uint32_t addr)
  269. {
  270. map_word val = map_read(map, addr);
  271. if (map_bankwidth_is_1(map)) {
  272. return val.x[0];
  273. } else if (map_bankwidth_is_2(map)) {
  274. return cfi16_to_cpu(map, val.x[0]);
  275. } else {
  276. /* No point in a 64-bit byteswap since that would just be
  277. swapping the responses from different chips, and we are
  278. only interested in one chip (a representative sample) */
  279. return cfi32_to_cpu(map, val.x[0]);
  280. }
  281. }
  282. static inline uint16_t cfi_read_query16(struct map_info *map, uint32_t addr)
  283. {
  284. map_word val = map_read(map, addr);
  285. if (map_bankwidth_is_1(map)) {
  286. return val.x[0] & 0xff;
  287. } else if (map_bankwidth_is_2(map)) {
  288. return cfi16_to_cpu(map, val.x[0]);
  289. } else {
  290. /* No point in a 64-bit byteswap since that would just be
  291. swapping the responses from different chips, and we are
  292. only interested in one chip (a representative sample) */
  293. return cfi32_to_cpu(map, val.x[0]);
  294. }
  295. }
  296. void cfi_udelay(int us);
  297. int __xipram cfi_qry_present(struct map_info *map, __u32 base,
  298. struct cfi_private *cfi);
  299. int __xipram cfi_qry_mode_on(uint32_t base, struct map_info *map,
  300. struct cfi_private *cfi);
  301. void __xipram cfi_qry_mode_off(uint32_t base, struct map_info *map,
  302. struct cfi_private *cfi);
  303. struct cfi_extquery *cfi_read_pri(struct map_info *map, uint16_t adr, uint16_t size,
  304. const char* name);
  305. struct cfi_fixup {
  306. uint16_t mfr;
  307. uint16_t id;
  308. void (*fixup)(struct mtd_info *mtd);
  309. };
  310. #define CFI_MFR_ANY 0xFFFF
  311. #define CFI_ID_ANY 0xFFFF
  312. #define CFI_MFR_CONTINUATION 0x007F
  313. #define CFI_MFR_AMD 0x0001
  314. #define CFI_MFR_AMIC 0x0037
  315. #define CFI_MFR_ATMEL 0x001F
  316. #define CFI_MFR_EON 0x001C
  317. #define CFI_MFR_FUJITSU 0x0004
  318. #define CFI_MFR_HYUNDAI 0x00AD
  319. #define CFI_MFR_INTEL 0x0089
  320. #define CFI_MFR_MACRONIX 0x00C2
  321. #define CFI_MFR_NEC 0x0010
  322. #define CFI_MFR_PMC 0x009D
  323. #define CFI_MFR_SAMSUNG 0x00EC
  324. #define CFI_MFR_SHARP 0x00B0
  325. #define CFI_MFR_SST 0x00BF
  326. #define CFI_MFR_ST 0x0020 /* STMicroelectronics */
  327. #define CFI_MFR_MICRON 0x002C /* Micron */
  328. #define CFI_MFR_TOSHIBA 0x0098
  329. #define CFI_MFR_WINBOND 0x00DA
  330. void cfi_fixup(struct mtd_info *mtd, struct cfi_fixup* fixups);
  331. typedef int (*varsize_frob_t)(struct map_info *map, struct flchip *chip,
  332. unsigned long adr, int len, void *thunk);
  333. int cfi_varsize_frob(struct mtd_info *mtd, varsize_frob_t frob,
  334. loff_t ofs, size_t len, void *thunk);
  335. #endif /* __MTD_CFI_H__ */