mlx5_ifc_vdpa.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /* SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB */
  2. /* Copyright (c) 2020 Mellanox Technologies Ltd. */
  3. #ifndef __MLX5_IFC_VDPA_H_
  4. #define __MLX5_IFC_VDPA_H_
  5. enum {
  6. MLX5_VIRTIO_Q_EVENT_MODE_NO_MSIX_MODE = 0x0,
  7. MLX5_VIRTIO_Q_EVENT_MODE_QP_MODE = 0x1,
  8. MLX5_VIRTIO_Q_EVENT_MODE_MSIX_MODE = 0x2,
  9. };
  10. enum {
  11. MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_SPLIT = 0,
  12. MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_PACKED = 1,
  13. };
  14. enum {
  15. MLX5_VIRTIO_EMULATION_CAP_VIRTIO_QUEUE_TYPE_SPLIT =
  16. BIT(MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_SPLIT),
  17. MLX5_VIRTIO_EMULATION_CAP_VIRTIO_QUEUE_TYPE_PACKED =
  18. BIT(MLX5_VIRTIO_EMULATION_VIRTIO_QUEUE_TYPE_PACKED),
  19. };
  20. struct mlx5_ifc_virtio_q_bits {
  21. u8 virtio_q_type[0x8];
  22. u8 reserved_at_8[0x5];
  23. u8 event_mode[0x3];
  24. u8 queue_index[0x10];
  25. u8 full_emulation[0x1];
  26. u8 virtio_version_1_0[0x1];
  27. u8 reserved_at_22[0x2];
  28. u8 offload_type[0x4];
  29. u8 event_qpn_or_msix[0x18];
  30. u8 doorbell_stride_index[0x10];
  31. u8 queue_size[0x10];
  32. u8 device_emulation_id[0x20];
  33. u8 desc_addr[0x40];
  34. u8 used_addr[0x40];
  35. u8 available_addr[0x40];
  36. u8 virtio_q_mkey[0x20];
  37. u8 max_tunnel_desc[0x10];
  38. u8 reserved_at_170[0x8];
  39. u8 error_type[0x8];
  40. u8 umem_1_id[0x20];
  41. u8 umem_1_size[0x20];
  42. u8 umem_1_offset[0x40];
  43. u8 umem_2_id[0x20];
  44. u8 umem_2_size[0x20];
  45. u8 umem_2_offset[0x40];
  46. u8 umem_3_id[0x20];
  47. u8 umem_3_size[0x20];
  48. u8 umem_3_offset[0x40];
  49. u8 counter_set_id[0x20];
  50. u8 reserved_at_320[0x8];
  51. u8 pd[0x18];
  52. u8 reserved_at_340[0xc0];
  53. };
  54. struct mlx5_ifc_virtio_net_q_object_bits {
  55. u8 modify_field_select[0x40];
  56. u8 reserved_at_40[0x20];
  57. u8 vhca_id[0x10];
  58. u8 reserved_at_70[0x10];
  59. u8 queue_feature_bit_mask_12_3[0xa];
  60. u8 dirty_bitmap_dump_enable[0x1];
  61. u8 vhost_log_page[0x5];
  62. u8 reserved_at_90[0xc];
  63. u8 state[0x4];
  64. u8 reserved_at_a0[0x5];
  65. u8 queue_feature_bit_mask_2_0[0x3];
  66. u8 tisn_or_qpn[0x18];
  67. u8 dirty_bitmap_mkey[0x20];
  68. u8 dirty_bitmap_size[0x20];
  69. u8 dirty_bitmap_addr[0x40];
  70. u8 hw_available_index[0x10];
  71. u8 hw_used_index[0x10];
  72. u8 reserved_at_160[0xa0];
  73. struct mlx5_ifc_virtio_q_bits virtio_q_context;
  74. };
  75. struct mlx5_ifc_create_virtio_net_q_in_bits {
  76. struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
  77. struct mlx5_ifc_virtio_net_q_object_bits obj_context;
  78. };
  79. struct mlx5_ifc_create_virtio_net_q_out_bits {
  80. struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
  81. };
  82. struct mlx5_ifc_destroy_virtio_net_q_in_bits {
  83. struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_out_cmd_hdr;
  84. };
  85. struct mlx5_ifc_destroy_virtio_net_q_out_bits {
  86. struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
  87. };
  88. struct mlx5_ifc_query_virtio_net_q_in_bits {
  89. struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
  90. };
  91. struct mlx5_ifc_query_virtio_net_q_out_bits {
  92. struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
  93. struct mlx5_ifc_virtio_net_q_object_bits obj_context;
  94. };
  95. enum {
  96. MLX5_VIRTQ_MODIFY_MASK_STATE = (u64)1 << 0,
  97. MLX5_VIRTQ_MODIFY_MASK_DIRTY_BITMAP_PARAMS = (u64)1 << 3,
  98. MLX5_VIRTQ_MODIFY_MASK_DIRTY_BITMAP_DUMP_ENABLE = (u64)1 << 4,
  99. };
  100. enum {
  101. MLX5_VIRTIO_NET_Q_OBJECT_STATE_INIT = 0x0,
  102. MLX5_VIRTIO_NET_Q_OBJECT_STATE_RDY = 0x1,
  103. MLX5_VIRTIO_NET_Q_OBJECT_STATE_SUSPEND = 0x2,
  104. MLX5_VIRTIO_NET_Q_OBJECT_STATE_ERR = 0x3,
  105. };
  106. /* This indicates that the object was not created or has already
  107. * been desroyed. It is very safe to assume that this object will never
  108. * have so many states
  109. */
  110. enum {
  111. MLX5_VIRTIO_NET_Q_OBJECT_NONE = 0xffffffff
  112. };
  113. enum {
  114. MLX5_RQTC_LIST_Q_TYPE_RQ = 0x0,
  115. MLX5_RQTC_LIST_Q_TYPE_VIRTIO_NET_Q = 0x1,
  116. };
  117. struct mlx5_ifc_modify_virtio_net_q_in_bits {
  118. struct mlx5_ifc_general_obj_in_cmd_hdr_bits general_obj_in_cmd_hdr;
  119. struct mlx5_ifc_virtio_net_q_object_bits obj_context;
  120. };
  121. struct mlx5_ifc_modify_virtio_net_q_out_bits {
  122. struct mlx5_ifc_general_obj_out_cmd_hdr_bits general_obj_out_cmd_hdr;
  123. };
  124. struct mlx5_ifc_virtio_q_counters_bits {
  125. u8 modify_field_select[0x40];
  126. u8 reserved_at_40[0x40];
  127. u8 received_desc[0x40];
  128. u8 completed_desc[0x40];
  129. u8 error_cqes[0x20];
  130. u8 bad_desc_errors[0x20];
  131. u8 exceed_max_chain[0x20];
  132. u8 invalid_buffer[0x20];
  133. u8 reserved_at_180[0x280];
  134. };
  135. struct mlx5_ifc_create_virtio_q_counters_in_bits {
  136. struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
  137. struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
  138. };
  139. struct mlx5_ifc_create_virtio_q_counters_out_bits {
  140. struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
  141. struct mlx5_ifc_virtio_q_counters_bits virtio_q_counters;
  142. };
  143. struct mlx5_ifc_destroy_virtio_q_counters_in_bits {
  144. struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
  145. };
  146. struct mlx5_ifc_destroy_virtio_q_counters_out_bits {
  147. struct mlx5_ifc_general_obj_out_cmd_hdr_bits hdr;
  148. };
  149. struct mlx5_ifc_query_virtio_q_counters_in_bits {
  150. struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
  151. };
  152. struct mlx5_ifc_query_virtio_q_counters_out_bits {
  153. struct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;
  154. struct mlx5_ifc_virtio_q_counters_bits counters;
  155. };
  156. #endif /* __MLX5_IFC_VDPA_H_ */