device.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX5_DEVICE_H
  33. #define MLX5_DEVICE_H
  34. #include <linux/types.h>
  35. #include <rdma/ib_verbs.h>
  36. #include <linux/mlx5/mlx5_ifc.h>
  37. #if defined(__LITTLE_ENDIAN)
  38. #define MLX5_SET_HOST_ENDIANNESS 0
  39. #elif defined(__BIG_ENDIAN)
  40. #define MLX5_SET_HOST_ENDIANNESS 0x80
  41. #else
  42. #error Host endianness not defined
  43. #endif
  44. /* helper macros */
  45. #define __mlx5_nullp(typ) ((struct mlx5_ifc_##typ##_bits *)0)
  46. #define __mlx5_bit_sz(typ, fld) sizeof(__mlx5_nullp(typ)->fld)
  47. #define __mlx5_bit_off(typ, fld) (offsetof(struct mlx5_ifc_##typ##_bits, fld))
  48. #define __mlx5_16_off(typ, fld) (__mlx5_bit_off(typ, fld) / 16)
  49. #define __mlx5_dw_off(typ, fld) (__mlx5_bit_off(typ, fld) / 32)
  50. #define __mlx5_64_off(typ, fld) (__mlx5_bit_off(typ, fld) / 64)
  51. #define __mlx5_16_bit_off(typ, fld) (16 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0xf))
  52. #define __mlx5_dw_bit_off(typ, fld) (32 - __mlx5_bit_sz(typ, fld) - (__mlx5_bit_off(typ, fld) & 0x1f))
  53. #define __mlx5_mask(typ, fld) ((u32)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  54. #define __mlx5_dw_mask(typ, fld) (__mlx5_mask(typ, fld) << __mlx5_dw_bit_off(typ, fld))
  55. #define __mlx5_mask16(typ, fld) ((u16)((1ull << __mlx5_bit_sz(typ, fld)) - 1))
  56. #define __mlx5_16_mask(typ, fld) (__mlx5_mask16(typ, fld) << __mlx5_16_bit_off(typ, fld))
  57. #define __mlx5_st_sz_bits(typ) sizeof(struct mlx5_ifc_##typ##_bits)
  58. #define MLX5_FLD_SZ_BYTES(typ, fld) (__mlx5_bit_sz(typ, fld) / 8)
  59. #define MLX5_ST_SZ_BYTES(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 8)
  60. #define MLX5_ST_SZ_DW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 32)
  61. #define MLX5_ST_SZ_QW(typ) (sizeof(struct mlx5_ifc_##typ##_bits) / 64)
  62. #define MLX5_UN_SZ_BYTES(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 8)
  63. #define MLX5_UN_SZ_DW(typ) (sizeof(union mlx5_ifc_##typ##_bits) / 32)
  64. #define MLX5_BYTE_OFF(typ, fld) (__mlx5_bit_off(typ, fld) / 8)
  65. #define MLX5_ADDR_OF(typ, p, fld) ((void *)((uint8_t *)(p) + MLX5_BYTE_OFF(typ, fld)))
  66. /* insert a value to a struct */
  67. #define MLX5_SET(typ, p, fld, v) do { \
  68. u32 _v = v; \
  69. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  70. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  71. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  72. (~__mlx5_dw_mask(typ, fld))) | (((_v) & __mlx5_mask(typ, fld)) \
  73. << __mlx5_dw_bit_off(typ, fld))); \
  74. } while (0)
  75. #define MLX5_ARRAY_SET(typ, p, fld, idx, v) do { \
  76. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 32); \
  77. MLX5_SET(typ, p, fld[idx], v); \
  78. } while (0)
  79. #define MLX5_SET_TO_ONES(typ, p, fld) do { \
  80. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 32); \
  81. *((__be32 *)(p) + __mlx5_dw_off(typ, fld)) = \
  82. cpu_to_be32((be32_to_cpu(*((__be32 *)(p) + __mlx5_dw_off(typ, fld))) & \
  83. (~__mlx5_dw_mask(typ, fld))) | ((__mlx5_mask(typ, fld)) \
  84. << __mlx5_dw_bit_off(typ, fld))); \
  85. } while (0)
  86. #define MLX5_GET(typ, p, fld) ((be32_to_cpu(*((__be32 *)(p) +\
  87. __mlx5_dw_off(typ, fld))) >> __mlx5_dw_bit_off(typ, fld)) & \
  88. __mlx5_mask(typ, fld))
  89. #define MLX5_GET_PR(typ, p, fld) ({ \
  90. u32 ___t = MLX5_GET(typ, p, fld); \
  91. pr_debug(#fld " = 0x%x\n", ___t); \
  92. ___t; \
  93. })
  94. #define __MLX5_SET64(typ, p, fld, v) do { \
  95. BUILD_BUG_ON(__mlx5_bit_sz(typ, fld) != 64); \
  96. *((__be64 *)(p) + __mlx5_64_off(typ, fld)) = cpu_to_be64(v); \
  97. } while (0)
  98. #define MLX5_SET64(typ, p, fld, v) do { \
  99. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  100. __MLX5_SET64(typ, p, fld, v); \
  101. } while (0)
  102. #define MLX5_ARRAY_SET64(typ, p, fld, idx, v) do { \
  103. BUILD_BUG_ON(__mlx5_bit_off(typ, fld) % 64); \
  104. __MLX5_SET64(typ, p, fld[idx], v); \
  105. } while (0)
  106. #define MLX5_GET64(typ, p, fld) be64_to_cpu(*((__be64 *)(p) + __mlx5_64_off(typ, fld)))
  107. #define MLX5_GET64_PR(typ, p, fld) ({ \
  108. u64 ___t = MLX5_GET64(typ, p, fld); \
  109. pr_debug(#fld " = 0x%llx\n", ___t); \
  110. ___t; \
  111. })
  112. #define MLX5_GET16(typ, p, fld) ((be16_to_cpu(*((__be16 *)(p) +\
  113. __mlx5_16_off(typ, fld))) >> __mlx5_16_bit_off(typ, fld)) & \
  114. __mlx5_mask16(typ, fld))
  115. #define MLX5_SET16(typ, p, fld, v) do { \
  116. u16 _v = v; \
  117. BUILD_BUG_ON(__mlx5_st_sz_bits(typ) % 16); \
  118. *((__be16 *)(p) + __mlx5_16_off(typ, fld)) = \
  119. cpu_to_be16((be16_to_cpu(*((__be16 *)(p) + __mlx5_16_off(typ, fld))) & \
  120. (~__mlx5_16_mask(typ, fld))) | (((_v) & __mlx5_mask16(typ, fld)) \
  121. << __mlx5_16_bit_off(typ, fld))); \
  122. } while (0)
  123. /* Big endian getters */
  124. #define MLX5_GET64_BE(typ, p, fld) (*((__be64 *)(p) +\
  125. __mlx5_64_off(typ, fld)))
  126. #define MLX5_GET_BE(type_t, typ, p, fld) ({ \
  127. type_t tmp; \
  128. switch (sizeof(tmp)) { \
  129. case sizeof(u8): \
  130. tmp = (__force type_t)MLX5_GET(typ, p, fld); \
  131. break; \
  132. case sizeof(u16): \
  133. tmp = (__force type_t)cpu_to_be16(MLX5_GET(typ, p, fld)); \
  134. break; \
  135. case sizeof(u32): \
  136. tmp = (__force type_t)cpu_to_be32(MLX5_GET(typ, p, fld)); \
  137. break; \
  138. case sizeof(u64): \
  139. tmp = (__force type_t)MLX5_GET64_BE(typ, p, fld); \
  140. break; \
  141. } \
  142. tmp; \
  143. })
  144. enum mlx5_inline_modes {
  145. MLX5_INLINE_MODE_NONE,
  146. MLX5_INLINE_MODE_L2,
  147. MLX5_INLINE_MODE_IP,
  148. MLX5_INLINE_MODE_TCP_UDP,
  149. };
  150. enum {
  151. MLX5_MAX_COMMANDS = 32,
  152. MLX5_CMD_DATA_BLOCK_SIZE = 512,
  153. MLX5_PCI_CMD_XPORT = 7,
  154. MLX5_MKEY_BSF_OCTO_SIZE = 4,
  155. MLX5_MAX_PSVS = 4,
  156. };
  157. enum {
  158. MLX5_EXTENDED_UD_AV = 0x80000000,
  159. };
  160. enum {
  161. MLX5_CQ_STATE_ARMED = 9,
  162. MLX5_CQ_STATE_ALWAYS_ARMED = 0xb,
  163. MLX5_CQ_STATE_FIRED = 0xa,
  164. };
  165. enum {
  166. MLX5_STAT_RATE_OFFSET = 5,
  167. };
  168. enum {
  169. MLX5_INLINE_SEG = 0x80000000,
  170. };
  171. enum {
  172. MLX5_HW_START_PADDING = MLX5_INLINE_SEG,
  173. };
  174. enum {
  175. MLX5_MIN_PKEY_TABLE_SIZE = 128,
  176. MLX5_MAX_LOG_PKEY_TABLE = 5,
  177. };
  178. enum {
  179. MLX5_MKEY_INBOX_PG_ACCESS = 1 << 31
  180. };
  181. enum {
  182. MLX5_PFAULT_SUBTYPE_WQE = 0,
  183. MLX5_PFAULT_SUBTYPE_RDMA = 1,
  184. };
  185. enum wqe_page_fault_type {
  186. MLX5_WQE_PF_TYPE_RMP = 0,
  187. MLX5_WQE_PF_TYPE_REQ_SEND_OR_WRITE = 1,
  188. MLX5_WQE_PF_TYPE_RESP = 2,
  189. MLX5_WQE_PF_TYPE_REQ_READ_OR_ATOMIC = 3,
  190. };
  191. enum {
  192. MLX5_PERM_LOCAL_READ = 1 << 2,
  193. MLX5_PERM_LOCAL_WRITE = 1 << 3,
  194. MLX5_PERM_REMOTE_READ = 1 << 4,
  195. MLX5_PERM_REMOTE_WRITE = 1 << 5,
  196. MLX5_PERM_ATOMIC = 1 << 6,
  197. MLX5_PERM_UMR_EN = 1 << 7,
  198. };
  199. enum {
  200. MLX5_PCIE_CTRL_SMALL_FENCE = 1 << 0,
  201. MLX5_PCIE_CTRL_RELAXED_ORDERING = 1 << 2,
  202. MLX5_PCIE_CTRL_NO_SNOOP = 1 << 3,
  203. MLX5_PCIE_CTRL_TLP_PROCE_EN = 1 << 6,
  204. MLX5_PCIE_CTRL_TPH_MASK = 3 << 4,
  205. };
  206. enum {
  207. MLX5_EN_RD = (u64)1,
  208. MLX5_EN_WR = (u64)2
  209. };
  210. enum {
  211. MLX5_ADAPTER_PAGE_SHIFT = 12,
  212. MLX5_ADAPTER_PAGE_SIZE = 1 << MLX5_ADAPTER_PAGE_SHIFT,
  213. };
  214. enum {
  215. MLX5_BFREGS_PER_UAR = 4,
  216. MLX5_MAX_UARS = 1 << 8,
  217. MLX5_NON_FP_BFREGS_PER_UAR = 2,
  218. MLX5_FP_BFREGS_PER_UAR = MLX5_BFREGS_PER_UAR -
  219. MLX5_NON_FP_BFREGS_PER_UAR,
  220. MLX5_MAX_BFREGS = MLX5_MAX_UARS *
  221. MLX5_NON_FP_BFREGS_PER_UAR,
  222. MLX5_UARS_IN_PAGE = PAGE_SIZE / MLX5_ADAPTER_PAGE_SIZE,
  223. MLX5_NON_FP_BFREGS_IN_PAGE = MLX5_NON_FP_BFREGS_PER_UAR * MLX5_UARS_IN_PAGE,
  224. MLX5_MIN_DYN_BFREGS = 512,
  225. MLX5_MAX_DYN_BFREGS = 1024,
  226. };
  227. enum {
  228. MLX5_MKEY_MASK_LEN = 1ull << 0,
  229. MLX5_MKEY_MASK_PAGE_SIZE = 1ull << 1,
  230. MLX5_MKEY_MASK_START_ADDR = 1ull << 6,
  231. MLX5_MKEY_MASK_PD = 1ull << 7,
  232. MLX5_MKEY_MASK_EN_RINVAL = 1ull << 8,
  233. MLX5_MKEY_MASK_EN_SIGERR = 1ull << 9,
  234. MLX5_MKEY_MASK_BSF_EN = 1ull << 12,
  235. MLX5_MKEY_MASK_KEY = 1ull << 13,
  236. MLX5_MKEY_MASK_QPN = 1ull << 14,
  237. MLX5_MKEY_MASK_LR = 1ull << 17,
  238. MLX5_MKEY_MASK_LW = 1ull << 18,
  239. MLX5_MKEY_MASK_RR = 1ull << 19,
  240. MLX5_MKEY_MASK_RW = 1ull << 20,
  241. MLX5_MKEY_MASK_A = 1ull << 21,
  242. MLX5_MKEY_MASK_SMALL_FENCE = 1ull << 23,
  243. MLX5_MKEY_MASK_RELAXED_ORDERING_WRITE = 1ull << 25,
  244. MLX5_MKEY_MASK_FREE = 1ull << 29,
  245. MLX5_MKEY_MASK_RELAXED_ORDERING_READ = 1ull << 47,
  246. };
  247. enum {
  248. MLX5_UMR_TRANSLATION_OFFSET_EN = (1 << 4),
  249. MLX5_UMR_CHECK_NOT_FREE = (1 << 5),
  250. MLX5_UMR_CHECK_FREE = (2 << 5),
  251. MLX5_UMR_INLINE = (1 << 7),
  252. };
  253. #define MLX5_UMR_KLM_ALIGNMENT 4
  254. #define MLX5_UMR_MTT_ALIGNMENT 0x40
  255. #define MLX5_UMR_MTT_MASK (MLX5_UMR_MTT_ALIGNMENT - 1)
  256. #define MLX5_UMR_MTT_MIN_CHUNK_SIZE MLX5_UMR_MTT_ALIGNMENT
  257. #define MLX5_USER_INDEX_LEN (MLX5_FLD_SZ_BYTES(qpc, user_index) * 8)
  258. enum {
  259. MLX5_EVENT_QUEUE_TYPE_QP = 0,
  260. MLX5_EVENT_QUEUE_TYPE_RQ = 1,
  261. MLX5_EVENT_QUEUE_TYPE_SQ = 2,
  262. MLX5_EVENT_QUEUE_TYPE_DCT = 6,
  263. };
  264. /* mlx5 components can subscribe to any one of these events via
  265. * mlx5_eq_notifier_register API.
  266. */
  267. enum mlx5_event {
  268. /* Special value to subscribe to any event */
  269. MLX5_EVENT_TYPE_NOTIFY_ANY = 0x0,
  270. /* HW events enum start: comp events are not subscribable */
  271. MLX5_EVENT_TYPE_COMP = 0x0,
  272. /* HW Async events enum start: subscribable events */
  273. MLX5_EVENT_TYPE_PATH_MIG = 0x01,
  274. MLX5_EVENT_TYPE_COMM_EST = 0x02,
  275. MLX5_EVENT_TYPE_SQ_DRAINED = 0x03,
  276. MLX5_EVENT_TYPE_SRQ_LAST_WQE = 0x13,
  277. MLX5_EVENT_TYPE_SRQ_RQ_LIMIT = 0x14,
  278. MLX5_EVENT_TYPE_CQ_ERROR = 0x04,
  279. MLX5_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  280. MLX5_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  281. MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  282. MLX5_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  283. MLX5_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  284. MLX5_EVENT_TYPE_OBJECT_CHANGE = 0x27,
  285. MLX5_EVENT_TYPE_INTERNAL_ERROR = 0x08,
  286. MLX5_EVENT_TYPE_PORT_CHANGE = 0x09,
  287. MLX5_EVENT_TYPE_GPIO_EVENT = 0x15,
  288. MLX5_EVENT_TYPE_PORT_MODULE_EVENT = 0x16,
  289. MLX5_EVENT_TYPE_TEMP_WARN_EVENT = 0x17,
  290. MLX5_EVENT_TYPE_XRQ_ERROR = 0x18,
  291. MLX5_EVENT_TYPE_REMOTE_CONFIG = 0x19,
  292. MLX5_EVENT_TYPE_GENERAL_EVENT = 0x22,
  293. MLX5_EVENT_TYPE_MONITOR_COUNTER = 0x24,
  294. MLX5_EVENT_TYPE_PPS_EVENT = 0x25,
  295. MLX5_EVENT_TYPE_DB_BF_CONGESTION = 0x1a,
  296. MLX5_EVENT_TYPE_STALL_EVENT = 0x1b,
  297. MLX5_EVENT_TYPE_CMD = 0x0a,
  298. MLX5_EVENT_TYPE_PAGE_REQUEST = 0xb,
  299. MLX5_EVENT_TYPE_PAGE_FAULT = 0xc,
  300. MLX5_EVENT_TYPE_NIC_VPORT_CHANGE = 0xd,
  301. MLX5_EVENT_TYPE_ESW_FUNCTIONS_CHANGED = 0xe,
  302. MLX5_EVENT_TYPE_VHCA_STATE_CHANGE = 0xf,
  303. MLX5_EVENT_TYPE_DCT_DRAINED = 0x1c,
  304. MLX5_EVENT_TYPE_DCT_KEY_VIOLATION = 0x1d,
  305. MLX5_EVENT_TYPE_FPGA_ERROR = 0x20,
  306. MLX5_EVENT_TYPE_FPGA_QP_ERROR = 0x21,
  307. MLX5_EVENT_TYPE_DEVICE_TRACER = 0x26,
  308. MLX5_EVENT_TYPE_MAX = 0x100,
  309. };
  310. enum mlx5_driver_event {
  311. MLX5_DRIVER_EVENT_TYPE_TRAP = 0,
  312. };
  313. enum {
  314. MLX5_TRACER_SUBTYPE_OWNERSHIP_CHANGE = 0x0,
  315. MLX5_TRACER_SUBTYPE_TRACES_AVAILABLE = 0x1,
  316. };
  317. enum {
  318. MLX5_GENERAL_SUBTYPE_DELAY_DROP_TIMEOUT = 0x1,
  319. MLX5_GENERAL_SUBTYPE_PCI_POWER_CHANGE_EVENT = 0x5,
  320. MLX5_GENERAL_SUBTYPE_FW_LIVE_PATCH_EVENT = 0x7,
  321. MLX5_GENERAL_SUBTYPE_PCI_SYNC_FOR_FW_UPDATE_EVENT = 0x8,
  322. };
  323. enum {
  324. MLX5_PORT_CHANGE_SUBTYPE_DOWN = 1,
  325. MLX5_PORT_CHANGE_SUBTYPE_ACTIVE = 4,
  326. MLX5_PORT_CHANGE_SUBTYPE_INITIALIZED = 5,
  327. MLX5_PORT_CHANGE_SUBTYPE_LID = 6,
  328. MLX5_PORT_CHANGE_SUBTYPE_PKEY = 7,
  329. MLX5_PORT_CHANGE_SUBTYPE_GUID = 8,
  330. MLX5_PORT_CHANGE_SUBTYPE_CLIENT_REREG = 9,
  331. };
  332. enum {
  333. MLX5_ROCE_VERSION_1 = 0,
  334. MLX5_ROCE_VERSION_2 = 2,
  335. };
  336. enum {
  337. MLX5_ROCE_VERSION_1_CAP = 1 << MLX5_ROCE_VERSION_1,
  338. MLX5_ROCE_VERSION_2_CAP = 1 << MLX5_ROCE_VERSION_2,
  339. };
  340. enum {
  341. MLX5_ROCE_L3_TYPE_IPV4 = 0,
  342. MLX5_ROCE_L3_TYPE_IPV6 = 1,
  343. };
  344. enum {
  345. MLX5_ROCE_L3_TYPE_IPV4_CAP = 1 << 1,
  346. MLX5_ROCE_L3_TYPE_IPV6_CAP = 1 << 2,
  347. };
  348. enum {
  349. MLX5_OPCODE_NOP = 0x00,
  350. MLX5_OPCODE_SEND_INVAL = 0x01,
  351. MLX5_OPCODE_RDMA_WRITE = 0x08,
  352. MLX5_OPCODE_RDMA_WRITE_IMM = 0x09,
  353. MLX5_OPCODE_SEND = 0x0a,
  354. MLX5_OPCODE_SEND_IMM = 0x0b,
  355. MLX5_OPCODE_LSO = 0x0e,
  356. MLX5_OPCODE_RDMA_READ = 0x10,
  357. MLX5_OPCODE_ATOMIC_CS = 0x11,
  358. MLX5_OPCODE_ATOMIC_FA = 0x12,
  359. MLX5_OPCODE_ATOMIC_MASKED_CS = 0x14,
  360. MLX5_OPCODE_ATOMIC_MASKED_FA = 0x15,
  361. MLX5_OPCODE_BIND_MW = 0x18,
  362. MLX5_OPCODE_CONFIG_CMD = 0x1f,
  363. MLX5_OPCODE_ENHANCED_MPSW = 0x29,
  364. MLX5_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  365. MLX5_RECV_OPCODE_SEND = 0x01,
  366. MLX5_RECV_OPCODE_SEND_IMM = 0x02,
  367. MLX5_RECV_OPCODE_SEND_INVAL = 0x03,
  368. MLX5_CQE_OPCODE_ERROR = 0x1e,
  369. MLX5_CQE_OPCODE_RESIZE = 0x16,
  370. MLX5_OPCODE_SET_PSV = 0x20,
  371. MLX5_OPCODE_GET_PSV = 0x21,
  372. MLX5_OPCODE_CHECK_PSV = 0x22,
  373. MLX5_OPCODE_DUMP = 0x23,
  374. MLX5_OPCODE_RGET_PSV = 0x26,
  375. MLX5_OPCODE_RCHECK_PSV = 0x27,
  376. MLX5_OPCODE_UMR = 0x25,
  377. MLX5_OPCODE_ACCESS_ASO = 0x2d,
  378. };
  379. enum {
  380. MLX5_OPC_MOD_TLS_TIS_STATIC_PARAMS = 0x1,
  381. MLX5_OPC_MOD_TLS_TIR_STATIC_PARAMS = 0x2,
  382. };
  383. enum {
  384. MLX5_OPC_MOD_TLS_TIS_PROGRESS_PARAMS = 0x1,
  385. MLX5_OPC_MOD_TLS_TIR_PROGRESS_PARAMS = 0x2,
  386. };
  387. struct mlx5_wqe_tls_static_params_seg {
  388. u8 ctx[MLX5_ST_SZ_BYTES(tls_static_params)];
  389. };
  390. struct mlx5_wqe_tls_progress_params_seg {
  391. __be32 tis_tir_num;
  392. u8 ctx[MLX5_ST_SZ_BYTES(tls_progress_params)];
  393. };
  394. enum {
  395. MLX5_SET_PORT_RESET_QKEY = 0,
  396. MLX5_SET_PORT_GUID0 = 16,
  397. MLX5_SET_PORT_NODE_GUID = 17,
  398. MLX5_SET_PORT_SYS_GUID = 18,
  399. MLX5_SET_PORT_GID_TABLE = 19,
  400. MLX5_SET_PORT_PKEY_TABLE = 20,
  401. };
  402. enum {
  403. MLX5_BW_NO_LIMIT = 0,
  404. MLX5_100_MBPS_UNIT = 3,
  405. MLX5_GBPS_UNIT = 4,
  406. };
  407. enum {
  408. MLX5_MAX_PAGE_SHIFT = 31
  409. };
  410. enum {
  411. /*
  412. * Max wqe size for rdma read is 512 bytes, so this
  413. * limits our max_sge_rd as the wqe needs to fit:
  414. * - ctrl segment (16 bytes)
  415. * - rdma segment (16 bytes)
  416. * - scatter elements (16 bytes each)
  417. */
  418. MLX5_MAX_SGE_RD = (512 - 16 - 16) / 16
  419. };
  420. enum mlx5_odp_transport_cap_bits {
  421. MLX5_ODP_SUPPORT_SEND = 1 << 31,
  422. MLX5_ODP_SUPPORT_RECV = 1 << 30,
  423. MLX5_ODP_SUPPORT_WRITE = 1 << 29,
  424. MLX5_ODP_SUPPORT_READ = 1 << 28,
  425. };
  426. struct mlx5_odp_caps {
  427. char reserved[0x10];
  428. struct {
  429. __be32 rc_odp_caps;
  430. __be32 uc_odp_caps;
  431. __be32 ud_odp_caps;
  432. } per_transport_caps;
  433. char reserved2[0xe4];
  434. };
  435. struct mlx5_cmd_layout {
  436. u8 type;
  437. u8 rsvd0[3];
  438. __be32 inlen;
  439. __be64 in_ptr;
  440. __be32 in[4];
  441. __be32 out[4];
  442. __be64 out_ptr;
  443. __be32 outlen;
  444. u8 token;
  445. u8 sig;
  446. u8 rsvd1;
  447. u8 status_own;
  448. };
  449. enum mlx5_rfr_severity_bit_offsets {
  450. MLX5_RFR_BIT_OFFSET = 0x7,
  451. };
  452. struct health_buffer {
  453. __be32 assert_var[6];
  454. __be32 rsvd0[2];
  455. __be32 assert_exit_ptr;
  456. __be32 assert_callra;
  457. __be32 rsvd1[1];
  458. __be32 time;
  459. __be32 fw_ver;
  460. __be32 hw_id;
  461. u8 rfr_severity;
  462. u8 rsvd2[3];
  463. u8 irisc_index;
  464. u8 synd;
  465. __be16 ext_synd;
  466. };
  467. enum mlx5_initializing_bit_offsets {
  468. MLX5_FW_RESET_SUPPORTED_OFFSET = 30,
  469. };
  470. enum mlx5_cmd_addr_l_sz_offset {
  471. MLX5_NIC_IFC_OFFSET = 8,
  472. };
  473. struct mlx5_init_seg {
  474. __be32 fw_rev;
  475. __be32 cmdif_rev_fw_sub;
  476. __be32 rsvd0[2];
  477. __be32 cmdq_addr_h;
  478. __be32 cmdq_addr_l_sz;
  479. __be32 cmd_dbell;
  480. __be32 rsvd1[120];
  481. __be32 initializing;
  482. struct health_buffer health;
  483. __be32 rsvd2[878];
  484. __be32 cmd_exec_to;
  485. __be32 cmd_q_init_to;
  486. __be32 internal_timer_h;
  487. __be32 internal_timer_l;
  488. __be32 rsvd3[2];
  489. __be32 health_counter;
  490. __be32 rsvd4[11];
  491. __be32 real_time_h;
  492. __be32 real_time_l;
  493. __be32 rsvd5[1006];
  494. __be64 ieee1588_clk;
  495. __be32 ieee1588_clk_type;
  496. __be32 clr_intx;
  497. };
  498. struct mlx5_eqe_comp {
  499. __be32 reserved[6];
  500. __be32 cqn;
  501. };
  502. struct mlx5_eqe_qp_srq {
  503. __be32 reserved1[5];
  504. u8 type;
  505. u8 reserved2[3];
  506. __be32 qp_srq_n;
  507. };
  508. struct mlx5_eqe_cq_err {
  509. __be32 cqn;
  510. u8 reserved1[7];
  511. u8 syndrome;
  512. };
  513. struct mlx5_eqe_xrq_err {
  514. __be32 reserved1[5];
  515. __be32 type_xrqn;
  516. __be32 reserved2;
  517. };
  518. struct mlx5_eqe_port_state {
  519. u8 reserved0[8];
  520. u8 port;
  521. };
  522. struct mlx5_eqe_gpio {
  523. __be32 reserved0[2];
  524. __be64 gpio_event;
  525. };
  526. struct mlx5_eqe_congestion {
  527. u8 type;
  528. u8 rsvd0;
  529. u8 congestion_level;
  530. };
  531. struct mlx5_eqe_stall_vl {
  532. u8 rsvd0[3];
  533. u8 port_vl;
  534. };
  535. struct mlx5_eqe_cmd {
  536. __be32 vector;
  537. __be32 rsvd[6];
  538. };
  539. struct mlx5_eqe_page_req {
  540. __be16 ec_function;
  541. __be16 func_id;
  542. __be32 num_pages;
  543. __be32 rsvd1[5];
  544. };
  545. struct mlx5_eqe_page_fault {
  546. __be32 bytes_committed;
  547. union {
  548. struct {
  549. u16 reserved1;
  550. __be16 wqe_index;
  551. u16 reserved2;
  552. __be16 packet_length;
  553. __be32 token;
  554. u8 reserved4[8];
  555. __be32 pftype_wq;
  556. } __packed wqe;
  557. struct {
  558. __be32 r_key;
  559. u16 reserved1;
  560. __be16 packet_length;
  561. __be32 rdma_op_len;
  562. __be64 rdma_va;
  563. __be32 pftype_token;
  564. } __packed rdma;
  565. } __packed;
  566. } __packed;
  567. struct mlx5_eqe_vport_change {
  568. u8 rsvd0[2];
  569. __be16 vport_num;
  570. __be32 rsvd1[6];
  571. } __packed;
  572. struct mlx5_eqe_port_module {
  573. u8 reserved_at_0[1];
  574. u8 module;
  575. u8 reserved_at_2[1];
  576. u8 module_status;
  577. u8 reserved_at_4[2];
  578. u8 error_type;
  579. } __packed;
  580. struct mlx5_eqe_pps {
  581. u8 rsvd0[3];
  582. u8 pin;
  583. u8 rsvd1[4];
  584. union {
  585. struct {
  586. __be32 time_sec;
  587. __be32 time_nsec;
  588. };
  589. struct {
  590. __be64 time_stamp;
  591. };
  592. };
  593. u8 rsvd2[12];
  594. } __packed;
  595. struct mlx5_eqe_dct {
  596. __be32 reserved[6];
  597. __be32 dctn;
  598. };
  599. struct mlx5_eqe_temp_warning {
  600. __be64 sensor_warning_msb;
  601. __be64 sensor_warning_lsb;
  602. } __packed;
  603. struct mlx5_eqe_obj_change {
  604. u8 rsvd0[2];
  605. __be16 obj_type;
  606. __be32 obj_id;
  607. } __packed;
  608. #define SYNC_RST_STATE_MASK 0xf
  609. enum sync_rst_state_type {
  610. MLX5_SYNC_RST_STATE_RESET_REQUEST = 0x0,
  611. MLX5_SYNC_RST_STATE_RESET_NOW = 0x1,
  612. MLX5_SYNC_RST_STATE_RESET_ABORT = 0x2,
  613. };
  614. struct mlx5_eqe_sync_fw_update {
  615. u8 reserved_at_0[3];
  616. u8 sync_rst_state;
  617. };
  618. struct mlx5_eqe_vhca_state {
  619. __be16 ec_function;
  620. __be16 function_id;
  621. } __packed;
  622. union ev_data {
  623. __be32 raw[7];
  624. struct mlx5_eqe_cmd cmd;
  625. struct mlx5_eqe_comp comp;
  626. struct mlx5_eqe_qp_srq qp_srq;
  627. struct mlx5_eqe_cq_err cq_err;
  628. struct mlx5_eqe_port_state port;
  629. struct mlx5_eqe_gpio gpio;
  630. struct mlx5_eqe_congestion cong;
  631. struct mlx5_eqe_stall_vl stall_vl;
  632. struct mlx5_eqe_page_req req_pages;
  633. struct mlx5_eqe_page_fault page_fault;
  634. struct mlx5_eqe_vport_change vport_change;
  635. struct mlx5_eqe_port_module port_module;
  636. struct mlx5_eqe_pps pps;
  637. struct mlx5_eqe_dct dct;
  638. struct mlx5_eqe_temp_warning temp_warning;
  639. struct mlx5_eqe_xrq_err xrq_err;
  640. struct mlx5_eqe_sync_fw_update sync_fw_update;
  641. struct mlx5_eqe_vhca_state vhca_state;
  642. struct mlx5_eqe_obj_change obj_change;
  643. } __packed;
  644. struct mlx5_eqe {
  645. u8 rsvd0;
  646. u8 type;
  647. u8 rsvd1;
  648. u8 sub_type;
  649. __be32 rsvd2[7];
  650. union ev_data data;
  651. __be16 rsvd3;
  652. u8 signature;
  653. u8 owner;
  654. } __packed;
  655. struct mlx5_cmd_prot_block {
  656. u8 data[MLX5_CMD_DATA_BLOCK_SIZE];
  657. u8 rsvd0[48];
  658. __be64 next;
  659. __be32 block_num;
  660. u8 rsvd1;
  661. u8 token;
  662. u8 ctrl_sig;
  663. u8 sig;
  664. };
  665. enum {
  666. MLX5_CQE_SYND_FLUSHED_IN_ERROR = 5,
  667. };
  668. struct mlx5_err_cqe {
  669. u8 rsvd0[32];
  670. __be32 srqn;
  671. u8 rsvd1[18];
  672. u8 vendor_err_synd;
  673. u8 syndrome;
  674. __be32 s_wqe_opcode_qpn;
  675. __be16 wqe_counter;
  676. u8 signature;
  677. u8 op_own;
  678. };
  679. struct mlx5_cqe64 {
  680. u8 tls_outer_l3_tunneled;
  681. u8 rsvd0;
  682. __be16 wqe_id;
  683. union {
  684. struct {
  685. u8 tcppsh_abort_dupack;
  686. u8 min_ttl;
  687. __be16 tcp_win;
  688. __be32 ack_seq_num;
  689. } lro;
  690. struct {
  691. u8 reserved0:1;
  692. u8 match:1;
  693. u8 flush:1;
  694. u8 reserved3:5;
  695. u8 header_size;
  696. __be16 header_entry_index;
  697. __be32 data_offset;
  698. } shampo;
  699. };
  700. __be32 rss_hash_result;
  701. u8 rss_hash_type;
  702. u8 ml_path;
  703. u8 rsvd20[2];
  704. __be16 check_sum;
  705. __be16 slid;
  706. __be32 flags_rqpn;
  707. u8 hds_ip_ext;
  708. u8 l4_l3_hdr_type;
  709. __be16 vlan_info;
  710. __be32 srqn; /* [31:24]: lro_num_seg, [23:0]: srqn */
  711. union {
  712. __be32 immediate;
  713. __be32 inval_rkey;
  714. __be32 pkey;
  715. __be32 ft_metadata;
  716. };
  717. u8 rsvd40[4];
  718. __be32 byte_cnt;
  719. __be32 timestamp_h;
  720. __be32 timestamp_l;
  721. __be32 sop_drop_qpn;
  722. __be16 wqe_counter;
  723. union {
  724. u8 signature;
  725. u8 validity_iteration_count;
  726. };
  727. u8 op_own;
  728. };
  729. struct mlx5_mini_cqe8 {
  730. union {
  731. __be32 rx_hash_result;
  732. struct {
  733. __be16 checksum;
  734. __be16 stridx;
  735. };
  736. struct {
  737. __be16 wqe_counter;
  738. u8 s_wqe_opcode;
  739. u8 reserved;
  740. } s_wqe_info;
  741. };
  742. __be32 byte_cnt;
  743. };
  744. enum {
  745. MLX5_NO_INLINE_DATA,
  746. MLX5_INLINE_DATA32_SEG,
  747. MLX5_INLINE_DATA64_SEG,
  748. MLX5_COMPRESSED,
  749. };
  750. enum {
  751. MLX5_CQE_FORMAT_CSUM = 0x1,
  752. MLX5_CQE_FORMAT_CSUM_STRIDX = 0x3,
  753. };
  754. enum {
  755. MLX5_CQE_COMPRESS_LAYOUT_BASIC = 0,
  756. MLX5_CQE_COMPRESS_LAYOUT_ENHANCED = 1,
  757. };
  758. #define MLX5_MINI_CQE_ARRAY_SIZE 8
  759. static inline u8 mlx5_get_cqe_format(struct mlx5_cqe64 *cqe)
  760. {
  761. return (cqe->op_own >> 2) & 0x3;
  762. }
  763. static inline u8 get_cqe_opcode(struct mlx5_cqe64 *cqe)
  764. {
  765. return cqe->op_own >> 4;
  766. }
  767. static inline u8 get_cqe_lro_tcppsh(struct mlx5_cqe64 *cqe)
  768. {
  769. return (cqe->lro.tcppsh_abort_dupack >> 6) & 1;
  770. }
  771. static inline u8 get_cqe_l4_hdr_type(struct mlx5_cqe64 *cqe)
  772. {
  773. return (cqe->l4_l3_hdr_type >> 4) & 0x7;
  774. }
  775. static inline bool cqe_is_tunneled(struct mlx5_cqe64 *cqe)
  776. {
  777. return cqe->tls_outer_l3_tunneled & 0x1;
  778. }
  779. static inline u8 get_cqe_tls_offload(struct mlx5_cqe64 *cqe)
  780. {
  781. return (cqe->tls_outer_l3_tunneled >> 3) & 0x3;
  782. }
  783. static inline bool cqe_has_vlan(struct mlx5_cqe64 *cqe)
  784. {
  785. return cqe->l4_l3_hdr_type & 0x1;
  786. }
  787. static inline u64 get_cqe_ts(struct mlx5_cqe64 *cqe)
  788. {
  789. u32 hi, lo;
  790. hi = be32_to_cpu(cqe->timestamp_h);
  791. lo = be32_to_cpu(cqe->timestamp_l);
  792. return (u64)lo | ((u64)hi << 32);
  793. }
  794. static inline u16 get_cqe_flow_tag(struct mlx5_cqe64 *cqe)
  795. {
  796. return be32_to_cpu(cqe->sop_drop_qpn) & 0xFFF;
  797. }
  798. #define MLX5_MPWQE_LOG_NUM_STRIDES_EXT_BASE 3
  799. #define MLX5_MPWQE_LOG_NUM_STRIDES_BASE 9
  800. #define MLX5_MPWQE_LOG_NUM_STRIDES_MAX 16
  801. #define MLX5_MPWQE_LOG_STRIDE_SZ_BASE 6
  802. #define MLX5_MPWQE_LOG_STRIDE_SZ_MAX 13
  803. struct mpwrq_cqe_bc {
  804. __be16 filler_consumed_strides;
  805. __be16 byte_cnt;
  806. };
  807. static inline u16 mpwrq_get_cqe_byte_cnt(struct mlx5_cqe64 *cqe)
  808. {
  809. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  810. return be16_to_cpu(bc->byte_cnt);
  811. }
  812. static inline u16 mpwrq_get_cqe_bc_consumed_strides(struct mpwrq_cqe_bc *bc)
  813. {
  814. return 0x7fff & be16_to_cpu(bc->filler_consumed_strides);
  815. }
  816. static inline u16 mpwrq_get_cqe_consumed_strides(struct mlx5_cqe64 *cqe)
  817. {
  818. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  819. return mpwrq_get_cqe_bc_consumed_strides(bc);
  820. }
  821. static inline bool mpwrq_is_filler_cqe(struct mlx5_cqe64 *cqe)
  822. {
  823. struct mpwrq_cqe_bc *bc = (struct mpwrq_cqe_bc *)&cqe->byte_cnt;
  824. return 0x8000 & be16_to_cpu(bc->filler_consumed_strides);
  825. }
  826. static inline u16 mpwrq_get_cqe_stride_index(struct mlx5_cqe64 *cqe)
  827. {
  828. return be16_to_cpu(cqe->wqe_counter);
  829. }
  830. enum {
  831. CQE_L4_HDR_TYPE_NONE = 0x0,
  832. CQE_L4_HDR_TYPE_TCP_NO_ACK = 0x1,
  833. CQE_L4_HDR_TYPE_UDP = 0x2,
  834. CQE_L4_HDR_TYPE_TCP_ACK_NO_DATA = 0x3,
  835. CQE_L4_HDR_TYPE_TCP_ACK_AND_DATA = 0x4,
  836. };
  837. enum {
  838. CQE_RSS_HTYPE_IP = 0x3 << 2,
  839. /* cqe->rss_hash_type[3:2] - IP destination selected for hash
  840. * (00 = none, 01 = IPv4, 10 = IPv6, 11 = Reserved)
  841. */
  842. CQE_RSS_HTYPE_L4 = 0x3 << 6,
  843. /* cqe->rss_hash_type[7:6] - L4 destination selected for hash
  844. * (00 = none, 01 = TCP. 10 = UDP, 11 = IPSEC.SPI
  845. */
  846. };
  847. enum {
  848. MLX5_CQE_ROCE_L3_HEADER_TYPE_GRH = 0x0,
  849. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV6 = 0x1,
  850. MLX5_CQE_ROCE_L3_HEADER_TYPE_IPV4 = 0x2,
  851. };
  852. enum {
  853. CQE_L2_OK = 1 << 0,
  854. CQE_L3_OK = 1 << 1,
  855. CQE_L4_OK = 1 << 2,
  856. };
  857. enum {
  858. CQE_TLS_OFFLOAD_NOT_DECRYPTED = 0x0,
  859. CQE_TLS_OFFLOAD_DECRYPTED = 0x1,
  860. CQE_TLS_OFFLOAD_RESYNC = 0x2,
  861. CQE_TLS_OFFLOAD_ERROR = 0x3,
  862. };
  863. struct mlx5_sig_err_cqe {
  864. u8 rsvd0[16];
  865. __be32 expected_trans_sig;
  866. __be32 actual_trans_sig;
  867. __be32 expected_reftag;
  868. __be32 actual_reftag;
  869. __be16 syndrome;
  870. u8 rsvd22[2];
  871. __be32 mkey;
  872. __be64 err_offset;
  873. u8 rsvd30[8];
  874. __be32 qpn;
  875. u8 rsvd38[2];
  876. u8 signature;
  877. u8 op_own;
  878. };
  879. struct mlx5_wqe_srq_next_seg {
  880. u8 rsvd0[2];
  881. __be16 next_wqe_index;
  882. u8 signature;
  883. u8 rsvd1[11];
  884. };
  885. union mlx5_ext_cqe {
  886. struct ib_grh grh;
  887. u8 inl[64];
  888. };
  889. struct mlx5_cqe128 {
  890. union mlx5_ext_cqe inl_grh;
  891. struct mlx5_cqe64 cqe64;
  892. };
  893. enum {
  894. MLX5_MKEY_STATUS_FREE = 1 << 6,
  895. };
  896. enum {
  897. MLX5_MKEY_REMOTE_INVAL = 1 << 24,
  898. MLX5_MKEY_FLAG_SYNC_UMR = 1 << 29,
  899. MLX5_MKEY_BSF_EN = 1 << 30,
  900. };
  901. struct mlx5_mkey_seg {
  902. /* This is a two bit field occupying bits 31-30.
  903. * bit 31 is always 0,
  904. * bit 30 is zero for regular MRs and 1 (e.g free) for UMRs that do not have translation
  905. */
  906. u8 status;
  907. u8 pcie_control;
  908. u8 flags;
  909. u8 version;
  910. __be32 qpn_mkey7_0;
  911. u8 rsvd1[4];
  912. __be32 flags_pd;
  913. __be64 start_addr;
  914. __be64 len;
  915. __be32 bsfs_octo_size;
  916. u8 rsvd2[16];
  917. __be32 xlt_oct_size;
  918. u8 rsvd3[3];
  919. u8 log2_page_size;
  920. u8 rsvd4[4];
  921. };
  922. #define MLX5_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  923. enum {
  924. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  925. };
  926. enum {
  927. VPORT_STATE_DOWN = 0x0,
  928. VPORT_STATE_UP = 0x1,
  929. };
  930. enum {
  931. MLX5_VPORT_ADMIN_STATE_DOWN = 0x0,
  932. MLX5_VPORT_ADMIN_STATE_UP = 0x1,
  933. MLX5_VPORT_ADMIN_STATE_AUTO = 0x2,
  934. };
  935. enum {
  936. MLX5_VPORT_CVLAN_INSERT_WHEN_NO_CVLAN = 0x1,
  937. MLX5_VPORT_CVLAN_INSERT_ALWAYS = 0x3,
  938. };
  939. enum {
  940. MLX5_L3_PROT_TYPE_IPV4 = 0,
  941. MLX5_L3_PROT_TYPE_IPV6 = 1,
  942. };
  943. enum {
  944. MLX5_L4_PROT_TYPE_TCP = 0,
  945. MLX5_L4_PROT_TYPE_UDP = 1,
  946. };
  947. enum {
  948. MLX5_HASH_FIELD_SEL_SRC_IP = 1 << 0,
  949. MLX5_HASH_FIELD_SEL_DST_IP = 1 << 1,
  950. MLX5_HASH_FIELD_SEL_L4_SPORT = 1 << 2,
  951. MLX5_HASH_FIELD_SEL_L4_DPORT = 1 << 3,
  952. MLX5_HASH_FIELD_SEL_IPSEC_SPI = 1 << 4,
  953. };
  954. enum {
  955. MLX5_MATCH_OUTER_HEADERS = 1 << 0,
  956. MLX5_MATCH_MISC_PARAMETERS = 1 << 1,
  957. MLX5_MATCH_INNER_HEADERS = 1 << 2,
  958. MLX5_MATCH_MISC_PARAMETERS_2 = 1 << 3,
  959. MLX5_MATCH_MISC_PARAMETERS_3 = 1 << 4,
  960. MLX5_MATCH_MISC_PARAMETERS_4 = 1 << 5,
  961. MLX5_MATCH_MISC_PARAMETERS_5 = 1 << 6,
  962. };
  963. enum {
  964. MLX5_FLOW_TABLE_TYPE_NIC_RCV = 0,
  965. MLX5_FLOW_TABLE_TYPE_ESWITCH = 4,
  966. };
  967. enum {
  968. MLX5_FLOW_CONTEXT_DEST_TYPE_VPORT = 0,
  969. MLX5_FLOW_CONTEXT_DEST_TYPE_FLOW_TABLE = 1,
  970. MLX5_FLOW_CONTEXT_DEST_TYPE_TIR = 2,
  971. };
  972. enum mlx5_list_type {
  973. MLX5_NVPRT_LIST_TYPE_UC = 0x0,
  974. MLX5_NVPRT_LIST_TYPE_MC = 0x1,
  975. MLX5_NVPRT_LIST_TYPE_VLAN = 0x2,
  976. };
  977. enum {
  978. MLX5_RQC_RQ_TYPE_MEMORY_RQ_INLINE = 0x0,
  979. MLX5_RQC_RQ_TYPE_MEMORY_RQ_RPM = 0x1,
  980. };
  981. enum mlx5_wol_mode {
  982. MLX5_WOL_DISABLE = 0,
  983. MLX5_WOL_SECURED_MAGIC = 1 << 1,
  984. MLX5_WOL_MAGIC = 1 << 2,
  985. MLX5_WOL_ARP = 1 << 3,
  986. MLX5_WOL_BROADCAST = 1 << 4,
  987. MLX5_WOL_MULTICAST = 1 << 5,
  988. MLX5_WOL_UNICAST = 1 << 6,
  989. MLX5_WOL_PHY_ACTIVITY = 1 << 7,
  990. };
  991. enum mlx5_mpls_supported_fields {
  992. MLX5_FIELD_SUPPORT_MPLS_LABEL = 1 << 0,
  993. MLX5_FIELD_SUPPORT_MPLS_EXP = 1 << 1,
  994. MLX5_FIELD_SUPPORT_MPLS_S_BOS = 1 << 2,
  995. MLX5_FIELD_SUPPORT_MPLS_TTL = 1 << 3
  996. };
  997. enum mlx5_flex_parser_protos {
  998. MLX5_FLEX_PROTO_GENEVE = 1 << 3,
  999. MLX5_FLEX_PROTO_CW_MPLS_GRE = 1 << 4,
  1000. MLX5_FLEX_PROTO_CW_MPLS_UDP = 1 << 5,
  1001. MLX5_FLEX_PROTO_ICMP = 1 << 8,
  1002. MLX5_FLEX_PROTO_ICMPV6 = 1 << 9,
  1003. };
  1004. /* MLX5 DEV CAPs */
  1005. /* TODO: EAT.ME */
  1006. enum mlx5_cap_mode {
  1007. HCA_CAP_OPMOD_GET_MAX = 0,
  1008. HCA_CAP_OPMOD_GET_CUR = 1,
  1009. };
  1010. /* Any new cap addition must update mlx5_hca_caps_alloc() to allocate
  1011. * capability memory.
  1012. */
  1013. enum mlx5_cap_type {
  1014. MLX5_CAP_GENERAL = 0,
  1015. MLX5_CAP_ETHERNET_OFFLOADS,
  1016. MLX5_CAP_ODP,
  1017. MLX5_CAP_ATOMIC,
  1018. MLX5_CAP_ROCE,
  1019. MLX5_CAP_IPOIB_OFFLOADS,
  1020. MLX5_CAP_IPOIB_ENHANCED_OFFLOADS,
  1021. MLX5_CAP_FLOW_TABLE,
  1022. MLX5_CAP_ESWITCH_FLOW_TABLE,
  1023. MLX5_CAP_ESWITCH,
  1024. MLX5_CAP_RESERVED,
  1025. MLX5_CAP_VECTOR_CALC,
  1026. MLX5_CAP_QOS,
  1027. MLX5_CAP_DEBUG,
  1028. MLX5_CAP_RESERVED_14,
  1029. MLX5_CAP_DEV_MEM,
  1030. MLX5_CAP_RESERVED_16,
  1031. MLX5_CAP_TLS,
  1032. MLX5_CAP_VDPA_EMULATION = 0x13,
  1033. MLX5_CAP_DEV_EVENT = 0x14,
  1034. MLX5_CAP_IPSEC,
  1035. MLX5_CAP_DEV_SHAMPO = 0x1d,
  1036. MLX5_CAP_MACSEC = 0x1f,
  1037. MLX5_CAP_GENERAL_2 = 0x20,
  1038. MLX5_CAP_PORT_SELECTION = 0x25,
  1039. MLX5_CAP_ADV_VIRTUALIZATION = 0x26,
  1040. /* NUM OF CAP Types */
  1041. MLX5_CAP_NUM
  1042. };
  1043. enum mlx5_pcam_reg_groups {
  1044. MLX5_PCAM_REGS_5000_TO_507F = 0x0,
  1045. };
  1046. enum mlx5_pcam_feature_groups {
  1047. MLX5_PCAM_FEATURE_ENHANCED_FEATURES = 0x0,
  1048. };
  1049. enum mlx5_mcam_reg_groups {
  1050. MLX5_MCAM_REGS_FIRST_128 = 0x0,
  1051. MLX5_MCAM_REGS_0x9080_0x90FF = 0x1,
  1052. MLX5_MCAM_REGS_0x9100_0x917F = 0x2,
  1053. MLX5_MCAM_REGS_NUM = 0x3,
  1054. };
  1055. enum mlx5_mcam_feature_groups {
  1056. MLX5_MCAM_FEATURE_ENHANCED_FEATURES = 0x0,
  1057. };
  1058. enum mlx5_qcam_reg_groups {
  1059. MLX5_QCAM_REGS_FIRST_128 = 0x0,
  1060. };
  1061. enum mlx5_qcam_feature_groups {
  1062. MLX5_QCAM_FEATURE_ENHANCED_FEATURES = 0x0,
  1063. };
  1064. /* GET Dev Caps macros */
  1065. #define MLX5_CAP_GEN(mdev, cap) \
  1066. MLX5_GET(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->cur, cap)
  1067. #define MLX5_CAP_GEN_64(mdev, cap) \
  1068. MLX5_GET64(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->cur, cap)
  1069. #define MLX5_CAP_GEN_MAX(mdev, cap) \
  1070. MLX5_GET(cmd_hca_cap, mdev->caps.hca[MLX5_CAP_GENERAL]->max, cap)
  1071. #define MLX5_CAP_GEN_2(mdev, cap) \
  1072. MLX5_GET(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->cur, cap)
  1073. #define MLX5_CAP_GEN_2_64(mdev, cap) \
  1074. MLX5_GET64(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->cur, cap)
  1075. #define MLX5_CAP_GEN_2_MAX(mdev, cap) \
  1076. MLX5_GET(cmd_hca_cap_2, mdev->caps.hca[MLX5_CAP_GENERAL_2]->max, cap)
  1077. #define MLX5_CAP_ETH(mdev, cap) \
  1078. MLX5_GET(per_protocol_networking_offload_caps,\
  1079. mdev->caps.hca[MLX5_CAP_ETHERNET_OFFLOADS]->cur, cap)
  1080. #define MLX5_CAP_ETH_MAX(mdev, cap) \
  1081. MLX5_GET(per_protocol_networking_offload_caps,\
  1082. mdev->caps.hca[MLX5_CAP_ETHERNET_OFFLOADS]->max, cap)
  1083. #define MLX5_CAP_IPOIB_ENHANCED(mdev, cap) \
  1084. MLX5_GET(per_protocol_networking_offload_caps,\
  1085. mdev->caps.hca[MLX5_CAP_IPOIB_ENHANCED_OFFLOADS]->cur, cap)
  1086. #define MLX5_CAP_ROCE(mdev, cap) \
  1087. MLX5_GET(roce_cap, mdev->caps.hca[MLX5_CAP_ROCE]->cur, cap)
  1088. #define MLX5_CAP_ROCE_MAX(mdev, cap) \
  1089. MLX5_GET(roce_cap, mdev->caps.hca[MLX5_CAP_ROCE]->max, cap)
  1090. #define MLX5_CAP_ATOMIC(mdev, cap) \
  1091. MLX5_GET(atomic_caps, mdev->caps.hca[MLX5_CAP_ATOMIC]->cur, cap)
  1092. #define MLX5_CAP_ATOMIC_MAX(mdev, cap) \
  1093. MLX5_GET(atomic_caps, mdev->caps.hca[MLX5_CAP_ATOMIC]->max, cap)
  1094. #define MLX5_CAP_FLOWTABLE(mdev, cap) \
  1095. MLX5_GET(flow_table_nic_cap, mdev->caps.hca[MLX5_CAP_FLOW_TABLE]->cur, cap)
  1096. #define MLX5_CAP64_FLOWTABLE(mdev, cap) \
  1097. MLX5_GET64(flow_table_nic_cap, (mdev)->caps.hca[MLX5_CAP_FLOW_TABLE]->cur, cap)
  1098. #define MLX5_CAP_FLOWTABLE_MAX(mdev, cap) \
  1099. MLX5_GET(flow_table_nic_cap, mdev->caps.hca[MLX5_CAP_FLOW_TABLE]->max, cap)
  1100. #define MLX5_CAP_FLOWTABLE_NIC_RX(mdev, cap) \
  1101. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive.cap)
  1102. #define MLX5_CAP_FLOWTABLE_NIC_RX_MAX(mdev, cap) \
  1103. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive.cap)
  1104. #define MLX5_CAP_FLOWTABLE_NIC_TX(mdev, cap) \
  1105. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit.cap)
  1106. #define MLX5_CAP_FLOWTABLE_NIC_TX_MAX(mdev, cap) \
  1107. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit.cap)
  1108. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX(mdev, cap) \
  1109. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_sniffer.cap)
  1110. #define MLX5_CAP_FLOWTABLE_SNIFFER_RX_MAX(mdev, cap) \
  1111. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_sniffer.cap)
  1112. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX(mdev, cap) \
  1113. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  1114. #define MLX5_CAP_FLOWTABLE_SNIFFER_TX_MAX(mdev, cap) \
  1115. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_sniffer.cap)
  1116. #define MLX5_CAP_FLOWTABLE_RDMA_RX(mdev, cap) \
  1117. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_receive_rdma.cap)
  1118. #define MLX5_CAP_FLOWTABLE_RDMA_RX_MAX(mdev, cap) \
  1119. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_receive_rdma.cap)
  1120. #define MLX5_CAP_FLOWTABLE_RDMA_TX(mdev, cap) \
  1121. MLX5_CAP_FLOWTABLE(mdev, flow_table_properties_nic_transmit_rdma.cap)
  1122. #define MLX5_CAP_FLOWTABLE_RDMA_TX_MAX(mdev, cap) \
  1123. MLX5_CAP_FLOWTABLE_MAX(mdev, flow_table_properties_nic_transmit_rdma.cap)
  1124. #define MLX5_CAP_ESW_FLOWTABLE(mdev, cap) \
  1125. MLX5_GET(flow_table_eswitch_cap, \
  1126. mdev->caps.hca[MLX5_CAP_ESWITCH_FLOW_TABLE]->cur, cap)
  1127. #define MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, cap) \
  1128. MLX5_GET(flow_table_eswitch_cap, \
  1129. mdev->caps.hca[MLX5_CAP_ESWITCH_FLOW_TABLE]->max, cap)
  1130. #define MLX5_CAP_ESW_FLOWTABLE_FDB(mdev, cap) \
  1131. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_nic_esw_fdb.cap)
  1132. #define MLX5_CAP_ESW_FLOWTABLE_FDB_MAX(mdev, cap) \
  1133. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_nic_esw_fdb.cap)
  1134. #define MLX5_CAP_ESW_EGRESS_ACL(mdev, cap) \
  1135. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_egress.cap)
  1136. #define MLX5_CAP_ESW_EGRESS_ACL_MAX(mdev, cap) \
  1137. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_egress.cap)
  1138. #define MLX5_CAP_ESW_INGRESS_ACL(mdev, cap) \
  1139. MLX5_CAP_ESW_FLOWTABLE(mdev, flow_table_properties_esw_acl_ingress.cap)
  1140. #define MLX5_CAP_ESW_INGRESS_ACL_MAX(mdev, cap) \
  1141. MLX5_CAP_ESW_FLOWTABLE_MAX(mdev, flow_table_properties_esw_acl_ingress.cap)
  1142. #define MLX5_CAP_ESW(mdev, cap) \
  1143. MLX5_GET(e_switch_cap, \
  1144. mdev->caps.hca[MLX5_CAP_ESWITCH]->cur, cap)
  1145. #define MLX5_CAP64_ESW_FLOWTABLE(mdev, cap) \
  1146. MLX5_GET64(flow_table_eswitch_cap, \
  1147. (mdev)->caps.hca[MLX5_CAP_ESWITCH_FLOW_TABLE]->cur, cap)
  1148. #define MLX5_CAP_ESW_MAX(mdev, cap) \
  1149. MLX5_GET(e_switch_cap, \
  1150. mdev->caps.hca[MLX5_CAP_ESWITCH]->max, cap)
  1151. #define MLX5_CAP_PORT_SELECTION(mdev, cap) \
  1152. MLX5_GET(port_selection_cap, \
  1153. mdev->caps.hca[MLX5_CAP_PORT_SELECTION]->cur, cap)
  1154. #define MLX5_CAP_PORT_SELECTION_MAX(mdev, cap) \
  1155. MLX5_GET(port_selection_cap, \
  1156. mdev->caps.hca[MLX5_CAP_PORT_SELECTION]->max, cap)
  1157. #define MLX5_CAP_ADV_VIRTUALIZATION(mdev, cap) \
  1158. MLX5_GET(adv_virtualization_cap, \
  1159. mdev->caps.hca[MLX5_CAP_ADV_VIRTUALIZATION]->cur, cap)
  1160. #define MLX5_CAP_ADV_VIRTUALIZATION_MAX(mdev, cap) \
  1161. MLX5_GET(adv_virtualization_cap, \
  1162. mdev->caps.hca[MLX5_CAP_ADV_VIRTUALIZATION]->max, cap)
  1163. #define MLX5_CAP_FLOWTABLE_PORT_SELECTION(mdev, cap) \
  1164. MLX5_CAP_PORT_SELECTION(mdev, flow_table_properties_port_selection.cap)
  1165. #define MLX5_CAP_FLOWTABLE_PORT_SELECTION_MAX(mdev, cap) \
  1166. MLX5_CAP_PORT_SELECTION_MAX(mdev, flow_table_properties_port_selection.cap)
  1167. #define MLX5_CAP_ODP(mdev, cap)\
  1168. MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->cur, cap)
  1169. #define MLX5_CAP_ODP_MAX(mdev, cap)\
  1170. MLX5_GET(odp_cap, mdev->caps.hca[MLX5_CAP_ODP]->max, cap)
  1171. #define MLX5_CAP_VECTOR_CALC(mdev, cap) \
  1172. MLX5_GET(vector_calc_cap, \
  1173. mdev->caps.hca[MLX5_CAP_VECTOR_CALC]->cur, cap)
  1174. #define MLX5_CAP_QOS(mdev, cap)\
  1175. MLX5_GET(qos_cap, mdev->caps.hca[MLX5_CAP_QOS]->cur, cap)
  1176. #define MLX5_CAP_DEBUG(mdev, cap)\
  1177. MLX5_GET(debug_cap, mdev->caps.hca[MLX5_CAP_DEBUG]->cur, cap)
  1178. #define MLX5_CAP_PCAM_FEATURE(mdev, fld) \
  1179. MLX5_GET(pcam_reg, (mdev)->caps.pcam, feature_cap_mask.enhanced_features.fld)
  1180. #define MLX5_CAP_PCAM_REG(mdev, reg) \
  1181. MLX5_GET(pcam_reg, (mdev)->caps.pcam, port_access_reg_cap_mask.regs_5000_to_507f.reg)
  1182. #define MLX5_CAP_MCAM_REG(mdev, reg) \
  1183. MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_FIRST_128], \
  1184. mng_access_reg_cap_mask.access_regs.reg)
  1185. #define MLX5_CAP_MCAM_REG1(mdev, reg) \
  1186. MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9080_0x90FF], \
  1187. mng_access_reg_cap_mask.access_regs1.reg)
  1188. #define MLX5_CAP_MCAM_REG2(mdev, reg) \
  1189. MLX5_GET(mcam_reg, (mdev)->caps.mcam[MLX5_MCAM_REGS_0x9100_0x917F], \
  1190. mng_access_reg_cap_mask.access_regs2.reg)
  1191. #define MLX5_CAP_MCAM_FEATURE(mdev, fld) \
  1192. MLX5_GET(mcam_reg, (mdev)->caps.mcam, mng_feature_cap_mask.enhanced_features.fld)
  1193. #define MLX5_CAP_QCAM_REG(mdev, fld) \
  1194. MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_access_reg_cap_mask.reg_cap.fld)
  1195. #define MLX5_CAP_QCAM_FEATURE(mdev, fld) \
  1196. MLX5_GET(qcam_reg, (mdev)->caps.qcam, qos_feature_cap_mask.feature_cap.fld)
  1197. #define MLX5_CAP_FPGA(mdev, cap) \
  1198. MLX5_GET(fpga_cap, (mdev)->caps.fpga, cap)
  1199. #define MLX5_CAP64_FPGA(mdev, cap) \
  1200. MLX5_GET64(fpga_cap, (mdev)->caps.fpga, cap)
  1201. #define MLX5_CAP_DEV_MEM(mdev, cap)\
  1202. MLX5_GET(device_mem_cap, mdev->caps.hca[MLX5_CAP_DEV_MEM]->cur, cap)
  1203. #define MLX5_CAP64_DEV_MEM(mdev, cap)\
  1204. MLX5_GET64(device_mem_cap, mdev->caps.hca[MLX5_CAP_DEV_MEM]->cur, cap)
  1205. #define MLX5_CAP_TLS(mdev, cap) \
  1206. MLX5_GET(tls_cap, (mdev)->caps.hca[MLX5_CAP_TLS]->cur, cap)
  1207. #define MLX5_CAP_DEV_EVENT(mdev, cap)\
  1208. MLX5_ADDR_OF(device_event_cap, (mdev)->caps.hca[MLX5_CAP_DEV_EVENT]->cur, cap)
  1209. #define MLX5_CAP_DEV_VDPA_EMULATION(mdev, cap)\
  1210. MLX5_GET(virtio_emulation_cap, \
  1211. (mdev)->caps.hca[MLX5_CAP_VDPA_EMULATION]->cur, cap)
  1212. #define MLX5_CAP64_DEV_VDPA_EMULATION(mdev, cap)\
  1213. MLX5_GET64(virtio_emulation_cap, \
  1214. (mdev)->caps.hca[MLX5_CAP_VDPA_EMULATION]->cur, cap)
  1215. #define MLX5_CAP_IPSEC(mdev, cap)\
  1216. MLX5_GET(ipsec_cap, (mdev)->caps.hca[MLX5_CAP_IPSEC]->cur, cap)
  1217. #define MLX5_CAP_DEV_SHAMPO(mdev, cap)\
  1218. MLX5_GET(shampo_cap, mdev->caps.hca_cur[MLX5_CAP_DEV_SHAMPO], cap)
  1219. #define MLX5_CAP_MACSEC(mdev, cap)\
  1220. MLX5_GET(macsec_cap, (mdev)->caps.hca[MLX5_CAP_MACSEC]->cur, cap)
  1221. enum {
  1222. MLX5_CMD_STAT_OK = 0x0,
  1223. MLX5_CMD_STAT_INT_ERR = 0x1,
  1224. MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
  1225. MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
  1226. MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
  1227. MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
  1228. MLX5_CMD_STAT_RES_BUSY = 0x6,
  1229. MLX5_CMD_STAT_LIM_ERR = 0x8,
  1230. MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
  1231. MLX5_CMD_STAT_IX_ERR = 0xa,
  1232. MLX5_CMD_STAT_NO_RES_ERR = 0xf,
  1233. MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
  1234. MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
  1235. MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
  1236. MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
  1237. MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
  1238. };
  1239. enum {
  1240. MLX5_IEEE_802_3_COUNTERS_GROUP = 0x0,
  1241. MLX5_RFC_2863_COUNTERS_GROUP = 0x1,
  1242. MLX5_RFC_2819_COUNTERS_GROUP = 0x2,
  1243. MLX5_RFC_3635_COUNTERS_GROUP = 0x3,
  1244. MLX5_ETHERNET_EXTENDED_COUNTERS_GROUP = 0x5,
  1245. MLX5_PER_PRIORITY_COUNTERS_GROUP = 0x10,
  1246. MLX5_PER_TRAFFIC_CLASS_COUNTERS_GROUP = 0x11,
  1247. MLX5_PHYSICAL_LAYER_COUNTERS_GROUP = 0x12,
  1248. MLX5_PER_TRAFFIC_CLASS_CONGESTION_GROUP = 0x13,
  1249. MLX5_PHYSICAL_LAYER_STATISTICAL_GROUP = 0x16,
  1250. MLX5_INFINIBAND_PORT_COUNTERS_GROUP = 0x20,
  1251. };
  1252. enum {
  1253. MLX5_PCIE_PERFORMANCE_COUNTERS_GROUP = 0x0,
  1254. };
  1255. static inline u16 mlx5_to_sw_pkey_sz(int pkey_sz)
  1256. {
  1257. if (pkey_sz > MLX5_MAX_LOG_PKEY_TABLE)
  1258. return 0;
  1259. return MLX5_MIN_PKEY_TABLE_SIZE << pkey_sz;
  1260. }
  1261. #define MLX5_RDMA_RX_NUM_COUNTERS_PRIOS 2
  1262. #define MLX5_RDMA_TX_NUM_COUNTERS_PRIOS 1
  1263. #define MLX5_BY_PASS_NUM_REGULAR_PRIOS 16
  1264. #define MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS 16
  1265. #define MLX5_BY_PASS_NUM_MULTICAST_PRIOS 1
  1266. #define MLX5_BY_PASS_NUM_PRIOS (MLX5_BY_PASS_NUM_REGULAR_PRIOS +\
  1267. MLX5_BY_PASS_NUM_DONT_TRAP_PRIOS +\
  1268. MLX5_BY_PASS_NUM_MULTICAST_PRIOS)
  1269. #endif /* MLX5_DEVICE_H */