tps65912.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2015 Texas Instruments Incorporated - https://www.ti.com/
  4. * Andrew F. Davis <[email protected]>
  5. *
  6. * Based on the TPS65218 driver and the previous TPS65912 driver by
  7. * Margarita Olaya Cabrera <[email protected]>
  8. */
  9. #ifndef __LINUX_MFD_TPS65912_H
  10. #define __LINUX_MFD_TPS65912_H
  11. #include <linux/device.h>
  12. #include <linux/regmap.h>
  13. /* List of registers for TPS65912 */
  14. #define TPS65912_DCDC1_CTRL 0x00
  15. #define TPS65912_DCDC2_CTRL 0x01
  16. #define TPS65912_DCDC3_CTRL 0x02
  17. #define TPS65912_DCDC4_CTRL 0x03
  18. #define TPS65912_DCDC1_OP 0x04
  19. #define TPS65912_DCDC1_AVS 0x05
  20. #define TPS65912_DCDC1_LIMIT 0x06
  21. #define TPS65912_DCDC2_OP 0x07
  22. #define TPS65912_DCDC2_AVS 0x08
  23. #define TPS65912_DCDC2_LIMIT 0x09
  24. #define TPS65912_DCDC3_OP 0x0A
  25. #define TPS65912_DCDC3_AVS 0x0B
  26. #define TPS65912_DCDC3_LIMIT 0x0C
  27. #define TPS65912_DCDC4_OP 0x0D
  28. #define TPS65912_DCDC4_AVS 0x0E
  29. #define TPS65912_DCDC4_LIMIT 0x0F
  30. #define TPS65912_LDO1_OP 0x10
  31. #define TPS65912_LDO1_AVS 0x11
  32. #define TPS65912_LDO1_LIMIT 0x12
  33. #define TPS65912_LDO2_OP 0x13
  34. #define TPS65912_LDO2_AVS 0x14
  35. #define TPS65912_LDO2_LIMIT 0x15
  36. #define TPS65912_LDO3_OP 0x16
  37. #define TPS65912_LDO3_AVS 0x17
  38. #define TPS65912_LDO3_LIMIT 0x18
  39. #define TPS65912_LDO4_OP 0x19
  40. #define TPS65912_LDO4_AVS 0x1A
  41. #define TPS65912_LDO4_LIMIT 0x1B
  42. #define TPS65912_LDO5 0x1C
  43. #define TPS65912_LDO6 0x1D
  44. #define TPS65912_LDO7 0x1E
  45. #define TPS65912_LDO8 0x1F
  46. #define TPS65912_LDO9 0x20
  47. #define TPS65912_LDO10 0x21
  48. #define TPS65912_THRM 0x22
  49. #define TPS65912_CLK32OUT 0x23
  50. #define TPS65912_DEVCTRL 0x24
  51. #define TPS65912_DEVCTRL2 0x25
  52. #define TPS65912_I2C_SPI_CFG 0x26
  53. #define TPS65912_KEEP_ON 0x27
  54. #define TPS65912_KEEP_ON2 0x28
  55. #define TPS65912_SET_OFF1 0x29
  56. #define TPS65912_SET_OFF2 0x2A
  57. #define TPS65912_DEF_VOLT 0x2B
  58. #define TPS65912_DEF_VOLT_MAPPING 0x2C
  59. #define TPS65912_DISCHARGE 0x2D
  60. #define TPS65912_DISCHARGE2 0x2E
  61. #define TPS65912_EN1_SET1 0x2F
  62. #define TPS65912_EN1_SET2 0x30
  63. #define TPS65912_EN2_SET1 0x31
  64. #define TPS65912_EN2_SET2 0x32
  65. #define TPS65912_EN3_SET1 0x33
  66. #define TPS65912_EN3_SET2 0x34
  67. #define TPS65912_EN4_SET1 0x35
  68. #define TPS65912_EN4_SET2 0x36
  69. #define TPS65912_PGOOD 0x37
  70. #define TPS65912_PGOOD2 0x38
  71. #define TPS65912_INT_STS 0x39
  72. #define TPS65912_INT_MSK 0x3A
  73. #define TPS65912_INT_STS2 0x3B
  74. #define TPS65912_INT_MSK2 0x3C
  75. #define TPS65912_INT_STS3 0x3D
  76. #define TPS65912_INT_MSK3 0x3E
  77. #define TPS65912_INT_STS4 0x3F
  78. #define TPS65912_INT_MSK4 0x40
  79. #define TPS65912_GPIO1 0x41
  80. #define TPS65912_GPIO2 0x42
  81. #define TPS65912_GPIO3 0x43
  82. #define TPS65912_GPIO4 0x44
  83. #define TPS65912_GPIO5 0x45
  84. #define TPS65912_VMON 0x46
  85. #define TPS65912_LEDA_CTRL1 0x47
  86. #define TPS65912_LEDA_CTRL2 0x48
  87. #define TPS65912_LEDA_CTRL3 0x49
  88. #define TPS65912_LEDA_CTRL4 0x4A
  89. #define TPS65912_LEDA_CTRL5 0x4B
  90. #define TPS65912_LEDA_CTRL6 0x4C
  91. #define TPS65912_LEDA_CTRL7 0x4D
  92. #define TPS65912_LEDA_CTRL8 0x4E
  93. #define TPS65912_LEDB_CTRL1 0x4F
  94. #define TPS65912_LEDB_CTRL2 0x50
  95. #define TPS65912_LEDB_CTRL3 0x51
  96. #define TPS65912_LEDB_CTRL4 0x52
  97. #define TPS65912_LEDB_CTRL5 0x53
  98. #define TPS65912_LEDB_CTRL6 0x54
  99. #define TPS65912_LEDB_CTRL7 0x55
  100. #define TPS65912_LEDB_CTRL8 0x56
  101. #define TPS65912_LEDC_CTRL1 0x57
  102. #define TPS65912_LEDC_CTRL2 0x58
  103. #define TPS65912_LEDC_CTRL3 0x59
  104. #define TPS65912_LEDC_CTRL4 0x5A
  105. #define TPS65912_LEDC_CTRL5 0x5B
  106. #define TPS65912_LEDC_CTRL6 0x5C
  107. #define TPS65912_LEDC_CTRL7 0x5D
  108. #define TPS65912_LEDC_CTRL8 0x5E
  109. #define TPS65912_LED_RAMP_UP_TIME 0x5F
  110. #define TPS65912_LED_RAMP_DOWN_TIME 0x60
  111. #define TPS65912_LED_SEQ_EN 0x61
  112. #define TPS65912_LOADSWITCH 0x62
  113. #define TPS65912_SPARE 0x63
  114. #define TPS65912_VERNUM 0x64
  115. #define TPS6591X_MAX_REGISTER 0x64
  116. /* INT_STS Register field definitions */
  117. #define TPS65912_INT_STS_PWRHOLD_F BIT(0)
  118. #define TPS65912_INT_STS_VMON BIT(1)
  119. #define TPS65912_INT_STS_PWRON BIT(2)
  120. #define TPS65912_INT_STS_PWRON_LP BIT(3)
  121. #define TPS65912_INT_STS_PWRHOLD_R BIT(4)
  122. #define TPS65912_INT_STS_HOTDIE BIT(5)
  123. #define TPS65912_INT_STS_GPIO1_R BIT(6)
  124. #define TPS65912_INT_STS_GPIO1_F BIT(7)
  125. /* INT_STS Register field definitions */
  126. #define TPS65912_INT_STS2_GPIO2_R BIT(0)
  127. #define TPS65912_INT_STS2_GPIO2_F BIT(1)
  128. #define TPS65912_INT_STS2_GPIO3_R BIT(2)
  129. #define TPS65912_INT_STS2_GPIO3_F BIT(3)
  130. #define TPS65912_INT_STS2_GPIO4_R BIT(4)
  131. #define TPS65912_INT_STS2_GPIO4_F BIT(5)
  132. #define TPS65912_INT_STS2_GPIO5_R BIT(6)
  133. #define TPS65912_INT_STS2_GPIO5_F BIT(7)
  134. /* INT_STS Register field definitions */
  135. #define TPS65912_INT_STS3_PGOOD_DCDC1 BIT(0)
  136. #define TPS65912_INT_STS3_PGOOD_DCDC2 BIT(1)
  137. #define TPS65912_INT_STS3_PGOOD_DCDC3 BIT(2)
  138. #define TPS65912_INT_STS3_PGOOD_DCDC4 BIT(3)
  139. #define TPS65912_INT_STS3_PGOOD_LDO1 BIT(4)
  140. #define TPS65912_INT_STS3_PGOOD_LDO2 BIT(5)
  141. #define TPS65912_INT_STS3_PGOOD_LDO3 BIT(6)
  142. #define TPS65912_INT_STS3_PGOOD_LDO4 BIT(7)
  143. /* INT_STS Register field definitions */
  144. #define TPS65912_INT_STS4_PGOOD_LDO5 BIT(0)
  145. #define TPS65912_INT_STS4_PGOOD_LDO6 BIT(1)
  146. #define TPS65912_INT_STS4_PGOOD_LDO7 BIT(2)
  147. #define TPS65912_INT_STS4_PGOOD_LDO8 BIT(3)
  148. #define TPS65912_INT_STS4_PGOOD_LDO9 BIT(4)
  149. #define TPS65912_INT_STS4_PGOOD_LDO10 BIT(5)
  150. /* GPIO 1 and 2 Register field definitions */
  151. #define GPIO_SLEEP_MASK 0x80
  152. #define GPIO_SLEEP_SHIFT 7
  153. #define GPIO_DEB_MASK 0x10
  154. #define GPIO_DEB_SHIFT 4
  155. #define GPIO_CFG_MASK 0x04
  156. #define GPIO_CFG_SHIFT 2
  157. #define GPIO_STS_MASK 0x02
  158. #define GPIO_STS_SHIFT 1
  159. #define GPIO_SET_MASK 0x01
  160. #define GPIO_SET_SHIFT 0
  161. /* GPIO 3 Register field definitions */
  162. #define GPIO3_SLEEP_MASK 0x80
  163. #define GPIO3_SLEEP_SHIFT 7
  164. #define GPIO3_SEL_MASK 0x40
  165. #define GPIO3_SEL_SHIFT 6
  166. #define GPIO3_ODEN_MASK 0x20
  167. #define GPIO3_ODEN_SHIFT 5
  168. #define GPIO3_DEB_MASK 0x10
  169. #define GPIO3_DEB_SHIFT 4
  170. #define GPIO3_PDEN_MASK 0x08
  171. #define GPIO3_PDEN_SHIFT 3
  172. #define GPIO3_CFG_MASK 0x04
  173. #define GPIO3_CFG_SHIFT 2
  174. #define GPIO3_STS_MASK 0x02
  175. #define GPIO3_STS_SHIFT 1
  176. #define GPIO3_SET_MASK 0x01
  177. #define GPIO3_SET_SHIFT 0
  178. /* GPIO 4 Register field definitions */
  179. #define GPIO4_SLEEP_MASK 0x80
  180. #define GPIO4_SLEEP_SHIFT 7
  181. #define GPIO4_SEL_MASK 0x40
  182. #define GPIO4_SEL_SHIFT 6
  183. #define GPIO4_ODEN_MASK 0x20
  184. #define GPIO4_ODEN_SHIFT 5
  185. #define GPIO4_DEB_MASK 0x10
  186. #define GPIO4_DEB_SHIFT 4
  187. #define GPIO4_PDEN_MASK 0x08
  188. #define GPIO4_PDEN_SHIFT 3
  189. #define GPIO4_CFG_MASK 0x04
  190. #define GPIO4_CFG_SHIFT 2
  191. #define GPIO4_STS_MASK 0x02
  192. #define GPIO4_STS_SHIFT 1
  193. #define GPIO4_SET_MASK 0x01
  194. #define GPIO4_SET_SHIFT 0
  195. /* Register THERM (0x80) register.RegisterDescription */
  196. #define THERM_THERM_HD_MASK 0x20
  197. #define THERM_THERM_HD_SHIFT 5
  198. #define THERM_THERM_TS_MASK 0x10
  199. #define THERM_THERM_TS_SHIFT 4
  200. #define THERM_THERM_HDSEL_MASK 0x0C
  201. #define THERM_THERM_HDSEL_SHIFT 2
  202. #define THERM_RSVD1_MASK 0x02
  203. #define THERM_RSVD1_SHIFT 1
  204. #define THERM_THERM_STATE_MASK 0x01
  205. #define THERM_THERM_STATE_SHIFT 0
  206. /* Register DCDCCTRL1 register.RegisterDescription */
  207. #define DCDCCTRL_VCON_ENABLE_MASK 0x80
  208. #define DCDCCTRL_VCON_ENABLE_SHIFT 7
  209. #define DCDCCTRL_VCON_RANGE1_MASK 0x40
  210. #define DCDCCTRL_VCON_RANGE1_SHIFT 6
  211. #define DCDCCTRL_VCON_RANGE0_MASK 0x20
  212. #define DCDCCTRL_VCON_RANGE0_SHIFT 5
  213. #define DCDCCTRL_TSTEP2_MASK 0x10
  214. #define DCDCCTRL_TSTEP2_SHIFT 4
  215. #define DCDCCTRL_TSTEP1_MASK 0x08
  216. #define DCDCCTRL_TSTEP1_SHIFT 3
  217. #define DCDCCTRL_TSTEP0_MASK 0x04
  218. #define DCDCCTRL_TSTEP0_SHIFT 2
  219. #define DCDCCTRL_DCDC1_MODE_MASK 0x02
  220. #define DCDCCTRL_DCDC1_MODE_SHIFT 1
  221. /* Register DCDCCTRL2 and DCDCCTRL3 register.RegisterDescription */
  222. #define DCDCCTRL_TSTEP2_MASK 0x10
  223. #define DCDCCTRL_TSTEP2_SHIFT 4
  224. #define DCDCCTRL_TSTEP1_MASK 0x08
  225. #define DCDCCTRL_TSTEP1_SHIFT 3
  226. #define DCDCCTRL_TSTEP0_MASK 0x04
  227. #define DCDCCTRL_TSTEP0_SHIFT 2
  228. #define DCDCCTRL_DCDC_MODE_MASK 0x02
  229. #define DCDCCTRL_DCDC_MODE_SHIFT 1
  230. #define DCDCCTRL_RSVD0_MASK 0x01
  231. #define DCDCCTRL_RSVD0_SHIFT 0
  232. /* Register DCDCCTRL4 register.RegisterDescription */
  233. #define DCDCCTRL_RAMP_TIME_MASK 0x01
  234. #define DCDCCTRL_RAMP_TIME_SHIFT 0
  235. /* Register DCDCx_AVS */
  236. #define DCDC_AVS_ENABLE_MASK 0x80
  237. #define DCDC_AVS_ENABLE_SHIFT 7
  238. #define DCDC_AVS_ECO_MASK 0x40
  239. #define DCDC_AVS_ECO_SHIFT 6
  240. /* Register DCDCx_LIMIT */
  241. #define DCDC_LIMIT_RANGE_MASK 0xC0
  242. #define DCDC_LIMIT_RANGE_SHIFT 6
  243. #define DCDC_LIMIT_MAX_SEL_MASK 0x3F
  244. #define DCDC_LIMIT_MAX_SEL_SHIFT 0
  245. /* Define the TPS65912 IRQ numbers */
  246. enum tps65912_irqs {
  247. /* INT_STS registers */
  248. TPS65912_IRQ_PWRHOLD_F,
  249. TPS65912_IRQ_VMON,
  250. TPS65912_IRQ_PWRON,
  251. TPS65912_IRQ_PWRON_LP,
  252. TPS65912_IRQ_PWRHOLD_R,
  253. TPS65912_IRQ_HOTDIE,
  254. TPS65912_IRQ_GPIO1_R,
  255. TPS65912_IRQ_GPIO1_F,
  256. /* INT_STS2 registers */
  257. TPS65912_IRQ_GPIO2_R,
  258. TPS65912_IRQ_GPIO2_F,
  259. TPS65912_IRQ_GPIO3_R,
  260. TPS65912_IRQ_GPIO3_F,
  261. TPS65912_IRQ_GPIO4_R,
  262. TPS65912_IRQ_GPIO4_F,
  263. TPS65912_IRQ_GPIO5_R,
  264. TPS65912_IRQ_GPIO5_F,
  265. /* INT_STS3 registers */
  266. TPS65912_IRQ_PGOOD_DCDC1,
  267. TPS65912_IRQ_PGOOD_DCDC2,
  268. TPS65912_IRQ_PGOOD_DCDC3,
  269. TPS65912_IRQ_PGOOD_DCDC4,
  270. TPS65912_IRQ_PGOOD_LDO1,
  271. TPS65912_IRQ_PGOOD_LDO2,
  272. TPS65912_IRQ_PGOOD_LDO3,
  273. TPS65912_IRQ_PGOOD_LDO4,
  274. /* INT_STS4 registers */
  275. TPS65912_IRQ_PGOOD_LDO5,
  276. TPS65912_IRQ_PGOOD_LDO6,
  277. TPS65912_IRQ_PGOOD_LDO7,
  278. TPS65912_IRQ_PGOOD_LDO8,
  279. TPS65912_IRQ_PGOOD_LDO9,
  280. TPS65912_IRQ_PGOOD_LDO10,
  281. };
  282. /*
  283. * struct tps65912 - state holder for the tps65912 driver
  284. *
  285. * Device data may be used to access the TPS65912 chip
  286. */
  287. struct tps65912 {
  288. struct device *dev;
  289. struct regmap *regmap;
  290. /* IRQ Data */
  291. int irq;
  292. struct regmap_irq_chip_data *irq_data;
  293. };
  294. extern const struct regmap_config tps65912_regmap_config;
  295. int tps65912_device_init(struct tps65912 *tps);
  296. void tps65912_device_exit(struct tps65912 *tps);
  297. #endif /* __LINUX_MFD_TPS65912_H */