stmfx.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (C) 2019 STMicroelectronics
  4. * Author(s): Amelie Delaunay <[email protected]>.
  5. */
  6. #ifndef MFD_STMFX_H
  7. #define MFD_STMFX_H
  8. #include <linux/regmap.h>
  9. /* General */
  10. #define STMFX_REG_CHIP_ID 0x00 /* R */
  11. #define STMFX_REG_FW_VERSION_MSB 0x01 /* R */
  12. #define STMFX_REG_FW_VERSION_LSB 0x02 /* R */
  13. #define STMFX_REG_SYS_CTRL 0x40 /* RW */
  14. /* IRQ output management */
  15. #define STMFX_REG_IRQ_OUT_PIN 0x41 /* RW */
  16. #define STMFX_REG_IRQ_SRC_EN 0x42 /* RW */
  17. #define STMFX_REG_IRQ_PENDING 0x08 /* R */
  18. #define STMFX_REG_IRQ_ACK 0x44 /* RW */
  19. /* GPIO management */
  20. #define STMFX_REG_IRQ_GPI_PENDING1 0x0C /* R */
  21. #define STMFX_REG_IRQ_GPI_PENDING2 0x0D /* R */
  22. #define STMFX_REG_IRQ_GPI_PENDING3 0x0E /* R */
  23. #define STMFX_REG_GPIO_STATE1 0x10 /* R */
  24. #define STMFX_REG_GPIO_STATE2 0x11 /* R */
  25. #define STMFX_REG_GPIO_STATE3 0x12 /* R */
  26. #define STMFX_REG_IRQ_GPI_SRC1 0x48 /* RW */
  27. #define STMFX_REG_IRQ_GPI_SRC2 0x49 /* RW */
  28. #define STMFX_REG_IRQ_GPI_SRC3 0x4A /* RW */
  29. #define STMFX_REG_IRQ_GPI_EVT1 0x4C /* RW */
  30. #define STMFX_REG_IRQ_GPI_EVT2 0x4D /* RW */
  31. #define STMFX_REG_IRQ_GPI_EVT3 0x4E /* RW */
  32. #define STMFX_REG_IRQ_GPI_TYPE1 0x50 /* RW */
  33. #define STMFX_REG_IRQ_GPI_TYPE2 0x51 /* RW */
  34. #define STMFX_REG_IRQ_GPI_TYPE3 0x52 /* RW */
  35. #define STMFX_REG_IRQ_GPI_ACK1 0x54 /* RW */
  36. #define STMFX_REG_IRQ_GPI_ACK2 0x55 /* RW */
  37. #define STMFX_REG_IRQ_GPI_ACK3 0x56 /* RW */
  38. #define STMFX_REG_GPIO_DIR1 0x60 /* RW */
  39. #define STMFX_REG_GPIO_DIR2 0x61 /* RW */
  40. #define STMFX_REG_GPIO_DIR3 0x62 /* RW */
  41. #define STMFX_REG_GPIO_TYPE1 0x64 /* RW */
  42. #define STMFX_REG_GPIO_TYPE2 0x65 /* RW */
  43. #define STMFX_REG_GPIO_TYPE3 0x66 /* RW */
  44. #define STMFX_REG_GPIO_PUPD1 0x68 /* RW */
  45. #define STMFX_REG_GPIO_PUPD2 0x69 /* RW */
  46. #define STMFX_REG_GPIO_PUPD3 0x6A /* RW */
  47. #define STMFX_REG_GPO_SET1 0x6C /* RW */
  48. #define STMFX_REG_GPO_SET2 0x6D /* RW */
  49. #define STMFX_REG_GPO_SET3 0x6E /* RW */
  50. #define STMFX_REG_GPO_CLR1 0x70 /* RW */
  51. #define STMFX_REG_GPO_CLR2 0x71 /* RW */
  52. #define STMFX_REG_GPO_CLR3 0x72 /* RW */
  53. #define STMFX_REG_MAX 0xB0
  54. /* MFX boot time is around 10ms, so after reset, we have to wait this delay */
  55. #define STMFX_BOOT_TIME_MS 10
  56. /* STMFX_REG_CHIP_ID bitfields */
  57. #define STMFX_REG_CHIP_ID_MASK GENMASK(7, 0)
  58. /* STMFX_REG_SYS_CTRL bitfields */
  59. #define STMFX_REG_SYS_CTRL_GPIO_EN BIT(0)
  60. #define STMFX_REG_SYS_CTRL_TS_EN BIT(1)
  61. #define STMFX_REG_SYS_CTRL_IDD_EN BIT(2)
  62. #define STMFX_REG_SYS_CTRL_ALTGPIO_EN BIT(3)
  63. #define STMFX_REG_SYS_CTRL_SWRST BIT(7)
  64. /* STMFX_REG_IRQ_OUT_PIN bitfields */
  65. #define STMFX_REG_IRQ_OUT_PIN_TYPE BIT(0) /* 0-OD 1-PP */
  66. #define STMFX_REG_IRQ_OUT_PIN_POL BIT(1) /* 0-active LOW 1-active HIGH */
  67. /* STMFX_REG_IRQ_(SRC_EN/PENDING/ACK) bit shift */
  68. enum stmfx_irqs {
  69. STMFX_REG_IRQ_SRC_EN_GPIO = 0,
  70. STMFX_REG_IRQ_SRC_EN_IDD,
  71. STMFX_REG_IRQ_SRC_EN_ERROR,
  72. STMFX_REG_IRQ_SRC_EN_TS_DET,
  73. STMFX_REG_IRQ_SRC_EN_TS_NE,
  74. STMFX_REG_IRQ_SRC_EN_TS_TH,
  75. STMFX_REG_IRQ_SRC_EN_TS_FULL,
  76. STMFX_REG_IRQ_SRC_EN_TS_OVF,
  77. STMFX_REG_IRQ_SRC_MAX,
  78. };
  79. enum stmfx_functions {
  80. STMFX_FUNC_GPIO = BIT(0), /* GPIO[15:0] */
  81. STMFX_FUNC_ALTGPIO_LOW = BIT(1), /* aGPIO[3:0] */
  82. STMFX_FUNC_ALTGPIO_HIGH = BIT(2), /* aGPIO[7:4] */
  83. STMFX_FUNC_TS = BIT(3),
  84. STMFX_FUNC_IDD = BIT(4),
  85. };
  86. /**
  87. * struct stmfx_ddata - STMFX MFD structure
  88. * @device: device reference used for logs
  89. * @map: register map
  90. * @vdd: STMFX power supply
  91. * @irq_domain: IRQ domain
  92. * @lock: IRQ bus lock
  93. * @irq_src: cache of IRQ_SRC_EN register for bus_lock
  94. * @bkp_sysctrl: backup of SYS_CTRL register for suspend/resume
  95. * @bkp_irqoutpin: backup of IRQ_OUT_PIN register for suspend/resume
  96. */
  97. struct stmfx {
  98. struct device *dev;
  99. struct regmap *map;
  100. struct regulator *vdd;
  101. int irq;
  102. struct irq_domain *irq_domain;
  103. struct mutex lock; /* IRQ bus lock */
  104. u8 irq_src;
  105. #ifdef CONFIG_PM
  106. u8 bkp_sysctrl;
  107. u8 bkp_irqoutpin;
  108. #endif
  109. };
  110. int stmfx_function_enable(struct stmfx *stmfx, u32 func);
  111. int stmfx_function_disable(struct stmfx *stmfx, u32 func);
  112. #endif