max77843-private.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Common variables for the Maxim MAX77843 driver
  4. *
  5. * Copyright (C) 2015 Samsung Electronics
  6. * Author: Jaewon Kim <[email protected]>
  7. * Author: Beomho Seo <[email protected]>
  8. */
  9. #ifndef __MAX77843_PRIVATE_H_
  10. #define __MAX77843_PRIVATE_H_
  11. #include <linux/i2c.h>
  12. #include <linux/regmap.h>
  13. #define I2C_ADDR_TOPSYS (0xCC >> 1)
  14. #define I2C_ADDR_CHG (0xD2 >> 1)
  15. #define I2C_ADDR_FG (0x6C >> 1)
  16. #define I2C_ADDR_MUIC (0x4A >> 1)
  17. /* Topsys, Haptic and LED registers */
  18. enum max77843_sys_reg {
  19. MAX77843_SYS_REG_PMICID = 0x00,
  20. MAX77843_SYS_REG_PMICREV = 0x01,
  21. MAX77843_SYS_REG_MAINCTRL1 = 0x02,
  22. MAX77843_SYS_REG_INTSRC = 0x22,
  23. MAX77843_SYS_REG_INTSRCMASK = 0x23,
  24. MAX77843_SYS_REG_SYSINTSRC = 0x24,
  25. MAX77843_SYS_REG_SYSINTMASK = 0x26,
  26. MAX77843_SYS_REG_TOPSYS_STAT = 0x28,
  27. MAX77843_SYS_REG_SAFEOUTCTRL = 0xC6,
  28. MAX77843_SYS_REG_END,
  29. };
  30. enum max77843_haptic_reg {
  31. MAX77843_HAP_REG_MCONFIG = 0x10,
  32. MAX77843_HAP_REG_END,
  33. };
  34. enum max77843_led_reg {
  35. MAX77843_LED_REG_LEDEN = 0x30,
  36. MAX77843_LED_REG_LED0BRT = 0x31,
  37. MAX77843_LED_REG_LED1BRT = 0x32,
  38. MAX77843_LED_REG_LED2BRT = 0x33,
  39. MAX77843_LED_REG_LED3BRT = 0x34,
  40. MAX77843_LED_REG_LEDBLNK = 0x38,
  41. MAX77843_LED_REG_LEDRAMP = 0x36,
  42. MAX77843_LED_REG_END,
  43. };
  44. /* Charger registers */
  45. enum max77843_charger_reg {
  46. MAX77843_CHG_REG_CHG_INT = 0xB0,
  47. MAX77843_CHG_REG_CHG_INT_MASK = 0xB1,
  48. MAX77843_CHG_REG_CHG_INT_OK = 0xB2,
  49. MAX77843_CHG_REG_CHG_DTLS_00 = 0xB3,
  50. MAX77843_CHG_REG_CHG_DTLS_01 = 0xB4,
  51. MAX77843_CHG_REG_CHG_DTLS_02 = 0xB5,
  52. MAX77843_CHG_REG_CHG_CNFG_00 = 0xB7,
  53. MAX77843_CHG_REG_CHG_CNFG_01 = 0xB8,
  54. MAX77843_CHG_REG_CHG_CNFG_02 = 0xB9,
  55. MAX77843_CHG_REG_CHG_CNFG_03 = 0xBA,
  56. MAX77843_CHG_REG_CHG_CNFG_04 = 0xBB,
  57. MAX77843_CHG_REG_CHG_CNFG_06 = 0xBD,
  58. MAX77843_CHG_REG_CHG_CNFG_07 = 0xBE,
  59. MAX77843_CHG_REG_CHG_CNFG_09 = 0xC0,
  60. MAX77843_CHG_REG_CHG_CNFG_10 = 0xC1,
  61. MAX77843_CHG_REG_CHG_CNFG_11 = 0xC2,
  62. MAX77843_CHG_REG_CHG_CNFG_12 = 0xC3,
  63. MAX77843_CHG_REG_END,
  64. };
  65. /* Fuel gauge registers */
  66. enum max77843_fuelgauge {
  67. MAX77843_FG_REG_STATUS = 0x00,
  68. MAX77843_FG_REG_VALRT_TH = 0x01,
  69. MAX77843_FG_REG_TALRT_TH = 0x02,
  70. MAX77843_FG_REG_SALRT_TH = 0x03,
  71. MAX77843_FG_RATE_AT_RATE = 0x04,
  72. MAX77843_FG_REG_REMCAP_REP = 0x05,
  73. MAX77843_FG_REG_SOCREP = 0x06,
  74. MAX77843_FG_REG_AGE = 0x07,
  75. MAX77843_FG_REG_TEMP = 0x08,
  76. MAX77843_FG_REG_VCELL = 0x09,
  77. MAX77843_FG_REG_CURRENT = 0x0A,
  78. MAX77843_FG_REG_AVG_CURRENT = 0x0B,
  79. MAX77843_FG_REG_SOCMIX = 0x0D,
  80. MAX77843_FG_REG_SOCAV = 0x0E,
  81. MAX77843_FG_REG_REMCAP_MIX = 0x0F,
  82. MAX77843_FG_REG_FULLCAP = 0x10,
  83. MAX77843_FG_REG_AVG_TEMP = 0x16,
  84. MAX77843_FG_REG_CYCLES = 0x17,
  85. MAX77843_FG_REG_AVG_VCELL = 0x19,
  86. MAX77843_FG_REG_CONFIG = 0x1D,
  87. MAX77843_FG_REG_REMCAP_AV = 0x1F,
  88. MAX77843_FG_REG_FULLCAP_NOM = 0x23,
  89. MAX77843_FG_REG_MISCCFG = 0x2B,
  90. MAX77843_FG_REG_RCOMP = 0x38,
  91. MAX77843_FG_REG_FSTAT = 0x3D,
  92. MAX77843_FG_REG_DQACC = 0x45,
  93. MAX77843_FG_REG_DPACC = 0x46,
  94. MAX77843_FG_REG_OCV = 0xEE,
  95. MAX77843_FG_REG_VFOCV = 0xFB,
  96. MAX77843_FG_SOCVF = 0xFF,
  97. MAX77843_FG_END,
  98. };
  99. /* MUIC registers */
  100. enum max77843_muic_reg {
  101. MAX77843_MUIC_REG_ID = 0x00,
  102. MAX77843_MUIC_REG_INT1 = 0x01,
  103. MAX77843_MUIC_REG_INT2 = 0x02,
  104. MAX77843_MUIC_REG_INT3 = 0x03,
  105. MAX77843_MUIC_REG_STATUS1 = 0x04,
  106. MAX77843_MUIC_REG_STATUS2 = 0x05,
  107. MAX77843_MUIC_REG_STATUS3 = 0x06,
  108. MAX77843_MUIC_REG_INTMASK1 = 0x07,
  109. MAX77843_MUIC_REG_INTMASK2 = 0x08,
  110. MAX77843_MUIC_REG_INTMASK3 = 0x09,
  111. MAX77843_MUIC_REG_CDETCTRL1 = 0x0A,
  112. MAX77843_MUIC_REG_CDETCTRL2 = 0x0B,
  113. MAX77843_MUIC_REG_CONTROL1 = 0x0C,
  114. MAX77843_MUIC_REG_CONTROL2 = 0x0D,
  115. MAX77843_MUIC_REG_CONTROL3 = 0x0E,
  116. MAX77843_MUIC_REG_CONTROL4 = 0x16,
  117. MAX77843_MUIC_REG_HVCONTROL1 = 0x17,
  118. MAX77843_MUIC_REG_HVCONTROL2 = 0x18,
  119. MAX77843_MUIC_REG_END,
  120. };
  121. enum max77843_irq {
  122. /* Topsys: SYSTEM */
  123. MAX77843_SYS_IRQ_SYSINTSRC_SYSUVLO_INT,
  124. MAX77843_SYS_IRQ_SYSINTSRC_SYSOVLO_INT,
  125. MAX77843_SYS_IRQ_SYSINTSRC_TSHDN_INT,
  126. MAX77843_SYS_IRQ_SYSINTSRC_TM_INT,
  127. /* Charger: CHG_INT */
  128. MAX77843_CHG_IRQ_CHG_INT_BYP_I,
  129. MAX77843_CHG_IRQ_CHG_INT_BATP_I,
  130. MAX77843_CHG_IRQ_CHG_INT_BAT_I,
  131. MAX77843_CHG_IRQ_CHG_INT_CHG_I,
  132. MAX77843_CHG_IRQ_CHG_INT_WCIN_I,
  133. MAX77843_CHG_IRQ_CHG_INT_CHGIN_I,
  134. MAX77843_CHG_IRQ_CHG_INT_AICL_I,
  135. MAX77843_IRQ_NUM,
  136. };
  137. enum max77843_irq_muic {
  138. /* MUIC: INT1 */
  139. MAX77843_MUIC_IRQ_INT1_ADC,
  140. MAX77843_MUIC_IRQ_INT1_ADCERROR,
  141. MAX77843_MUIC_IRQ_INT1_ADC1K,
  142. /* MUIC: INT2 */
  143. MAX77843_MUIC_IRQ_INT2_CHGTYP,
  144. MAX77843_MUIC_IRQ_INT2_CHGDETRUN,
  145. MAX77843_MUIC_IRQ_INT2_DCDTMR,
  146. MAX77843_MUIC_IRQ_INT2_DXOVP,
  147. MAX77843_MUIC_IRQ_INT2_VBVOLT,
  148. /* MUIC: INT3 */
  149. MAX77843_MUIC_IRQ_INT3_VBADC,
  150. MAX77843_MUIC_IRQ_INT3_VDNMON,
  151. MAX77843_MUIC_IRQ_INT3_DNRES,
  152. MAX77843_MUIC_IRQ_INT3_MPNACK,
  153. MAX77843_MUIC_IRQ_INT3_MRXBUFOW,
  154. MAX77843_MUIC_IRQ_INT3_MRXTRF,
  155. MAX77843_MUIC_IRQ_INT3_MRXPERR,
  156. MAX77843_MUIC_IRQ_INT3_MRXRDY,
  157. MAX77843_MUIC_IRQ_NUM,
  158. };
  159. /* MAX77843 interrupts */
  160. #define MAX77843_SYS_IRQ_SYSUVLO_INT BIT(0)
  161. #define MAX77843_SYS_IRQ_SYSOVLO_INT BIT(1)
  162. #define MAX77843_SYS_IRQ_TSHDN_INT BIT(2)
  163. #define MAX77843_SYS_IRQ_TM_INT BIT(3)
  164. /* MAX77843 MAINCTRL1 register */
  165. #define MAINCTRL1_BIASEN_SHIFT 7
  166. #define MAX77843_MAINCTRL1_BIASEN_MASK BIT(MAINCTRL1_BIASEN_SHIFT)
  167. /* MAX77843 MCONFIG register */
  168. #define MCONFIG_MODE_SHIFT 7
  169. #define MCONFIG_MEN_SHIFT 6
  170. #define MCONFIG_PDIV_SHIFT 0
  171. #define MAX77843_MCONFIG_MODE_MASK BIT(MCONFIG_MODE_SHIFT)
  172. #define MAX77843_MCONFIG_MEN_MASK BIT(MCONFIG_MEN_SHIFT)
  173. #define MAX77843_MCONFIG_PDIV_MASK (0x3 << MCONFIG_PDIV_SHIFT)
  174. /* Max77843 charger insterrupts */
  175. #define MAX77843_CHG_BYP_I BIT(0)
  176. #define MAX77843_CHG_BATP_I BIT(2)
  177. #define MAX77843_CHG_BAT_I BIT(3)
  178. #define MAX77843_CHG_CHG_I BIT(4)
  179. #define MAX77843_CHG_WCIN_I BIT(5)
  180. #define MAX77843_CHG_CHGIN_I BIT(6)
  181. #define MAX77843_CHG_AICL_I BIT(7)
  182. /* MAX77843 CHG_INT_OK register */
  183. #define MAX77843_CHG_BYP_OK BIT(0)
  184. #define MAX77843_CHG_BATP_OK BIT(2)
  185. #define MAX77843_CHG_BAT_OK BIT(3)
  186. #define MAX77843_CHG_CHG_OK BIT(4)
  187. #define MAX77843_CHG_WCIN_OK BIT(5)
  188. #define MAX77843_CHG_CHGIN_OK BIT(6)
  189. #define MAX77843_CHG_AICL_OK BIT(7)
  190. /* MAX77843 CHG_DETAILS_00 register */
  191. #define MAX77843_CHG_BAT_DTLS BIT(0)
  192. /* MAX77843 CHG_DETAILS_01 register */
  193. #define MAX77843_CHG_DTLS_MASK 0x0f
  194. #define MAX77843_CHG_PQ_MODE 0x00
  195. #define MAX77843_CHG_CC_MODE 0x01
  196. #define MAX77843_CHG_CV_MODE 0x02
  197. #define MAX77843_CHG_TO_MODE 0x03
  198. #define MAX77843_CHG_DO_MODE 0x04
  199. #define MAX77843_CHG_HT_MODE 0x05
  200. #define MAX77843_CHG_TF_MODE 0x06
  201. #define MAX77843_CHG_TS_MODE 0x07
  202. #define MAX77843_CHG_OFF_MODE 0x08
  203. #define MAX77843_CHG_BAT_DTLS_MASK 0xf0
  204. #define MAX77843_CHG_NO_BAT (0x00 << 4)
  205. #define MAX77843_CHG_LOW_VOLT_BAT (0x01 << 4)
  206. #define MAX77843_CHG_LONG_BAT_TIME (0x02 << 4)
  207. #define MAX77843_CHG_OK_BAT (0x03 << 4)
  208. #define MAX77843_CHG_OK_LOW_VOLT_BAT (0x04 << 4)
  209. #define MAX77843_CHG_OVER_VOLT_BAT (0x05 << 4)
  210. #define MAX77843_CHG_OVER_CURRENT_BAT (0x06 << 4)
  211. /* MAX77843 CHG_CNFG_00 register */
  212. #define MAX77843_CHG_MODE_MASK 0x0f
  213. #define MAX77843_CHG_DISABLE 0x00
  214. #define MAX77843_CHG_ENABLE 0x05
  215. #define MAX77843_CHG_MASK 0x01
  216. #define MAX77843_CHG_OTG_MASK 0x02
  217. #define MAX77843_CHG_BUCK_MASK 0x04
  218. #define MAX77843_CHG_BOOST_MASK 0x08
  219. /* MAX77843 CHG_CNFG_01 register */
  220. #define MAX77843_CHG_RESTART_THRESHOLD_100 0x00
  221. #define MAX77843_CHG_RESTART_THRESHOLD_150 0x10
  222. #define MAX77843_CHG_RESTART_THRESHOLD_200 0x20
  223. #define MAX77843_CHG_RESTART_THRESHOLD_DISABLE 0x30
  224. /* MAX77843 CHG_CNFG_02 register */
  225. #define MAX77843_CHG_FAST_CHG_CURRENT_MIN 100000
  226. #define MAX77843_CHG_FAST_CHG_CURRENT_MAX 3150000
  227. #define MAX77843_CHG_FAST_CHG_CURRENT_STEP 50000
  228. #define MAX77843_CHG_FAST_CHG_CURRENT_MASK 0x3f
  229. #define MAX77843_CHG_OTG_ILIMIT_500 (0x00 << 6)
  230. #define MAX77843_CHG_OTG_ILIMIT_900 (0x01 << 6)
  231. #define MAX77843_CHG_OTG_ILIMIT_1200 (0x02 << 6)
  232. #define MAX77843_CHG_OTG_ILIMIT_1500 (0x03 << 6)
  233. #define MAX77843_CHG_OTG_ILIMIT_MASK 0xc0
  234. /* MAX77843 CHG_CNFG_03 register */
  235. #define MAX77843_CHG_TOP_OFF_CURRENT_MIN 125000
  236. #define MAX77843_CHG_TOP_OFF_CURRENT_MAX 650000
  237. #define MAX77843_CHG_TOP_OFF_CURRENT_STEP 75000
  238. #define MAX77843_CHG_TOP_OFF_CURRENT_MASK 0x07
  239. /* MAX77843 CHG_CNFG_06 register */
  240. #define MAX77843_CHG_WRITE_CAP_BLOCK 0x10
  241. #define MAX77843_CHG_WRITE_CAP_UNBLOCK 0x0C
  242. /* MAX77843_CHG_CNFG_09_register */
  243. #define MAX77843_CHG_INPUT_CURRENT_LIMIT_MIN 100000
  244. #define MAX77843_CHG_INPUT_CURRENT_LIMIT_MAX 4000000
  245. #define MAX77843_CHG_INPUT_CURRENT_LIMIT_REF 3367000
  246. #define MAX77843_CHG_INPUT_CURRENT_LIMIT_STEP 33000
  247. #define MAX77843_MUIC_ADC BIT(0)
  248. #define MAX77843_MUIC_ADCERROR BIT(2)
  249. #define MAX77843_MUIC_ADC1K BIT(3)
  250. #define MAX77843_MUIC_CHGTYP BIT(0)
  251. #define MAX77843_MUIC_CHGDETRUN BIT(1)
  252. #define MAX77843_MUIC_DCDTMR BIT(2)
  253. #define MAX77843_MUIC_DXOVP BIT(3)
  254. #define MAX77843_MUIC_VBVOLT BIT(4)
  255. #define MAX77843_MUIC_VBADC BIT(0)
  256. #define MAX77843_MUIC_VDNMON BIT(1)
  257. #define MAX77843_MUIC_DNRES BIT(2)
  258. #define MAX77843_MUIC_MPNACK BIT(3)
  259. #define MAX77843_MUIC_MRXBUFOW BIT(4)
  260. #define MAX77843_MUIC_MRXTRF BIT(5)
  261. #define MAX77843_MUIC_MRXPERR BIT(6)
  262. #define MAX77843_MUIC_MRXRDY BIT(7)
  263. /* MAX77843 INTSRCMASK register */
  264. #define MAX77843_INTSRCMASK_CHGR 0
  265. #define MAX77843_INTSRCMASK_SYS 1
  266. #define MAX77843_INTSRCMASK_FG 2
  267. #define MAX77843_INTSRCMASK_MUIC 3
  268. #define MAX77843_INTSRCMASK_CHGR_MASK BIT(MAX77843_INTSRCMASK_CHGR)
  269. #define MAX77843_INTSRCMASK_SYS_MASK BIT(MAX77843_INTSRCMASK_SYS)
  270. #define MAX77843_INTSRCMASK_FG_MASK BIT(MAX77843_INTSRCMASK_FG)
  271. #define MAX77843_INTSRCMASK_MUIC_MASK BIT(MAX77843_INTSRCMASK_MUIC)
  272. #define MAX77843_INTSRC_MASK_MASK \
  273. (MAX77843_INTSRCMASK_MUIC_MASK | MAX77843_INTSRCMASK_FG_MASK | \
  274. MAX77843_INTSRCMASK_SYS_MASK | MAX77843_INTSRCMASK_CHGR_MASK)
  275. /* MAX77843 STATUS register*/
  276. #define MAX77843_MUIC_STATUS1_ADC_SHIFT 0
  277. #define MAX77843_MUIC_STATUS1_ADCERROR_SHIFT 6
  278. #define MAX77843_MUIC_STATUS1_ADC1K_SHIFT 7
  279. #define MAX77843_MUIC_STATUS2_CHGTYP_SHIFT 0
  280. #define MAX77843_MUIC_STATUS2_CHGDETRUN_SHIFT 3
  281. #define MAX77843_MUIC_STATUS2_DCDTMR_SHIFT 4
  282. #define MAX77843_MUIC_STATUS2_DXOVP_SHIFT 5
  283. #define MAX77843_MUIC_STATUS2_VBVOLT_SHIFT 6
  284. #define MAX77843_MUIC_STATUS3_VBADC_SHIFT 0
  285. #define MAX77843_MUIC_STATUS3_VDNMON_SHIFT 4
  286. #define MAX77843_MUIC_STATUS3_DNRES_SHIFT 5
  287. #define MAX77843_MUIC_STATUS3_MPNACK_SHIFT 6
  288. #define MAX77843_MUIC_STATUS1_ADC_MASK (0x1f << MAX77843_MUIC_STATUS1_ADC_SHIFT)
  289. #define MAX77843_MUIC_STATUS1_ADCERROR_MASK BIT(MAX77843_MUIC_STATUS1_ADCERROR_SHIFT)
  290. #define MAX77843_MUIC_STATUS1_ADC1K_MASK BIT(MAX77843_MUIC_STATUS1_ADC1K_SHIFT)
  291. #define MAX77843_MUIC_STATUS2_CHGTYP_MASK (0x7 << MAX77843_MUIC_STATUS2_CHGTYP_SHIFT)
  292. #define MAX77843_MUIC_STATUS2_CHGDETRUN_MASK BIT(MAX77843_MUIC_STATUS2_CHGDETRUN_SHIFT)
  293. #define MAX77843_MUIC_STATUS2_DCDTMR_MASK BIT(MAX77843_MUIC_STATUS2_DCDTMR_SHIFT)
  294. #define MAX77843_MUIC_STATUS2_DXOVP_MASK BIT(MAX77843_MUIC_STATUS2_DXOVP_SHIFT)
  295. #define MAX77843_MUIC_STATUS2_VBVOLT_MASK BIT(MAX77843_MUIC_STATUS2_VBVOLT_SHIFT)
  296. #define MAX77843_MUIC_STATUS3_VBADC_MASK (0xf << MAX77843_MUIC_STATUS3_VBADC_SHIFT)
  297. #define MAX77843_MUIC_STATUS3_VDNMON_MASK BIT(MAX77843_MUIC_STATUS3_VDNMON_SHIFT)
  298. #define MAX77843_MUIC_STATUS3_DNRES_MASK BIT(MAX77843_MUIC_STATUS3_DNRES_SHIFT)
  299. #define MAX77843_MUIC_STATUS3_MPNACK_MASK BIT(MAX77843_MUIC_STATUS3_MPNACK_SHIFT)
  300. /* MAX77843 CONTROL register */
  301. #define MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT 0
  302. #define MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT 3
  303. #define MAX77843_MUIC_CONTROL1_NOBCCOMP_SHIFT 6
  304. #define MAX77843_MUIC_CONTROL1_IDBEN_SHIFT 7
  305. #define MAX77843_MUIC_CONTROL2_LOWPWR_SHIFT 0
  306. #define MAX77843_MUIC_CONTROL2_ADCEN_SHIFT 1
  307. #define MAX77843_MUIC_CONTROL2_CPEN_SHIFT 2
  308. #define MAX77843_MUIC_CONTROL2_ACC_DET_SHIFT 5
  309. #define MAX77843_MUIC_CONTROL2_USBCPINT_SHIFT 6
  310. #define MAX77843_MUIC_CONTROL2_RCPS_SHIFT 7
  311. #define MAX77843_MUIC_CONTROL3_JIGSET_SHIFT 0
  312. #define MAX77843_MUIC_CONTROL4_ADCDBSET_SHIFT 0
  313. #define MAX77843_MUIC_CONTROL4_USBAUTO_SHIFT 4
  314. #define MAX77843_MUIC_CONTROL4_FCTAUTO_SHIFT 5
  315. #define MAX77843_MUIC_CONTROL4_ADCMODE_SHIFT 6
  316. #define MAX77843_MUIC_CONTROL1_COMP1SW_MASK (0x7 << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT)
  317. #define MAX77843_MUIC_CONTROL1_COMP2SW_MASK (0x7 << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT)
  318. #define MAX77843_MUIC_CONTROL1_IDBEN_MASK BIT(MAX77843_MUIC_CONTROL1_IDBEN_SHIFT)
  319. #define MAX77843_MUIC_CONTROL1_NOBCCOMP_MASK BIT(MAX77843_MUIC_CONTROL1_NOBCCOMP_SHIFT)
  320. #define MAX77843_MUIC_CONTROL2_LOWPWR_MASK BIT(MAX77843_MUIC_CONTROL2_LOWPWR_SHIFT)
  321. #define MAX77843_MUIC_CONTROL2_ADCEN_MASK BIT(MAX77843_MUIC_CONTROL2_ADCEN_SHIFT)
  322. #define MAX77843_MUIC_CONTROL2_CPEN_MASK BIT(MAX77843_MUIC_CONTROL2_CPEN_SHIFT)
  323. #define MAX77843_MUIC_CONTROL2_ACC_DET_MASK BIT(MAX77843_MUIC_CONTROL2_ACC_DET_SHIFT)
  324. #define MAX77843_MUIC_CONTROL2_USBCPINT_MASK BIT(MAX77843_MUIC_CONTROL2_USBCPINT_SHIFT)
  325. #define MAX77843_MUIC_CONTROL2_RCPS_MASK BIT(MAX77843_MUIC_CONTROL2_RCPS_SHIFT)
  326. #define MAX77843_MUIC_CONTROL3_JIGSET_MASK (0x3 << MAX77843_MUIC_CONTROL3_JIGSET_SHIFT)
  327. #define MAX77843_MUIC_CONTROL4_ADCDBSET_MASK (0x3 << MAX77843_MUIC_CONTROL4_ADCDBSET_SHIFT)
  328. #define MAX77843_MUIC_CONTROL4_USBAUTO_MASK BIT(MAX77843_MUIC_CONTROL4_USBAUTO_SHIFT)
  329. #define MAX77843_MUIC_CONTROL4_FCTAUTO_MASK BIT(MAX77843_MUIC_CONTROL4_FCTAUTO_SHIFT)
  330. #define MAX77843_MUIC_CONTROL4_ADCMODE_MASK (0x3 << MAX77843_MUIC_CONTROL4_ADCMODE_SHIFT)
  331. /* MAX77843 switch port */
  332. #define COM_OPEN 0
  333. #define COM_USB 1
  334. #define COM_AUDIO 2
  335. #define COM_UART 3
  336. #define COM_AUX_USB 4
  337. #define COM_AUX_UART 5
  338. #define MAX77843_MUIC_CONTROL1_COM_SW \
  339. ((MAX77843_MUIC_CONTROL1_COMP1SW_MASK | \
  340. MAX77843_MUIC_CONTROL1_COMP2SW_MASK))
  341. #define MAX77843_MUIC_CONTROL1_SW_OPEN \
  342. ((COM_OPEN << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  343. COM_OPEN << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  344. #define MAX77843_MUIC_CONTROL1_SW_USB \
  345. ((COM_USB << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  346. COM_USB << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  347. #define MAX77843_MUIC_CONTROL1_SW_AUDIO \
  348. ((COM_AUDIO << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  349. COM_AUDIO << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  350. #define MAX77843_MUIC_CONTROL1_SW_UART \
  351. ((COM_UART << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  352. COM_UART << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  353. #define MAX77843_MUIC_CONTROL1_SW_AUX_USB \
  354. ((COM_AUX_USB << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  355. COM_AUX_USB << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  356. #define MAX77843_MUIC_CONTROL1_SW_AUX_UART \
  357. ((COM_AUX_UART << MAX77843_MUIC_CONTROL1_COMP1SW_SHIFT | \
  358. COM_AUX_UART << MAX77843_MUIC_CONTROL1_COMP2SW_SHIFT))
  359. #define MAX77843_DISABLE 0
  360. #define MAX77843_ENABLE 1
  361. #define CONTROL4_AUTO_DISABLE \
  362. ((MAX77843_DISABLE << MAX77843_MUIC_CONTROL4_USBAUTO_SHIFT) | \
  363. (MAX77843_DISABLE << MAX77843_MUIC_CONTROL4_FCTAUTO_SHIFT))
  364. #define CONTROL4_AUTO_ENABLE \
  365. ((MAX77843_ENABLE << MAX77843_MUIC_CONTROL4_USBAUTO_SHIFT) | \
  366. (MAX77843_ENABLE << MAX77843_MUIC_CONTROL4_FCTAUTO_SHIFT))
  367. /* MAX77843 SAFEOUT LDO Control register */
  368. #define SAFEOUTCTRL_SAFEOUT1_SHIFT 0
  369. #define SAFEOUTCTRL_SAFEOUT2_SHIFT 2
  370. #define SAFEOUTCTRL_ENSAFEOUT1_SHIFT 6
  371. #define SAFEOUTCTRL_ENSAFEOUT2_SHIFT 7
  372. #define MAX77843_REG_SAFEOUTCTRL_ENSAFEOUT1 \
  373. BIT(SAFEOUTCTRL_ENSAFEOUT1_SHIFT)
  374. #define MAX77843_REG_SAFEOUTCTRL_ENSAFEOUT2 \
  375. BIT(SAFEOUTCTRL_ENSAFEOUT2_SHIFT)
  376. #define MAX77843_REG_SAFEOUTCTRL_SAFEOUT1_MASK \
  377. (0x3 << SAFEOUTCTRL_SAFEOUT1_SHIFT)
  378. #define MAX77843_REG_SAFEOUTCTRL_SAFEOUT2_MASK \
  379. (0x3 << SAFEOUTCTRL_SAFEOUT2_SHIFT)
  380. #endif /* __MAX77843_H__ */