max77693-private.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * max77693-private.h - Voltage regulator driver for the Maxim 77693
  4. *
  5. * Copyright (C) 2012 Samsung Electrnoics
  6. * SangYoung Son <[email protected]>
  7. *
  8. * This program is not provided / owned by Maxim Integrated Products.
  9. */
  10. #ifndef __LINUX_MFD_MAX77693_PRIV_H
  11. #define __LINUX_MFD_MAX77693_PRIV_H
  12. #include <linux/i2c.h>
  13. #define MAX77693_REG_INVALID (0xff)
  14. /* Slave addr = 0xCC: PMIC, Charger, Flash LED */
  15. enum max77693_pmic_reg {
  16. MAX77693_LED_REG_IFLASH1 = 0x00,
  17. MAX77693_LED_REG_IFLASH2 = 0x01,
  18. MAX77693_LED_REG_ITORCH = 0x02,
  19. MAX77693_LED_REG_ITORCHTIMER = 0x03,
  20. MAX77693_LED_REG_FLASH_TIMER = 0x04,
  21. MAX77693_LED_REG_FLASH_EN = 0x05,
  22. MAX77693_LED_REG_MAX_FLASH1 = 0x06,
  23. MAX77693_LED_REG_MAX_FLASH2 = 0x07,
  24. MAX77693_LED_REG_MAX_FLASH3 = 0x08,
  25. MAX77693_LED_REG_MAX_FLASH4 = 0x09,
  26. MAX77693_LED_REG_VOUT_CNTL = 0x0A,
  27. MAX77693_LED_REG_VOUT_FLASH1 = 0x0B,
  28. MAX77693_LED_REG_VOUT_FLASH2 = 0x0C,
  29. MAX77693_LED_REG_FLASH_INT = 0x0E,
  30. MAX77693_LED_REG_FLASH_INT_MASK = 0x0F,
  31. MAX77693_LED_REG_FLASH_STATUS = 0x10,
  32. MAX77693_PMIC_REG_PMIC_ID1 = 0x20,
  33. MAX77693_PMIC_REG_PMIC_ID2 = 0x21,
  34. MAX77693_PMIC_REG_INTSRC = 0x22,
  35. MAX77693_PMIC_REG_INTSRC_MASK = 0x23,
  36. MAX77693_PMIC_REG_TOPSYS_INT = 0x24,
  37. MAX77693_PMIC_REG_TOPSYS_INT_MASK = 0x26,
  38. MAX77693_PMIC_REG_TOPSYS_STAT = 0x28,
  39. MAX77693_PMIC_REG_MAINCTRL1 = 0x2A,
  40. MAX77693_PMIC_REG_LSCNFG = 0x2B,
  41. MAX77693_CHG_REG_CHG_INT = 0xB0,
  42. MAX77693_CHG_REG_CHG_INT_MASK = 0xB1,
  43. MAX77693_CHG_REG_CHG_INT_OK = 0xB2,
  44. MAX77693_CHG_REG_CHG_DETAILS_00 = 0xB3,
  45. MAX77693_CHG_REG_CHG_DETAILS_01 = 0xB4,
  46. MAX77693_CHG_REG_CHG_DETAILS_02 = 0xB5,
  47. MAX77693_CHG_REG_CHG_DETAILS_03 = 0xB6,
  48. MAX77693_CHG_REG_CHG_CNFG_00 = 0xB7,
  49. MAX77693_CHG_REG_CHG_CNFG_01 = 0xB8,
  50. MAX77693_CHG_REG_CHG_CNFG_02 = 0xB9,
  51. MAX77693_CHG_REG_CHG_CNFG_03 = 0xBA,
  52. MAX77693_CHG_REG_CHG_CNFG_04 = 0xBB,
  53. MAX77693_CHG_REG_CHG_CNFG_05 = 0xBC,
  54. MAX77693_CHG_REG_CHG_CNFG_06 = 0xBD,
  55. MAX77693_CHG_REG_CHG_CNFG_07 = 0xBE,
  56. MAX77693_CHG_REG_CHG_CNFG_08 = 0xBF,
  57. MAX77693_CHG_REG_CHG_CNFG_09 = 0xC0,
  58. MAX77693_CHG_REG_CHG_CNFG_10 = 0xC1,
  59. MAX77693_CHG_REG_CHG_CNFG_11 = 0xC2,
  60. MAX77693_CHG_REG_CHG_CNFG_12 = 0xC3,
  61. MAX77693_CHG_REG_CHG_CNFG_13 = 0xC4,
  62. MAX77693_CHG_REG_CHG_CNFG_14 = 0xC5,
  63. MAX77693_CHG_REG_SAFEOUT_CTRL = 0xC6,
  64. MAX77693_PMIC_REG_END,
  65. };
  66. /* MAX77693 ITORCH register */
  67. #define TORCH_IOUT1_SHIFT 0
  68. #define TORCH_IOUT2_SHIFT 4
  69. #define TORCH_IOUT_MASK(x) (0xf << (x))
  70. #define TORCH_IOUT_MIN 15625
  71. #define TORCH_IOUT_MAX 250000
  72. #define TORCH_IOUT_STEP 15625
  73. /* MAX77693 IFLASH1 and IFLASH2 registers */
  74. #define FLASH_IOUT_MIN 15625
  75. #define FLASH_IOUT_MAX_1LED 1000000
  76. #define FLASH_IOUT_MAX_2LEDS 625000
  77. #define FLASH_IOUT_STEP 15625
  78. /* MAX77693 TORCH_TIMER register */
  79. #define TORCH_TMR_NO_TIMER 0x40
  80. #define TORCH_TIMEOUT_MIN 262000
  81. #define TORCH_TIMEOUT_MAX 15728000
  82. /* MAX77693 FLASH_TIMER register */
  83. #define FLASH_TMR_LEVEL 0x80
  84. #define FLASH_TIMEOUT_MIN 62500
  85. #define FLASH_TIMEOUT_MAX 1000000
  86. #define FLASH_TIMEOUT_STEP 62500
  87. /* MAX77693 FLASH_EN register */
  88. #define FLASH_EN_OFF 0x0
  89. #define FLASH_EN_FLASH 0x1
  90. #define FLASH_EN_TORCH 0x2
  91. #define FLASH_EN_ON 0x3
  92. #define FLASH_EN_SHIFT(x) (6 - (x) * 2)
  93. #define TORCH_EN_SHIFT(x) (2 - (x) * 2)
  94. /* MAX77693 MAX_FLASH1 register */
  95. #define MAX_FLASH1_MAX_FL_EN 0x80
  96. #define MAX_FLASH1_VSYS_MIN 2400
  97. #define MAX_FLASH1_VSYS_MAX 3400
  98. #define MAX_FLASH1_VSYS_STEP 33
  99. /* MAX77693 VOUT_CNTL register */
  100. #define FLASH_BOOST_FIXED 0x04
  101. #define FLASH_BOOST_LEDNUM_2 0x80
  102. /* MAX77693 VOUT_FLASH1 register */
  103. #define FLASH_VOUT_MIN 3300
  104. #define FLASH_VOUT_MAX 5500
  105. #define FLASH_VOUT_STEP 25
  106. #define FLASH_VOUT_RMIN 0x0c
  107. /* MAX77693 FLASH_STATUS register */
  108. #define FLASH_STATUS_FLASH_ON BIT(3)
  109. #define FLASH_STATUS_TORCH_ON BIT(2)
  110. /* MAX77693 FLASH_INT register */
  111. #define FLASH_INT_FLED2_OPEN BIT(0)
  112. #define FLASH_INT_FLED2_SHORT BIT(1)
  113. #define FLASH_INT_FLED1_OPEN BIT(2)
  114. #define FLASH_INT_FLED1_SHORT BIT(3)
  115. #define FLASH_INT_OVER_CURRENT BIT(4)
  116. /* Fast charge timer in hours */
  117. #define DEFAULT_FAST_CHARGE_TIMER 4
  118. /* microamps */
  119. #define DEFAULT_TOP_OFF_THRESHOLD_CURRENT 150000
  120. /* minutes */
  121. #define DEFAULT_TOP_OFF_TIMER 30
  122. /* microvolts */
  123. #define DEFAULT_CONSTANT_VOLT 4200000
  124. /* microvolts */
  125. #define DEFAULT_MIN_SYSTEM_VOLT 3600000
  126. /* celsius */
  127. #define DEFAULT_THERMAL_REGULATION_TEMP 100
  128. /* microamps */
  129. #define DEFAULT_BATTERY_OVERCURRENT 3500000
  130. /* microvolts */
  131. #define DEFAULT_CHARGER_INPUT_THRESHOLD_VOLT 4300000
  132. /* MAX77693_CHG_REG_CHG_INT_OK register */
  133. #define CHG_INT_OK_BYP_SHIFT 0
  134. #define CHG_INT_OK_BAT_SHIFT 3
  135. #define CHG_INT_OK_CHG_SHIFT 4
  136. #define CHG_INT_OK_CHGIN_SHIFT 6
  137. #define CHG_INT_OK_DETBAT_SHIFT 7
  138. #define CHG_INT_OK_BYP_MASK BIT(CHG_INT_OK_BYP_SHIFT)
  139. #define CHG_INT_OK_BAT_MASK BIT(CHG_INT_OK_BAT_SHIFT)
  140. #define CHG_INT_OK_CHG_MASK BIT(CHG_INT_OK_CHG_SHIFT)
  141. #define CHG_INT_OK_CHGIN_MASK BIT(CHG_INT_OK_CHGIN_SHIFT)
  142. #define CHG_INT_OK_DETBAT_MASK BIT(CHG_INT_OK_DETBAT_SHIFT)
  143. /* MAX77693_CHG_REG_CHG_DETAILS_00 register */
  144. #define CHG_DETAILS_00_CHGIN_SHIFT 5
  145. #define CHG_DETAILS_00_CHGIN_MASK (0x3 << CHG_DETAILS_00_CHGIN_SHIFT)
  146. /* MAX77693_CHG_REG_CHG_DETAILS_01 register */
  147. #define CHG_DETAILS_01_CHG_SHIFT 0
  148. #define CHG_DETAILS_01_BAT_SHIFT 4
  149. #define CHG_DETAILS_01_TREG_SHIFT 7
  150. #define CHG_DETAILS_01_CHG_MASK (0xf << CHG_DETAILS_01_CHG_SHIFT)
  151. #define CHG_DETAILS_01_BAT_MASK (0x7 << CHG_DETAILS_01_BAT_SHIFT)
  152. #define CHG_DETAILS_01_TREG_MASK BIT(7)
  153. /* MAX77693_CHG_REG_CHG_DETAILS_01/CHG field */
  154. enum max77693_charger_charging_state {
  155. MAX77693_CHARGING_PREQUALIFICATION = 0x0,
  156. MAX77693_CHARGING_FAST_CONST_CURRENT,
  157. MAX77693_CHARGING_FAST_CONST_VOLTAGE,
  158. MAX77693_CHARGING_TOP_OFF,
  159. MAX77693_CHARGING_DONE,
  160. MAX77693_CHARGING_HIGH_TEMP,
  161. MAX77693_CHARGING_TIMER_EXPIRED,
  162. MAX77693_CHARGING_THERMISTOR_SUSPEND,
  163. MAX77693_CHARGING_OFF,
  164. MAX77693_CHARGING_RESERVED,
  165. MAX77693_CHARGING_OVER_TEMP,
  166. MAX77693_CHARGING_WATCHDOG_EXPIRED,
  167. };
  168. /* MAX77693_CHG_REG_CHG_DETAILS_01/BAT field */
  169. enum max77693_charger_battery_state {
  170. MAX77693_BATTERY_NOBAT = 0x0,
  171. /* Dead-battery or low-battery prequalification */
  172. MAX77693_BATTERY_PREQUALIFICATION,
  173. MAX77693_BATTERY_TIMER_EXPIRED,
  174. MAX77693_BATTERY_GOOD,
  175. MAX77693_BATTERY_LOWVOLTAGE,
  176. MAX77693_BATTERY_OVERVOLTAGE,
  177. MAX77693_BATTERY_OVERCURRENT,
  178. MAX77693_BATTERY_RESERVED,
  179. };
  180. /* MAX77693_CHG_REG_CHG_DETAILS_02 register */
  181. #define CHG_DETAILS_02_BYP_SHIFT 0
  182. #define CHG_DETAILS_02_BYP_MASK (0xf << CHG_DETAILS_02_BYP_SHIFT)
  183. /* MAX77693 CHG_CNFG_00 register */
  184. #define CHG_CNFG_00_CHG_MASK 0x1
  185. #define CHG_CNFG_00_BUCK_MASK 0x4
  186. /* MAX77693_CHG_REG_CHG_CNFG_01 register */
  187. #define CHG_CNFG_01_FCHGTIME_SHIFT 0
  188. #define CHG_CNFG_01_CHGRSTRT_SHIFT 4
  189. #define CHG_CNFG_01_PQEN_SHIFT 7
  190. #define CHG_CNFG_01_FCHGTIME_MASK (0x7 << CHG_CNFG_01_FCHGTIME_SHIFT)
  191. #define CHG_CNFG_01_CHGRSTRT_MASK (0x3 << CHG_CNFG_01_CHGRSTRT_SHIFT)
  192. #define CHG_CNFG_01_PQEN_MAKS BIT(CHG_CNFG_01_PQEN_SHIFT)
  193. /* MAX77693_CHG_REG_CHG_CNFG_03 register */
  194. #define CHG_CNFG_03_TOITH_SHIFT 0
  195. #define CHG_CNFG_03_TOTIME_SHIFT 3
  196. #define CHG_CNFG_03_TOITH_MASK (0x7 << CHG_CNFG_03_TOITH_SHIFT)
  197. #define CHG_CNFG_03_TOTIME_MASK (0x7 << CHG_CNFG_03_TOTIME_SHIFT)
  198. /* MAX77693_CHG_REG_CHG_CNFG_04 register */
  199. #define CHG_CNFG_04_CHGCVPRM_SHIFT 0
  200. #define CHG_CNFG_04_MINVSYS_SHIFT 5
  201. #define CHG_CNFG_04_CHGCVPRM_MASK (0x1f << CHG_CNFG_04_CHGCVPRM_SHIFT)
  202. #define CHG_CNFG_04_MINVSYS_MASK (0x7 << CHG_CNFG_04_MINVSYS_SHIFT)
  203. /* MAX77693_CHG_REG_CHG_CNFG_06 register */
  204. #define CHG_CNFG_06_CHGPROT_SHIFT 2
  205. #define CHG_CNFG_06_CHGPROT_MASK (0x3 << CHG_CNFG_06_CHGPROT_SHIFT)
  206. /* MAX77693_CHG_REG_CHG_CNFG_07 register */
  207. #define CHG_CNFG_07_REGTEMP_SHIFT 5
  208. #define CHG_CNFG_07_REGTEMP_MASK (0x3 << CHG_CNFG_07_REGTEMP_SHIFT)
  209. /* MAX77693_CHG_REG_CHG_CNFG_12 register */
  210. #define CHG_CNFG_12_B2SOVRC_SHIFT 0
  211. #define CHG_CNFG_12_VCHGINREG_SHIFT 3
  212. #define CHG_CNFG_12_B2SOVRC_MASK (0x7 << CHG_CNFG_12_B2SOVRC_SHIFT)
  213. #define CHG_CNFG_12_VCHGINREG_MASK (0x3 << CHG_CNFG_12_VCHGINREG_SHIFT)
  214. /* MAX77693 CHG_CNFG_09 Register */
  215. #define CHG_CNFG_09_CHGIN_ILIM_MASK 0x7F
  216. /* MAX77693 CHG_CTRL Register */
  217. #define SAFEOUT_CTRL_SAFEOUT1_MASK 0x3
  218. #define SAFEOUT_CTRL_SAFEOUT2_MASK 0xC
  219. #define SAFEOUT_CTRL_ENSAFEOUT1_MASK 0x40
  220. #define SAFEOUT_CTRL_ENSAFEOUT2_MASK 0x80
  221. /* Slave addr = 0x4A: MUIC */
  222. enum max77693_muic_reg {
  223. MAX77693_MUIC_REG_ID = 0x00,
  224. MAX77693_MUIC_REG_INT1 = 0x01,
  225. MAX77693_MUIC_REG_INT2 = 0x02,
  226. MAX77693_MUIC_REG_INT3 = 0x03,
  227. MAX77693_MUIC_REG_STATUS1 = 0x04,
  228. MAX77693_MUIC_REG_STATUS2 = 0x05,
  229. MAX77693_MUIC_REG_STATUS3 = 0x06,
  230. MAX77693_MUIC_REG_INTMASK1 = 0x07,
  231. MAX77693_MUIC_REG_INTMASK2 = 0x08,
  232. MAX77693_MUIC_REG_INTMASK3 = 0x09,
  233. MAX77693_MUIC_REG_CDETCTRL1 = 0x0A,
  234. MAX77693_MUIC_REG_CDETCTRL2 = 0x0B,
  235. MAX77693_MUIC_REG_CTRL1 = 0x0C,
  236. MAX77693_MUIC_REG_CTRL2 = 0x0D,
  237. MAX77693_MUIC_REG_CTRL3 = 0x0E,
  238. MAX77693_MUIC_REG_END,
  239. };
  240. /* MAX77693 INTMASK1~2 Register */
  241. #define INTMASK1_ADC1K_SHIFT 3
  242. #define INTMASK1_ADCERR_SHIFT 2
  243. #define INTMASK1_ADCLOW_SHIFT 1
  244. #define INTMASK1_ADC_SHIFT 0
  245. #define INTMASK1_ADC1K_MASK (1 << INTMASK1_ADC1K_SHIFT)
  246. #define INTMASK1_ADCERR_MASK (1 << INTMASK1_ADCERR_SHIFT)
  247. #define INTMASK1_ADCLOW_MASK (1 << INTMASK1_ADCLOW_SHIFT)
  248. #define INTMASK1_ADC_MASK (1 << INTMASK1_ADC_SHIFT)
  249. #define INTMASK2_VIDRM_SHIFT 5
  250. #define INTMASK2_VBVOLT_SHIFT 4
  251. #define INTMASK2_DXOVP_SHIFT 3
  252. #define INTMASK2_DCDTMR_SHIFT 2
  253. #define INTMASK2_CHGDETRUN_SHIFT 1
  254. #define INTMASK2_CHGTYP_SHIFT 0
  255. #define INTMASK2_VIDRM_MASK (1 << INTMASK2_VIDRM_SHIFT)
  256. #define INTMASK2_VBVOLT_MASK (1 << INTMASK2_VBVOLT_SHIFT)
  257. #define INTMASK2_DXOVP_MASK (1 << INTMASK2_DXOVP_SHIFT)
  258. #define INTMASK2_DCDTMR_MASK (1 << INTMASK2_DCDTMR_SHIFT)
  259. #define INTMASK2_CHGDETRUN_MASK (1 << INTMASK2_CHGDETRUN_SHIFT)
  260. #define INTMASK2_CHGTYP_MASK (1 << INTMASK2_CHGTYP_SHIFT)
  261. /* MAX77693 MUIC - STATUS1~3 Register */
  262. #define MAX77693_STATUS1_ADC_SHIFT 0
  263. #define MAX77693_STATUS1_ADCLOW_SHIFT 5
  264. #define MAX77693_STATUS1_ADCERR_SHIFT 6
  265. #define MAX77693_STATUS1_ADC1K_SHIFT 7
  266. #define MAX77693_STATUS1_ADC_MASK (0x1f << MAX77693_STATUS1_ADC_SHIFT)
  267. #define MAX77693_STATUS1_ADCLOW_MASK BIT(MAX77693_STATUS1_ADCLOW_SHIFT)
  268. #define MAX77693_STATUS1_ADCERR_MASK BIT(MAX77693_STATUS1_ADCERR_SHIFT)
  269. #define MAX77693_STATUS1_ADC1K_MASK BIT(MAX77693_STATUS1_ADC1K_SHIFT)
  270. #define MAX77693_STATUS2_CHGTYP_SHIFT 0
  271. #define MAX77693_STATUS2_CHGDETRUN_SHIFT 3
  272. #define MAX77693_STATUS2_DCDTMR_SHIFT 4
  273. #define MAX77693_STATUS2_DXOVP_SHIFT 5
  274. #define MAX77693_STATUS2_VBVOLT_SHIFT 6
  275. #define MAX77693_STATUS2_VIDRM_SHIFT 7
  276. #define MAX77693_STATUS2_CHGTYP_MASK (0x7 << MAX77693_STATUS2_CHGTYP_SHIFT)
  277. #define MAX77693_STATUS2_CHGDETRUN_MASK BIT(MAX77693_STATUS2_CHGDETRUN_SHIFT)
  278. #define MAX77693_STATUS2_DCDTMR_MASK BIT(MAX77693_STATUS2_DCDTMR_SHIFT)
  279. #define MAX77693_STATUS2_DXOVP_MASK BIT(MAX77693_STATUS2_DXOVP_SHIFT)
  280. #define MAX77693_STATUS2_VBVOLT_MASK BIT(MAX77693_STATUS2_VBVOLT_SHIFT)
  281. #define MAX77693_STATUS2_VIDRM_MASK BIT(MAX77693_STATUS2_VIDRM_SHIFT)
  282. #define MAX77693_STATUS3_OVP_SHIFT 2
  283. #define MAX77693_STATUS3_OVP_MASK BIT(MAX77693_STATUS3_OVP_SHIFT)
  284. /* MAX77693 CDETCTRL1~2 register */
  285. #define CDETCTRL1_CHGDETEN_SHIFT (0)
  286. #define CDETCTRL1_CHGTYPMAN_SHIFT (1)
  287. #define CDETCTRL1_DCDEN_SHIFT (2)
  288. #define CDETCTRL1_DCD2SCT_SHIFT (3)
  289. #define CDETCTRL1_CDDELAY_SHIFT (4)
  290. #define CDETCTRL1_DCDCPL_SHIFT (5)
  291. #define CDETCTRL1_CDPDET_SHIFT (7)
  292. #define CDETCTRL1_CHGDETEN_MASK (0x1 << CDETCTRL1_CHGDETEN_SHIFT)
  293. #define CDETCTRL1_CHGTYPMAN_MASK (0x1 << CDETCTRL1_CHGTYPMAN_SHIFT)
  294. #define CDETCTRL1_DCDEN_MASK (0x1 << CDETCTRL1_DCDEN_SHIFT)
  295. #define CDETCTRL1_DCD2SCT_MASK (0x1 << CDETCTRL1_DCD2SCT_SHIFT)
  296. #define CDETCTRL1_CDDELAY_MASK (0x1 << CDETCTRL1_CDDELAY_SHIFT)
  297. #define CDETCTRL1_DCDCPL_MASK (0x1 << CDETCTRL1_DCDCPL_SHIFT)
  298. #define CDETCTRL1_CDPDET_MASK (0x1 << CDETCTRL1_CDPDET_SHIFT)
  299. #define CDETCTRL2_VIDRMEN_SHIFT (1)
  300. #define CDETCTRL2_DXOVPEN_SHIFT (3)
  301. #define CDETCTRL2_VIDRMEN_MASK (0x1 << CDETCTRL2_VIDRMEN_SHIFT)
  302. #define CDETCTRL2_DXOVPEN_MASK (0x1 << CDETCTRL2_DXOVPEN_SHIFT)
  303. /* MAX77693 MUIC - CONTROL1~3 register */
  304. #define COMN1SW_SHIFT (0)
  305. #define COMP2SW_SHIFT (3)
  306. #define COMN1SW_MASK (0x7 << COMN1SW_SHIFT)
  307. #define COMP2SW_MASK (0x7 << COMP2SW_SHIFT)
  308. #define COMP_SW_MASK (COMP2SW_MASK | COMN1SW_MASK)
  309. #define MAX77693_CONTROL1_SW_USB ((1 << COMP2SW_SHIFT) \
  310. | (1 << COMN1SW_SHIFT))
  311. #define MAX77693_CONTROL1_SW_AUDIO ((2 << COMP2SW_SHIFT) \
  312. | (2 << COMN1SW_SHIFT))
  313. #define MAX77693_CONTROL1_SW_UART ((3 << COMP2SW_SHIFT) \
  314. | (3 << COMN1SW_SHIFT))
  315. #define MAX77693_CONTROL1_SW_OPEN ((0 << COMP2SW_SHIFT) \
  316. | (0 << COMN1SW_SHIFT))
  317. #define MAX77693_CONTROL2_LOWPWR_SHIFT 0
  318. #define MAX77693_CONTROL2_ADCEN_SHIFT 1
  319. #define MAX77693_CONTROL2_CPEN_SHIFT 2
  320. #define MAX77693_CONTROL2_SFOUTASRT_SHIFT 3
  321. #define MAX77693_CONTROL2_SFOUTORD_SHIFT 4
  322. #define MAX77693_CONTROL2_ACCDET_SHIFT 5
  323. #define MAX77693_CONTROL2_USBCPINT_SHIFT 6
  324. #define MAX77693_CONTROL2_RCPS_SHIFT 7
  325. #define MAX77693_CONTROL2_LOWPWR_MASK BIT(MAX77693_CONTROL2_LOWPWR_SHIFT)
  326. #define MAX77693_CONTROL2_ADCEN_MASK BIT(MAX77693_CONTROL2_ADCEN_SHIFT)
  327. #define MAX77693_CONTROL2_CPEN_MASK BIT(MAX77693_CONTROL2_CPEN_SHIFT)
  328. #define MAX77693_CONTROL2_SFOUTASRT_MASK BIT(MAX77693_CONTROL2_SFOUTASRT_SHIFT)
  329. #define MAX77693_CONTROL2_SFOUTORD_MASK BIT(MAX77693_CONTROL2_SFOUTORD_SHIFT)
  330. #define MAX77693_CONTROL2_ACCDET_MASK BIT(MAX77693_CONTROL2_ACCDET_SHIFT)
  331. #define MAX77693_CONTROL2_USBCPINT_MASK BIT(MAX77693_CONTROL2_USBCPINT_SHIFT)
  332. #define MAX77693_CONTROL2_RCPS_MASK BIT(MAX77693_CONTROL2_RCPS_SHIFT)
  333. #define MAX77693_CONTROL3_JIGSET_SHIFT 0
  334. #define MAX77693_CONTROL3_BTLDSET_SHIFT 2
  335. #define MAX77693_CONTROL3_ADCDBSET_SHIFT 4
  336. #define MAX77693_CONTROL3_JIGSET_MASK (0x3 << MAX77693_CONTROL3_JIGSET_SHIFT)
  337. #define MAX77693_CONTROL3_BTLDSET_MASK (0x3 << MAX77693_CONTROL3_BTLDSET_SHIFT)
  338. #define MAX77693_CONTROL3_ADCDBSET_MASK (0x3 << MAX77693_CONTROL3_ADCDBSET_SHIFT)
  339. /* Slave addr = 0x90: Haptic */
  340. enum max77693_haptic_reg {
  341. MAX77693_HAPTIC_REG_STATUS = 0x00,
  342. MAX77693_HAPTIC_REG_CONFIG1 = 0x01,
  343. MAX77693_HAPTIC_REG_CONFIG2 = 0x02,
  344. MAX77693_HAPTIC_REG_CONFIG_CHNL = 0x03,
  345. MAX77693_HAPTIC_REG_CONFG_CYC1 = 0x04,
  346. MAX77693_HAPTIC_REG_CONFG_CYC2 = 0x05,
  347. MAX77693_HAPTIC_REG_CONFIG_PER1 = 0x06,
  348. MAX77693_HAPTIC_REG_CONFIG_PER2 = 0x07,
  349. MAX77693_HAPTIC_REG_CONFIG_PER3 = 0x08,
  350. MAX77693_HAPTIC_REG_CONFIG_PER4 = 0x09,
  351. MAX77693_HAPTIC_REG_CONFIG_DUTY1 = 0x0A,
  352. MAX77693_HAPTIC_REG_CONFIG_DUTY2 = 0x0B,
  353. MAX77693_HAPTIC_REG_CONFIG_PWM1 = 0x0C,
  354. MAX77693_HAPTIC_REG_CONFIG_PWM2 = 0x0D,
  355. MAX77693_HAPTIC_REG_CONFIG_PWM3 = 0x0E,
  356. MAX77693_HAPTIC_REG_CONFIG_PWM4 = 0x0F,
  357. MAX77693_HAPTIC_REG_REV = 0x10,
  358. MAX77693_HAPTIC_REG_END,
  359. };
  360. /* max77693-pmic LSCNFG configuraton register */
  361. #define MAX77693_PMIC_LOW_SYS_MASK 0x80
  362. #define MAX77693_PMIC_LOW_SYS_SHIFT 7
  363. /* max77693-haptic configuration register */
  364. #define MAX77693_CONFIG2_MODE 7
  365. #define MAX77693_CONFIG2_MEN 6
  366. #define MAX77693_CONFIG2_HTYP 5
  367. enum max77693_irq_source {
  368. LED_INT = 0,
  369. TOPSYS_INT,
  370. CHG_INT,
  371. MUIC_INT1,
  372. MUIC_INT2,
  373. MUIC_INT3,
  374. MAX77693_IRQ_GROUP_NR,
  375. };
  376. #define SRC_IRQ_CHARGER BIT(0)
  377. #define SRC_IRQ_TOP BIT(1)
  378. #define SRC_IRQ_FLASH BIT(2)
  379. #define SRC_IRQ_MUIC BIT(3)
  380. #define SRC_IRQ_ALL (SRC_IRQ_CHARGER | SRC_IRQ_TOP \
  381. | SRC_IRQ_FLASH | SRC_IRQ_MUIC)
  382. #define LED_IRQ_FLED2_OPEN BIT(0)
  383. #define LED_IRQ_FLED2_SHORT BIT(1)
  384. #define LED_IRQ_FLED1_OPEN BIT(2)
  385. #define LED_IRQ_FLED1_SHORT BIT(3)
  386. #define LED_IRQ_MAX_FLASH BIT(4)
  387. #define TOPSYS_IRQ_T120C_INT BIT(0)
  388. #define TOPSYS_IRQ_T140C_INT BIT(1)
  389. #define TOPSYS_IRQ_LOWSYS_INT BIT(3)
  390. #define CHG_IRQ_BYP_I BIT(0)
  391. #define CHG_IRQ_THM_I BIT(2)
  392. #define CHG_IRQ_BAT_I BIT(3)
  393. #define CHG_IRQ_CHG_I BIT(4)
  394. #define CHG_IRQ_CHGIN_I BIT(6)
  395. #define MUIC_IRQ_INT1_ADC BIT(0)
  396. #define MUIC_IRQ_INT1_ADC_LOW BIT(1)
  397. #define MUIC_IRQ_INT1_ADC_ERR BIT(2)
  398. #define MUIC_IRQ_INT1_ADC1K BIT(3)
  399. #define MUIC_IRQ_INT2_CHGTYP BIT(0)
  400. #define MUIC_IRQ_INT2_CHGDETREUN BIT(1)
  401. #define MUIC_IRQ_INT2_DCDTMR BIT(2)
  402. #define MUIC_IRQ_INT2_DXOVP BIT(3)
  403. #define MUIC_IRQ_INT2_VBVOLT BIT(4)
  404. #define MUIC_IRQ_INT2_VIDRM BIT(5)
  405. #define MUIC_IRQ_INT3_EOC BIT(0)
  406. #define MUIC_IRQ_INT3_CGMBC BIT(1)
  407. #define MUIC_IRQ_INT3_OVP BIT(2)
  408. #define MUIC_IRQ_INT3_MBCCHG_ERR BIT(3)
  409. #define MUIC_IRQ_INT3_CHG_ENABLED BIT(4)
  410. #define MUIC_IRQ_INT3_BAT_DET BIT(5)
  411. enum max77693_irq {
  412. /* PMIC - FLASH */
  413. MAX77693_LED_IRQ_FLED2_OPEN,
  414. MAX77693_LED_IRQ_FLED2_SHORT,
  415. MAX77693_LED_IRQ_FLED1_OPEN,
  416. MAX77693_LED_IRQ_FLED1_SHORT,
  417. MAX77693_LED_IRQ_MAX_FLASH,
  418. /* PMIC - TOPSYS */
  419. MAX77693_TOPSYS_IRQ_T120C_INT,
  420. MAX77693_TOPSYS_IRQ_T140C_INT,
  421. MAX77693_TOPSYS_IRQ_LOWSYS_INT,
  422. /* PMIC - Charger */
  423. MAX77693_CHG_IRQ_BYP_I,
  424. MAX77693_CHG_IRQ_THM_I,
  425. MAX77693_CHG_IRQ_BAT_I,
  426. MAX77693_CHG_IRQ_CHG_I,
  427. MAX77693_CHG_IRQ_CHGIN_I,
  428. MAX77693_IRQ_NR,
  429. };
  430. enum max77693_irq_muic {
  431. /* MUIC INT1 */
  432. MAX77693_MUIC_IRQ_INT1_ADC,
  433. MAX77693_MUIC_IRQ_INT1_ADC_LOW,
  434. MAX77693_MUIC_IRQ_INT1_ADC_ERR,
  435. MAX77693_MUIC_IRQ_INT1_ADC1K,
  436. /* MUIC INT2 */
  437. MAX77693_MUIC_IRQ_INT2_CHGTYP,
  438. MAX77693_MUIC_IRQ_INT2_CHGDETREUN,
  439. MAX77693_MUIC_IRQ_INT2_DCDTMR,
  440. MAX77693_MUIC_IRQ_INT2_DXOVP,
  441. MAX77693_MUIC_IRQ_INT2_VBVOLT,
  442. MAX77693_MUIC_IRQ_INT2_VIDRM,
  443. /* MUIC INT3 */
  444. MAX77693_MUIC_IRQ_INT3_EOC,
  445. MAX77693_MUIC_IRQ_INT3_CGMBC,
  446. MAX77693_MUIC_IRQ_INT3_OVP,
  447. MAX77693_MUIC_IRQ_INT3_MBCCHG_ERR,
  448. MAX77693_MUIC_IRQ_INT3_CHG_ENABLED,
  449. MAX77693_MUIC_IRQ_INT3_BAT_DET,
  450. MAX77693_MUIC_IRQ_NR,
  451. };
  452. #endif /* __LINUX_MFD_MAX77693_PRIV_H */