idt82p33_reg.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Register Map - Based on AN888_SMUforIEEE_SynchEther_82P33xxx_RevH.pdf
  4. *
  5. * Copyright (C) 2021 Integrated Device Technology, Inc., a Renesas Company.
  6. */
  7. #ifndef HAVE_IDT82P33_REG
  8. #define HAVE_IDT82P33_REG
  9. #define REG_ADDR(page, offset) (((page) << 0x7) | ((offset) & 0x7f))
  10. /* Register address */
  11. #define DPLL1_TOD_CNFG 0x134
  12. #define DPLL2_TOD_CNFG 0x1B4
  13. #define DPLL1_TOD_STS 0x10B
  14. #define DPLL2_TOD_STS 0x18B
  15. #define DPLL1_TOD_TRIGGER 0x115
  16. #define DPLL2_TOD_TRIGGER 0x195
  17. #define DPLL1_OPERATING_MODE_CNFG 0x120
  18. #define DPLL2_OPERATING_MODE_CNFG 0x1A0
  19. #define DPLL1_HOLDOVER_FREQ_CNFG 0x12C
  20. #define DPLL2_HOLDOVER_FREQ_CNFG 0x1AC
  21. #define DPLL1_PHASE_OFFSET_CNFG 0x143
  22. #define DPLL2_PHASE_OFFSET_CNFG 0x1C3
  23. #define DPLL1_SYNC_EDGE_CNFG 0x140
  24. #define DPLL2_SYNC_EDGE_CNFG 0x1C0
  25. #define DPLL1_INPUT_MODE_CNFG 0x116
  26. #define DPLL2_INPUT_MODE_CNFG 0x196
  27. #define DPLL1_OPERATING_STS 0x102
  28. #define DPLL2_OPERATING_STS 0x182
  29. #define DPLL1_CURRENT_FREQ_STS 0x103
  30. #define DPLL2_CURRENT_FREQ_STS 0x183
  31. #define REG_SOFT_RESET 0X381
  32. #define OUT_MUX_CNFG(outn) REG_ADDR(0x6, (0xC * (outn)))
  33. #define TOD_TRIGGER(wr_trig, rd_trig) ((wr_trig & 0xf) << 4 | (rd_trig & 0xf))
  34. /* Register bit definitions */
  35. #define SYNC_TOD BIT(1)
  36. #define PH_OFFSET_EN BIT(7)
  37. #define SQUELCH_ENABLE BIT(5)
  38. /* Bit definitions for the DPLL_MODE register */
  39. #define PLL_MODE_SHIFT (0)
  40. #define PLL_MODE_MASK (0x1F)
  41. #define COMBO_MODE_EN BIT(5)
  42. #define COMBO_MODE_SHIFT (6)
  43. #define COMBO_MODE_MASK (0x3)
  44. /* Bit definitions for DPLL_OPERATING_STS register */
  45. #define OPERATING_STS_MASK (0x7)
  46. #define OPERATING_STS_SHIFT (0x0)
  47. /* Bit definitions for DPLL_TOD_TRIGGER register */
  48. #define READ_TRIGGER_MASK (0xF)
  49. #define READ_TRIGGER_SHIFT (0x0)
  50. #define WRITE_TRIGGER_MASK (0xF0)
  51. #define WRITE_TRIGGER_SHIFT (0x4)
  52. /* Bit definitions for REG_SOFT_RESET register */
  53. #define SOFT_RESET_EN BIT(7)
  54. enum pll_mode {
  55. PLL_MODE_MIN = 0,
  56. PLL_MODE_AUTOMATIC = PLL_MODE_MIN,
  57. PLL_MODE_FORCE_FREERUN = 1,
  58. PLL_MODE_FORCE_HOLDOVER = 2,
  59. PLL_MODE_FORCE_LOCKED = 4,
  60. PLL_MODE_FORCE_PRE_LOCKED2 = 5,
  61. PLL_MODE_FORCE_PRE_LOCKED = 6,
  62. PLL_MODE_FORCE_LOST_PHASE = 7,
  63. PLL_MODE_DCO = 10,
  64. PLL_MODE_WPH = 18,
  65. PLL_MODE_MAX = PLL_MODE_WPH,
  66. };
  67. enum hw_tod_trig_sel {
  68. HW_TOD_TRIG_SEL_MIN = 0,
  69. HW_TOD_TRIG_SEL_NO_WRITE = HW_TOD_TRIG_SEL_MIN,
  70. HW_TOD_TRIG_SEL_NO_READ = HW_TOD_TRIG_SEL_MIN,
  71. HW_TOD_TRIG_SEL_SYNC_SEL = 1,
  72. HW_TOD_TRIG_SEL_IN12 = 2,
  73. HW_TOD_TRIG_SEL_IN13 = 3,
  74. HW_TOD_TRIG_SEL_IN14 = 4,
  75. HW_TOD_TRIG_SEL_TOD_PPS = 5,
  76. HW_TOD_TRIG_SEL_TIMER_INTERVAL = 6,
  77. HW_TOD_TRIG_SEL_MSB_PHASE_OFFSET_CNFG = 7,
  78. HW_TOD_TRIG_SEL_MSB_HOLDOVER_FREQ_CNFG = 8,
  79. HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG = 9,
  80. HW_TOD_RD_TRIG_SEL_LSB_TOD_STS = HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG,
  81. WR_TRIG_SEL_MAX = HW_TOD_WR_TRIG_SEL_MSB_TOD_CNFG,
  82. };
  83. /** @brief Enumerated type listing DPLL operational modes */
  84. enum dpll_state {
  85. DPLL_STATE_FREERUN = 1,
  86. DPLL_STATE_HOLDOVER = 2,
  87. DPLL_STATE_LOCKED = 4,
  88. DPLL_STATE_PRELOCKED2 = 5,
  89. DPLL_STATE_PRELOCKED = 6,
  90. DPLL_STATE_LOSTPHASE = 7,
  91. DPLL_STATE_MAX
  92. };
  93. #endif