arm-gic-v3.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
  4. * Author: Marc Zyngier <[email protected]>
  5. */
  6. #ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
  7. #define __LINUX_IRQCHIP_ARM_GIC_V3_H
  8. /*
  9. * Distributor registers. We assume we're running non-secure, with ARE
  10. * being set. Secure-only and non-ARE registers are not described.
  11. */
  12. #define GICD_CTLR 0x0000
  13. #define GICD_TYPER 0x0004
  14. #define GICD_IIDR 0x0008
  15. #define GICD_TYPER2 0x000C
  16. #define GICD_STATUSR 0x0010
  17. #define GICD_SETSPI_NSR 0x0040
  18. #define GICD_CLRSPI_NSR 0x0048
  19. #define GICD_SETSPI_SR 0x0050
  20. #define GICD_CLRSPI_SR 0x0058
  21. #define GICD_IGROUPR 0x0080
  22. #define GICD_ISENABLER 0x0100
  23. #define GICD_ICENABLER 0x0180
  24. #define GICD_ISPENDR 0x0200
  25. #define GICD_ICPENDR 0x0280
  26. #define GICD_ISACTIVER 0x0300
  27. #define GICD_ICACTIVER 0x0380
  28. #define GICD_IPRIORITYR 0x0400
  29. #define GICD_ICFGR 0x0C00
  30. #define GICD_IGRPMODR 0x0D00
  31. #define GICD_NSACR 0x0E00
  32. #define GICD_IGROUPRnE 0x1000
  33. #define GICD_ISENABLERnE 0x1200
  34. #define GICD_ICENABLERnE 0x1400
  35. #define GICD_ISPENDRnE 0x1600
  36. #define GICD_ICPENDRnE 0x1800
  37. #define GICD_ISACTIVERnE 0x1A00
  38. #define GICD_ICACTIVERnE 0x1C00
  39. #define GICD_IPRIORITYRnE 0x2000
  40. #define GICD_ICFGRnE 0x3000
  41. #define GICD_IROUTER 0x6000
  42. #define GICD_IROUTERnE 0x8000
  43. #define GICD_IDREGS 0xFFD0
  44. #define GICD_PIDR2 0xFFE8
  45. #define ESPI_BASE_INTID 4096
  46. /*
  47. * Those registers are actually from GICv2, but the spec demands that they
  48. * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
  49. */
  50. #define GICD_ITARGETSR 0x0800
  51. #define GICD_SGIR 0x0F00
  52. #define GICD_CPENDSGIR 0x0F10
  53. #define GICD_SPENDSGIR 0x0F20
  54. #define GICD_CTLR_RWP (1U << 31)
  55. #define GICD_CTLR_nASSGIreq (1U << 8)
  56. #define GICD_CTLR_DS (1U << 6)
  57. #define GICD_CTLR_ARE_NS (1U << 4)
  58. #define GICD_CTLR_ENABLE_G1A (1U << 1)
  59. #define GICD_CTLR_ENABLE_G1 (1U << 0)
  60. #define GICD_IIDR_IMPLEMENTER_SHIFT 0
  61. #define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT)
  62. #define GICD_IIDR_REVISION_SHIFT 12
  63. #define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT)
  64. #define GICD_IIDR_VARIANT_SHIFT 16
  65. #define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT)
  66. #define GICD_IIDR_PRODUCT_ID_SHIFT 24
  67. #define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT)
  68. /*
  69. * In systems with a single security state (what we emulate in KVM)
  70. * the meaning of the interrupt group enable bits is slightly different
  71. */
  72. #define GICD_CTLR_ENABLE_SS_G1 (1U << 1)
  73. #define GICD_CTLR_ENABLE_SS_G0 (1U << 0)
  74. #define GICD_TYPER_RSS (1U << 26)
  75. #define GICD_TYPER_LPIS (1U << 17)
  76. #define GICD_TYPER_MBIS (1U << 16)
  77. #define GICD_TYPER_ESPI (1U << 8)
  78. #define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)
  79. #define GICD_TYPER_NUM_LPIS(typer) ((((typer) >> 11) & 0x1f) + 1)
  80. #define GICD_TYPER_SPIS(typer) ((((typer) & 0x1f) + 1) * 32)
  81. #define GICD_TYPER_ESPIS(typer) \
  82. (((typer) & GICD_TYPER_ESPI) ? GICD_TYPER_SPIS((typer) >> 27) : 0)
  83. #define GICD_TYPER2_nASSGIcap (1U << 8)
  84. #define GICD_TYPER2_VIL (1U << 7)
  85. #define GICD_TYPER2_VID GENMASK(4, 0)
  86. #define GICD_IROUTER_SPI_MODE_ONE (0U << 31)
  87. #define GICD_IROUTER_SPI_MODE_ANY (1U << 31)
  88. #define GIC_PIDR2_ARCH_MASK 0xf0
  89. #define GIC_PIDR2_ARCH_GICv3 0x30
  90. #define GIC_PIDR2_ARCH_GICv4 0x40
  91. #define GIC_V3_DIST_SIZE 0x10000
  92. #define GIC_PAGE_SIZE_4K 0ULL
  93. #define GIC_PAGE_SIZE_16K 1ULL
  94. #define GIC_PAGE_SIZE_64K 2ULL
  95. #define GIC_PAGE_SIZE_MASK 3ULL
  96. /*
  97. * Re-Distributor registers, offsets from RD_base
  98. */
  99. #define GICR_CTLR GICD_CTLR
  100. #define GICR_IIDR 0x0004
  101. #define GICR_TYPER 0x0008
  102. #define GICR_STATUSR GICD_STATUSR
  103. #define GICR_WAKER 0x0014
  104. #define GICR_SETLPIR 0x0040
  105. #define GICR_CLRLPIR 0x0048
  106. #define GICR_PROPBASER 0x0070
  107. #define GICR_PENDBASER 0x0078
  108. #define GICR_INVLPIR 0x00A0
  109. #define GICR_INVALLR 0x00B0
  110. #define GICR_SYNCR 0x00C0
  111. #define GICR_IDREGS GICD_IDREGS
  112. #define GICR_PIDR2 GICD_PIDR2
  113. #define GICR_CTLR_ENABLE_LPIS (1UL << 0)
  114. #define GICR_CTLR_CES (1UL << 1)
  115. #define GICR_CTLR_IR (1UL << 2)
  116. #define GICR_CTLR_RWP (1UL << 3)
  117. #define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)
  118. #define EPPI_BASE_INTID 1056
  119. #define GICR_TYPER_NR_PPIS(r) \
  120. ({ \
  121. unsigned int __ppinum = ((r) >> 27) & 0x1f; \
  122. unsigned int __nr_ppis = 16; \
  123. if (__ppinum == 1 || __ppinum == 2) \
  124. __nr_ppis += __ppinum * 32; \
  125. \
  126. __nr_ppis; \
  127. })
  128. #define GICR_WAKER_ProcessorSleep (1U << 1)
  129. #define GICR_WAKER_ChildrenAsleep (1U << 2)
  130. #define GIC_BASER_CACHE_nCnB 0ULL
  131. #define GIC_BASER_CACHE_SameAsInner 0ULL
  132. #define GIC_BASER_CACHE_nC 1ULL
  133. #define GIC_BASER_CACHE_RaWt 2ULL
  134. #define GIC_BASER_CACHE_RaWb 3ULL
  135. #define GIC_BASER_CACHE_WaWt 4ULL
  136. #define GIC_BASER_CACHE_WaWb 5ULL
  137. #define GIC_BASER_CACHE_RaWaWt 6ULL
  138. #define GIC_BASER_CACHE_RaWaWb 7ULL
  139. #define GIC_BASER_CACHE_MASK 7ULL
  140. #define GIC_BASER_NonShareable 0ULL
  141. #define GIC_BASER_InnerShareable 1ULL
  142. #define GIC_BASER_OuterShareable 2ULL
  143. #define GIC_BASER_SHAREABILITY_MASK 3ULL
  144. #define GIC_BASER_CACHEABILITY(reg, inner_outer, type) \
  145. (GIC_BASER_CACHE_##type << reg##_##inner_outer##_CACHEABILITY_SHIFT)
  146. #define GIC_BASER_SHAREABILITY(reg, type) \
  147. (GIC_BASER_##type << reg##_SHAREABILITY_SHIFT)
  148. /* encode a size field of width @w containing @n - 1 units */
  149. #define GIC_ENCODE_SZ(n, w) (((unsigned long)(n) - 1) & GENMASK_ULL(((w) - 1), 0))
  150. #define GICR_PROPBASER_SHAREABILITY_SHIFT (10)
  151. #define GICR_PROPBASER_INNER_CACHEABILITY_SHIFT (7)
  152. #define GICR_PROPBASER_OUTER_CACHEABILITY_SHIFT (56)
  153. #define GICR_PROPBASER_SHAREABILITY_MASK \
  154. GIC_BASER_SHAREABILITY(GICR_PROPBASER, SHAREABILITY_MASK)
  155. #define GICR_PROPBASER_INNER_CACHEABILITY_MASK \
  156. GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, MASK)
  157. #define GICR_PROPBASER_OUTER_CACHEABILITY_MASK \
  158. GIC_BASER_CACHEABILITY(GICR_PROPBASER, OUTER, MASK)
  159. #define GICR_PROPBASER_CACHEABILITY_MASK GICR_PROPBASER_INNER_CACHEABILITY_MASK
  160. #define GICR_PROPBASER_InnerShareable \
  161. GIC_BASER_SHAREABILITY(GICR_PROPBASER, InnerShareable)
  162. #define GICR_PROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nCnB)
  163. #define GICR_PROPBASER_nC GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, nC)
  164. #define GICR_PROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWt)
  165. #define GICR_PROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWb)
  166. #define GICR_PROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWt)
  167. #define GICR_PROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, WaWb)
  168. #define GICR_PROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWt)
  169. #define GICR_PROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PROPBASER, INNER, RaWaWb)
  170. #define GICR_PROPBASER_IDBITS_MASK (0x1f)
  171. #define GICR_PROPBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 12))
  172. #define GICR_PENDBASER_ADDRESS(x) ((x) & GENMASK_ULL(51, 16))
  173. #define GICR_PENDBASER_SHAREABILITY_SHIFT (10)
  174. #define GICR_PENDBASER_INNER_CACHEABILITY_SHIFT (7)
  175. #define GICR_PENDBASER_OUTER_CACHEABILITY_SHIFT (56)
  176. #define GICR_PENDBASER_SHAREABILITY_MASK \
  177. GIC_BASER_SHAREABILITY(GICR_PENDBASER, SHAREABILITY_MASK)
  178. #define GICR_PENDBASER_INNER_CACHEABILITY_MASK \
  179. GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, MASK)
  180. #define GICR_PENDBASER_OUTER_CACHEABILITY_MASK \
  181. GIC_BASER_CACHEABILITY(GICR_PENDBASER, OUTER, MASK)
  182. #define GICR_PENDBASER_CACHEABILITY_MASK GICR_PENDBASER_INNER_CACHEABILITY_MASK
  183. #define GICR_PENDBASER_InnerShareable \
  184. GIC_BASER_SHAREABILITY(GICR_PENDBASER, InnerShareable)
  185. #define GICR_PENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nCnB)
  186. #define GICR_PENDBASER_nC GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, nC)
  187. #define GICR_PENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWt)
  188. #define GICR_PENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWb)
  189. #define GICR_PENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWt)
  190. #define GICR_PENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, WaWb)
  191. #define GICR_PENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWt)
  192. #define GICR_PENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_PENDBASER, INNER, RaWaWb)
  193. #define GICR_PENDBASER_PTZ BIT_ULL(62)
  194. /*
  195. * Re-Distributor registers, offsets from SGI_base
  196. */
  197. #define GICR_IGROUPR0 GICD_IGROUPR
  198. #define GICR_ISENABLER0 GICD_ISENABLER
  199. #define GICR_ICENABLER0 GICD_ICENABLER
  200. #define GICR_ISPENDR0 GICD_ISPENDR
  201. #define GICR_ICPENDR0 GICD_ICPENDR
  202. #define GICR_ISACTIVER0 GICD_ISACTIVER
  203. #define GICR_ICACTIVER0 GICD_ICACTIVER
  204. #define GICR_IPRIORITYR0 GICD_IPRIORITYR
  205. #define GICR_ICFGR0 GICD_ICFGR
  206. #define GICR_IGRPMODR0 GICD_IGRPMODR
  207. #define GICR_NSACR GICD_NSACR
  208. #define GICR_TYPER_PLPIS (1U << 0)
  209. #define GICR_TYPER_VLPIS (1U << 1)
  210. #define GICR_TYPER_DIRTY (1U << 2)
  211. #define GICR_TYPER_DirectLPIS (1U << 3)
  212. #define GICR_TYPER_LAST (1U << 4)
  213. #define GICR_TYPER_RVPEID (1U << 7)
  214. #define GICR_TYPER_COMMON_LPI_AFF GENMASK_ULL(25, 24)
  215. #define GICR_TYPER_AFFINITY GENMASK_ULL(63, 32)
  216. #define GICR_INVLPIR_INTID GENMASK_ULL(31, 0)
  217. #define GICR_INVLPIR_VPEID GENMASK_ULL(47, 32)
  218. #define GICR_INVLPIR_V GENMASK_ULL(63, 63)
  219. #define GICR_INVALLR_VPEID GICR_INVLPIR_VPEID
  220. #define GICR_INVALLR_V GICR_INVLPIR_V
  221. #define GIC_V3_REDIST_SIZE 0x20000
  222. #define LPI_PROP_GROUP1 (1 << 1)
  223. #define LPI_PROP_ENABLED (1 << 0)
  224. /*
  225. * Re-Distributor registers, offsets from VLPI_base
  226. */
  227. #define GICR_VPROPBASER 0x0070
  228. #define GICR_VPROPBASER_IDBITS_MASK 0x1f
  229. #define GICR_VPROPBASER_SHAREABILITY_SHIFT (10)
  230. #define GICR_VPROPBASER_INNER_CACHEABILITY_SHIFT (7)
  231. #define GICR_VPROPBASER_OUTER_CACHEABILITY_SHIFT (56)
  232. #define GICR_VPROPBASER_SHAREABILITY_MASK \
  233. GIC_BASER_SHAREABILITY(GICR_VPROPBASER, SHAREABILITY_MASK)
  234. #define GICR_VPROPBASER_INNER_CACHEABILITY_MASK \
  235. GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, MASK)
  236. #define GICR_VPROPBASER_OUTER_CACHEABILITY_MASK \
  237. GIC_BASER_CACHEABILITY(GICR_VPROPBASER, OUTER, MASK)
  238. #define GICR_VPROPBASER_CACHEABILITY_MASK \
  239. GICR_VPROPBASER_INNER_CACHEABILITY_MASK
  240. #define GICR_VPROPBASER_InnerShareable \
  241. GIC_BASER_SHAREABILITY(GICR_VPROPBASER, InnerShareable)
  242. #define GICR_VPROPBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nCnB)
  243. #define GICR_VPROPBASER_nC GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, nC)
  244. #define GICR_VPROPBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWt)
  245. #define GICR_VPROPBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWb)
  246. #define GICR_VPROPBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWt)
  247. #define GICR_VPROPBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, WaWb)
  248. #define GICR_VPROPBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWt)
  249. #define GICR_VPROPBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPROPBASER, INNER, RaWaWb)
  250. /*
  251. * GICv4.1 VPROPBASER reinvention. A subtle mix between the old
  252. * VPROPBASER and ITS_BASER. Just not quite any of the two.
  253. */
  254. #define GICR_VPROPBASER_4_1_VALID (1ULL << 63)
  255. #define GICR_VPROPBASER_4_1_ENTRY_SIZE GENMASK_ULL(61, 59)
  256. #define GICR_VPROPBASER_4_1_INDIRECT (1ULL << 55)
  257. #define GICR_VPROPBASER_4_1_PAGE_SIZE GENMASK_ULL(54, 53)
  258. #define GICR_VPROPBASER_4_1_Z (1ULL << 52)
  259. #define GICR_VPROPBASER_4_1_ADDR GENMASK_ULL(51, 12)
  260. #define GICR_VPROPBASER_4_1_SIZE GENMASK_ULL(6, 0)
  261. #define GICR_VPENDBASER 0x0078
  262. #define GICR_VPENDBASER_SHAREABILITY_SHIFT (10)
  263. #define GICR_VPENDBASER_INNER_CACHEABILITY_SHIFT (7)
  264. #define GICR_VPENDBASER_OUTER_CACHEABILITY_SHIFT (56)
  265. #define GICR_VPENDBASER_SHAREABILITY_MASK \
  266. GIC_BASER_SHAREABILITY(GICR_VPENDBASER, SHAREABILITY_MASK)
  267. #define GICR_VPENDBASER_INNER_CACHEABILITY_MASK \
  268. GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, MASK)
  269. #define GICR_VPENDBASER_OUTER_CACHEABILITY_MASK \
  270. GIC_BASER_CACHEABILITY(GICR_VPENDBASER, OUTER, MASK)
  271. #define GICR_VPENDBASER_CACHEABILITY_MASK \
  272. GICR_VPENDBASER_INNER_CACHEABILITY_MASK
  273. #define GICR_VPENDBASER_NonShareable \
  274. GIC_BASER_SHAREABILITY(GICR_VPENDBASER, NonShareable)
  275. #define GICR_VPENDBASER_InnerShareable \
  276. GIC_BASER_SHAREABILITY(GICR_VPENDBASER, InnerShareable)
  277. #define GICR_VPENDBASER_nCnB GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nCnB)
  278. #define GICR_VPENDBASER_nC GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, nC)
  279. #define GICR_VPENDBASER_RaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWt)
  280. #define GICR_VPENDBASER_RaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWb)
  281. #define GICR_VPENDBASER_WaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWt)
  282. #define GICR_VPENDBASER_WaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, WaWb)
  283. #define GICR_VPENDBASER_RaWaWt GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWt)
  284. #define GICR_VPENDBASER_RaWaWb GIC_BASER_CACHEABILITY(GICR_VPENDBASER, INNER, RaWaWb)
  285. #define GICR_VPENDBASER_Dirty (1ULL << 60)
  286. #define GICR_VPENDBASER_PendingLast (1ULL << 61)
  287. #define GICR_VPENDBASER_IDAI (1ULL << 62)
  288. #define GICR_VPENDBASER_Valid (1ULL << 63)
  289. /*
  290. * GICv4.1 VPENDBASER, used for VPE residency. On top of these fields,
  291. * also use the above Valid, PendingLast and Dirty.
  292. */
  293. #define GICR_VPENDBASER_4_1_DB (1ULL << 62)
  294. #define GICR_VPENDBASER_4_1_VGRP0EN (1ULL << 59)
  295. #define GICR_VPENDBASER_4_1_VGRP1EN (1ULL << 58)
  296. #define GICR_VPENDBASER_4_1_VPEID GENMASK_ULL(15, 0)
  297. #define GICR_VSGIR 0x0080
  298. #define GICR_VSGIR_VPEID GENMASK(15, 0)
  299. #define GICR_VSGIPENDR 0x0088
  300. #define GICR_VSGIPENDR_BUSY (1U << 31)
  301. #define GICR_VSGIPENDR_PENDING GENMASK(15, 0)
  302. /*
  303. * ITS registers, offsets from ITS_base
  304. */
  305. #define GITS_CTLR 0x0000
  306. #define GITS_IIDR 0x0004
  307. #define GITS_TYPER 0x0008
  308. #define GITS_MPIDR 0x0018
  309. #define GITS_CBASER 0x0080
  310. #define GITS_CWRITER 0x0088
  311. #define GITS_CREADR 0x0090
  312. #define GITS_BASER 0x0100
  313. #define GITS_IDREGS_BASE 0xffd0
  314. #define GITS_PIDR0 0xffe0
  315. #define GITS_PIDR1 0xffe4
  316. #define GITS_PIDR2 GICR_PIDR2
  317. #define GITS_PIDR4 0xffd0
  318. #define GITS_CIDR0 0xfff0
  319. #define GITS_CIDR1 0xfff4
  320. #define GITS_CIDR2 0xfff8
  321. #define GITS_CIDR3 0xfffc
  322. #define GITS_TRANSLATER 0x10040
  323. #define GITS_SGIR 0x20020
  324. #define GITS_SGIR_VPEID GENMASK_ULL(47, 32)
  325. #define GITS_SGIR_VINTID GENMASK_ULL(3, 0)
  326. #define GITS_CTLR_ENABLE (1U << 0)
  327. #define GITS_CTLR_ImDe (1U << 1)
  328. #define GITS_CTLR_ITS_NUMBER_SHIFT 4
  329. #define GITS_CTLR_ITS_NUMBER (0xFU << GITS_CTLR_ITS_NUMBER_SHIFT)
  330. #define GITS_CTLR_QUIESCENT (1U << 31)
  331. #define GITS_TYPER_PLPIS (1UL << 0)
  332. #define GITS_TYPER_VLPIS (1UL << 1)
  333. #define GITS_TYPER_ITT_ENTRY_SIZE_SHIFT 4
  334. #define GITS_TYPER_ITT_ENTRY_SIZE GENMASK_ULL(7, 4)
  335. #define GITS_TYPER_IDBITS_SHIFT 8
  336. #define GITS_TYPER_DEVBITS_SHIFT 13
  337. #define GITS_TYPER_DEVBITS GENMASK_ULL(17, 13)
  338. #define GITS_TYPER_PTA (1UL << 19)
  339. #define GITS_TYPER_HCC_SHIFT 24
  340. #define GITS_TYPER_HCC(r) (((r) >> GITS_TYPER_HCC_SHIFT) & 0xff)
  341. #define GITS_TYPER_VMOVP (1ULL << 37)
  342. #define GITS_TYPER_VMAPP (1ULL << 40)
  343. #define GITS_TYPER_SVPET GENMASK_ULL(42, 41)
  344. #define GITS_IIDR_REV_SHIFT 12
  345. #define GITS_IIDR_REV_MASK (0xf << GITS_IIDR_REV_SHIFT)
  346. #define GITS_IIDR_REV(r) (((r) >> GITS_IIDR_REV_SHIFT) & 0xf)
  347. #define GITS_IIDR_PRODUCTID_SHIFT 24
  348. #define GITS_CBASER_VALID (1ULL << 63)
  349. #define GITS_CBASER_SHAREABILITY_SHIFT (10)
  350. #define GITS_CBASER_INNER_CACHEABILITY_SHIFT (59)
  351. #define GITS_CBASER_OUTER_CACHEABILITY_SHIFT (53)
  352. #define GITS_CBASER_SHAREABILITY_MASK \
  353. GIC_BASER_SHAREABILITY(GITS_CBASER, SHAREABILITY_MASK)
  354. #define GITS_CBASER_INNER_CACHEABILITY_MASK \
  355. GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, MASK)
  356. #define GITS_CBASER_OUTER_CACHEABILITY_MASK \
  357. GIC_BASER_CACHEABILITY(GITS_CBASER, OUTER, MASK)
  358. #define GITS_CBASER_CACHEABILITY_MASK GITS_CBASER_INNER_CACHEABILITY_MASK
  359. #define GITS_CBASER_InnerShareable \
  360. GIC_BASER_SHAREABILITY(GITS_CBASER, InnerShareable)
  361. #define GITS_CBASER_nCnB GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nCnB)
  362. #define GITS_CBASER_nC GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, nC)
  363. #define GITS_CBASER_RaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWt)
  364. #define GITS_CBASER_RaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWb)
  365. #define GITS_CBASER_WaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWt)
  366. #define GITS_CBASER_WaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, WaWb)
  367. #define GITS_CBASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWt)
  368. #define GITS_CBASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_CBASER, INNER, RaWaWb)
  369. #define GITS_CBASER_ADDRESS(cbaser) ((cbaser) & GENMASK_ULL(51, 12))
  370. #define GITS_BASER_NR_REGS 8
  371. #define GITS_BASER_VALID (1ULL << 63)
  372. #define GITS_BASER_INDIRECT (1ULL << 62)
  373. #define GITS_BASER_INNER_CACHEABILITY_SHIFT (59)
  374. #define GITS_BASER_OUTER_CACHEABILITY_SHIFT (53)
  375. #define GITS_BASER_INNER_CACHEABILITY_MASK \
  376. GIC_BASER_CACHEABILITY(GITS_BASER, INNER, MASK)
  377. #define GITS_BASER_CACHEABILITY_MASK GITS_BASER_INNER_CACHEABILITY_MASK
  378. #define GITS_BASER_OUTER_CACHEABILITY_MASK \
  379. GIC_BASER_CACHEABILITY(GITS_BASER, OUTER, MASK)
  380. #define GITS_BASER_SHAREABILITY_MASK \
  381. GIC_BASER_SHAREABILITY(GITS_BASER, SHAREABILITY_MASK)
  382. #define GITS_BASER_nCnB GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nCnB)
  383. #define GITS_BASER_nC GIC_BASER_CACHEABILITY(GITS_BASER, INNER, nC)
  384. #define GITS_BASER_RaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWt)
  385. #define GITS_BASER_RaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWb)
  386. #define GITS_BASER_WaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWt)
  387. #define GITS_BASER_WaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, WaWb)
  388. #define GITS_BASER_RaWaWt GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWt)
  389. #define GITS_BASER_RaWaWb GIC_BASER_CACHEABILITY(GITS_BASER, INNER, RaWaWb)
  390. #define GITS_BASER_TYPE_SHIFT (56)
  391. #define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
  392. #define GITS_BASER_ENTRY_SIZE_SHIFT (48)
  393. #define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0x1f) + 1)
  394. #define GITS_BASER_ENTRY_SIZE_MASK GENMASK_ULL(52, 48)
  395. #define GITS_BASER_PHYS_52_to_48(phys) \
  396. (((phys) & GENMASK_ULL(47, 16)) | (((phys) >> 48) & 0xf) << 12)
  397. #define GITS_BASER_ADDR_48_to_52(baser) \
  398. (((baser) & GENMASK_ULL(47, 16)) | (((baser) >> 12) & 0xf) << 48)
  399. #define GITS_BASER_SHAREABILITY_SHIFT (10)
  400. #define GITS_BASER_InnerShareable \
  401. GIC_BASER_SHAREABILITY(GITS_BASER, InnerShareable)
  402. #define GITS_BASER_PAGE_SIZE_SHIFT (8)
  403. #define __GITS_BASER_PSZ(sz) (GIC_PAGE_SIZE_ ## sz << GITS_BASER_PAGE_SIZE_SHIFT)
  404. #define GITS_BASER_PAGE_SIZE_4K __GITS_BASER_PSZ(4K)
  405. #define GITS_BASER_PAGE_SIZE_16K __GITS_BASER_PSZ(16K)
  406. #define GITS_BASER_PAGE_SIZE_64K __GITS_BASER_PSZ(64K)
  407. #define GITS_BASER_PAGE_SIZE_MASK __GITS_BASER_PSZ(MASK)
  408. #define GITS_BASER_PAGES_MAX 256
  409. #define GITS_BASER_PAGES_SHIFT (0)
  410. #define GITS_BASER_NR_PAGES(r) (((r) & 0xff) + 1)
  411. #define GITS_BASER_TYPE_NONE 0
  412. #define GITS_BASER_TYPE_DEVICE 1
  413. #define GITS_BASER_TYPE_VCPU 2
  414. #define GITS_BASER_TYPE_RESERVED3 3
  415. #define GITS_BASER_TYPE_COLLECTION 4
  416. #define GITS_BASER_TYPE_RESERVED5 5
  417. #define GITS_BASER_TYPE_RESERVED6 6
  418. #define GITS_BASER_TYPE_RESERVED7 7
  419. #define GITS_LVL1_ENTRY_SIZE (8UL)
  420. /*
  421. * ITS commands
  422. */
  423. #define GITS_CMD_MAPD 0x08
  424. #define GITS_CMD_MAPC 0x09
  425. #define GITS_CMD_MAPTI 0x0a
  426. #define GITS_CMD_MAPI 0x0b
  427. #define GITS_CMD_MOVI 0x01
  428. #define GITS_CMD_DISCARD 0x0f
  429. #define GITS_CMD_INV 0x0c
  430. #define GITS_CMD_MOVALL 0x0e
  431. #define GITS_CMD_INVALL 0x0d
  432. #define GITS_CMD_INT 0x03
  433. #define GITS_CMD_CLEAR 0x04
  434. #define GITS_CMD_SYNC 0x05
  435. /*
  436. * GICv4 ITS specific commands
  437. */
  438. #define GITS_CMD_GICv4(x) ((x) | 0x20)
  439. #define GITS_CMD_VINVALL GITS_CMD_GICv4(GITS_CMD_INVALL)
  440. #define GITS_CMD_VMAPP GITS_CMD_GICv4(GITS_CMD_MAPC)
  441. #define GITS_CMD_VMAPTI GITS_CMD_GICv4(GITS_CMD_MAPTI)
  442. #define GITS_CMD_VMOVI GITS_CMD_GICv4(GITS_CMD_MOVI)
  443. #define GITS_CMD_VSYNC GITS_CMD_GICv4(GITS_CMD_SYNC)
  444. /* VMOVP, VSGI and INVDB are the odd ones, as they dont have a physical counterpart */
  445. #define GITS_CMD_VMOVP GITS_CMD_GICv4(2)
  446. #define GITS_CMD_VSGI GITS_CMD_GICv4(3)
  447. #define GITS_CMD_INVDB GITS_CMD_GICv4(0xe)
  448. /*
  449. * ITS error numbers
  450. */
  451. #define E_ITS_MOVI_UNMAPPED_INTERRUPT 0x010107
  452. #define E_ITS_MOVI_UNMAPPED_COLLECTION 0x010109
  453. #define E_ITS_INT_UNMAPPED_INTERRUPT 0x010307
  454. #define E_ITS_CLEAR_UNMAPPED_INTERRUPT 0x010507
  455. #define E_ITS_MAPD_DEVICE_OOR 0x010801
  456. #define E_ITS_MAPD_ITTSIZE_OOR 0x010802
  457. #define E_ITS_MAPC_PROCNUM_OOR 0x010902
  458. #define E_ITS_MAPC_COLLECTION_OOR 0x010903
  459. #define E_ITS_MAPTI_UNMAPPED_DEVICE 0x010a04
  460. #define E_ITS_MAPTI_ID_OOR 0x010a05
  461. #define E_ITS_MAPTI_PHYSICALID_OOR 0x010a06
  462. #define E_ITS_INV_UNMAPPED_INTERRUPT 0x010c07
  463. #define E_ITS_INVALL_UNMAPPED_COLLECTION 0x010d09
  464. #define E_ITS_MOVALL_PROCNUM_OOR 0x010e01
  465. #define E_ITS_DISCARD_UNMAPPED_INTERRUPT 0x010f07
  466. /*
  467. * CPU interface registers
  468. */
  469. #define ICC_CTLR_EL1_EOImode_SHIFT (1)
  470. #define ICC_CTLR_EL1_EOImode_drop_dir (0U << ICC_CTLR_EL1_EOImode_SHIFT)
  471. #define ICC_CTLR_EL1_EOImode_drop (1U << ICC_CTLR_EL1_EOImode_SHIFT)
  472. #define ICC_CTLR_EL1_EOImode_MASK (1 << ICC_CTLR_EL1_EOImode_SHIFT)
  473. #define ICC_CTLR_EL1_CBPR_SHIFT 0
  474. #define ICC_CTLR_EL1_CBPR_MASK (1 << ICC_CTLR_EL1_CBPR_SHIFT)
  475. #define ICC_CTLR_EL1_PMHE_SHIFT 6
  476. #define ICC_CTLR_EL1_PMHE_MASK (1 << ICC_CTLR_EL1_PMHE_SHIFT)
  477. #define ICC_CTLR_EL1_PRI_BITS_SHIFT 8
  478. #define ICC_CTLR_EL1_PRI_BITS_MASK (0x7 << ICC_CTLR_EL1_PRI_BITS_SHIFT)
  479. #define ICC_CTLR_EL1_ID_BITS_SHIFT 11
  480. #define ICC_CTLR_EL1_ID_BITS_MASK (0x7 << ICC_CTLR_EL1_ID_BITS_SHIFT)
  481. #define ICC_CTLR_EL1_SEIS_SHIFT 14
  482. #define ICC_CTLR_EL1_SEIS_MASK (0x1 << ICC_CTLR_EL1_SEIS_SHIFT)
  483. #define ICC_CTLR_EL1_A3V_SHIFT 15
  484. #define ICC_CTLR_EL1_A3V_MASK (0x1 << ICC_CTLR_EL1_A3V_SHIFT)
  485. #define ICC_CTLR_EL1_RSS (0x1 << 18)
  486. #define ICC_CTLR_EL1_ExtRange (0x1 << 19)
  487. #define ICC_PMR_EL1_SHIFT 0
  488. #define ICC_PMR_EL1_MASK (0xff << ICC_PMR_EL1_SHIFT)
  489. #define ICC_BPR0_EL1_SHIFT 0
  490. #define ICC_BPR0_EL1_MASK (0x7 << ICC_BPR0_EL1_SHIFT)
  491. #define ICC_BPR1_EL1_SHIFT 0
  492. #define ICC_BPR1_EL1_MASK (0x7 << ICC_BPR1_EL1_SHIFT)
  493. #define ICC_IGRPEN0_EL1_SHIFT 0
  494. #define ICC_IGRPEN0_EL1_MASK (1 << ICC_IGRPEN0_EL1_SHIFT)
  495. #define ICC_IGRPEN1_EL1_SHIFT 0
  496. #define ICC_IGRPEN1_EL1_MASK (1 << ICC_IGRPEN1_EL1_SHIFT)
  497. #define ICC_SRE_EL1_DIB (1U << 2)
  498. #define ICC_SRE_EL1_DFB (1U << 1)
  499. #define ICC_SRE_EL1_SRE (1U << 0)
  500. /* These are for GICv2 emulation only */
  501. #define GICH_LR_VIRTUALID (0x3ffUL << 0)
  502. #define GICH_LR_PHYSID_CPUID_SHIFT (10)
  503. #define GICH_LR_PHYSID_CPUID (7UL << GICH_LR_PHYSID_CPUID_SHIFT)
  504. #define ICC_IAR1_EL1_SPURIOUS 0x3ff
  505. #define ICC_SRE_EL2_SRE (1 << 0)
  506. #define ICC_SRE_EL2_ENABLE (1 << 3)
  507. #define ICC_SGI1R_TARGET_LIST_SHIFT 0
  508. #define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
  509. #define ICC_SGI1R_AFFINITY_1_SHIFT 16
  510. #define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
  511. #define ICC_SGI1R_SGI_ID_SHIFT 24
  512. #define ICC_SGI1R_SGI_ID_MASK (0xfULL << ICC_SGI1R_SGI_ID_SHIFT)
  513. #define ICC_SGI1R_AFFINITY_2_SHIFT 32
  514. #define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_2_SHIFT)
  515. #define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40
  516. #define ICC_SGI1R_RS_SHIFT 44
  517. #define ICC_SGI1R_RS_MASK (0xfULL << ICC_SGI1R_RS_SHIFT)
  518. #define ICC_SGI1R_AFFINITY_3_SHIFT 48
  519. #define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_3_SHIFT)
  520. #include <asm/arch_gicv3.h>
  521. #ifndef __ASSEMBLY__
  522. /*
  523. * We need a value to serve as a irq-type for LPIs. Choose one that will
  524. * hopefully pique the interest of the reviewer.
  525. */
  526. #define GIC_IRQ_TYPE_LPI 0xa110c8ed
  527. struct rdists {
  528. struct {
  529. raw_spinlock_t rd_lock;
  530. void __iomem *rd_base;
  531. struct page *pend_page;
  532. phys_addr_t phys_base;
  533. u64 flags;
  534. cpumask_t *vpe_table_mask;
  535. void *vpe_l1_base;
  536. } __percpu *rdist;
  537. phys_addr_t prop_table_pa;
  538. void *prop_table_va;
  539. u64 flags;
  540. u32 gicd_typer;
  541. u32 gicd_typer2;
  542. int cpuhp_memreserve_state;
  543. bool has_vlpis;
  544. bool has_rvpeid;
  545. bool has_direct_lpi;
  546. bool has_vpend_valid_dirty;
  547. };
  548. struct irq_domain;
  549. struct fwnode_handle;
  550. int __init its_lpi_memreserve_init(void);
  551. int its_cpu_init(void);
  552. int its_init(struct fwnode_handle *handle, struct rdists *rdists,
  553. struct irq_domain *domain);
  554. int mbi_init(struct fwnode_handle *fwnode, struct irq_domain *parent);
  555. struct gic_chip_data_v3 {
  556. struct fwnode_handle *fwnode;
  557. void __iomem *dist_base;
  558. struct redist_region *redist_regions;
  559. struct rdists rdists;
  560. struct irq_domain *domain;
  561. u64 redist_stride;
  562. u32 nr_redist_regions;
  563. u64 flags;
  564. bool has_rss;
  565. unsigned int ppi_nr;
  566. struct partition_desc **ppi_descs;
  567. };
  568. static inline bool gic_enable_sre(void)
  569. {
  570. u32 val;
  571. val = gic_read_sre();
  572. if (val & ICC_SRE_EL1_SRE)
  573. return true;
  574. val |= ICC_SRE_EL1_SRE;
  575. gic_write_sre(val);
  576. val = gic_read_sre();
  577. return !!(val & ICC_SRE_EL1_SRE);
  578. }
  579. void gic_v3_dist_init(void);
  580. void gic_v3_cpu_init(void);
  581. void gic_v3_dist_wait_for_rwp(void);
  582. void gic_v3_resume(void);
  583. void gic_v3_resume(void);
  584. #endif
  585. #endif