hpet.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __HPET__
  3. #define __HPET__ 1
  4. #include <uapi/linux/hpet.h>
  5. /*
  6. * Offsets into HPET Registers
  7. */
  8. struct hpet {
  9. u64 hpet_cap; /* capabilities */
  10. u64 res0; /* reserved */
  11. u64 hpet_config; /* configuration */
  12. u64 res1; /* reserved */
  13. u64 hpet_isr; /* interrupt status reg */
  14. u64 res2[25]; /* reserved */
  15. union { /* main counter */
  16. u64 _hpet_mc64;
  17. u32 _hpet_mc32;
  18. unsigned long _hpet_mc;
  19. } _u0;
  20. u64 res3; /* reserved */
  21. struct hpet_timer {
  22. u64 hpet_config; /* configuration/cap */
  23. union { /* timer compare register */
  24. u64 _hpet_hc64;
  25. u32 _hpet_hc32;
  26. unsigned long _hpet_compare;
  27. } _u1;
  28. u64 hpet_fsb[2]; /* FSB route */
  29. } hpet_timers[1];
  30. };
  31. #define hpet_mc _u0._hpet_mc
  32. #define hpet_compare _u1._hpet_compare
  33. #define HPET_MAX_TIMERS (32)
  34. #define HPET_MAX_IRQ (32)
  35. /*
  36. * HPET general capabilities register
  37. */
  38. #define HPET_COUNTER_CLK_PERIOD_MASK (0xffffffff00000000ULL)
  39. #define HPET_COUNTER_CLK_PERIOD_SHIFT (32UL)
  40. #define HPET_VENDOR_ID_MASK (0x00000000ffff0000ULL)
  41. #define HPET_VENDOR_ID_SHIFT (16ULL)
  42. #define HPET_LEG_RT_CAP_MASK (0x8000)
  43. #define HPET_COUNTER_SIZE_MASK (0x2000)
  44. #define HPET_NUM_TIM_CAP_MASK (0x1f00)
  45. #define HPET_NUM_TIM_CAP_SHIFT (8ULL)
  46. /*
  47. * HPET general configuration register
  48. */
  49. #define HPET_LEG_RT_CNF_MASK (2UL)
  50. #define HPET_ENABLE_CNF_MASK (1UL)
  51. /*
  52. * Timer configuration register
  53. */
  54. #define Tn_INT_ROUTE_CAP_MASK (0xffffffff00000000ULL)
  55. #define Tn_INT_ROUTE_CAP_SHIFT (32UL)
  56. #define Tn_FSB_INT_DELCAP_MASK (0x8000UL)
  57. #define Tn_FSB_INT_DELCAP_SHIFT (15)
  58. #define Tn_FSB_EN_CNF_MASK (0x4000UL)
  59. #define Tn_FSB_EN_CNF_SHIFT (14)
  60. #define Tn_INT_ROUTE_CNF_MASK (0x3e00UL)
  61. #define Tn_INT_ROUTE_CNF_SHIFT (9)
  62. #define Tn_32MODE_CNF_MASK (0x0100UL)
  63. #define Tn_VAL_SET_CNF_MASK (0x0040UL)
  64. #define Tn_SIZE_CAP_MASK (0x0020UL)
  65. #define Tn_PER_INT_CAP_MASK (0x0010UL)
  66. #define Tn_TYPE_CNF_MASK (0x0008UL)
  67. #define Tn_INT_ENB_CNF_MASK (0x0004UL)
  68. #define Tn_INT_TYPE_CNF_MASK (0x0002UL)
  69. /*
  70. * Timer FSB Interrupt Route Register
  71. */
  72. #define Tn_FSB_INT_ADDR_MASK (0xffffffff00000000ULL)
  73. #define Tn_FSB_INT_ADDR_SHIFT (32UL)
  74. #define Tn_FSB_INT_VAL_MASK (0x00000000ffffffffULL)
  75. /*
  76. * exported interfaces
  77. */
  78. struct hpet_data {
  79. unsigned long hd_phys_address;
  80. void __iomem *hd_address;
  81. unsigned short hd_nirqs;
  82. unsigned int hd_state; /* timer allocated */
  83. unsigned int hd_irq[HPET_MAX_TIMERS];
  84. };
  85. static inline void hpet_reserve_timer(struct hpet_data *hd, int timer)
  86. {
  87. hd->hd_state |= (1 << timer);
  88. return;
  89. }
  90. int hpet_alloc(struct hpet_data *);
  91. #endif /* !__HPET__ */