serial.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * linux/include/asm-arm/hardware/serial_amba.h
  4. *
  5. * Internal header file for AMBA serial ports
  6. *
  7. * Copyright (C) ARM Limited
  8. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  9. */
  10. #ifndef ASM_ARM_HARDWARE_SERIAL_AMBA_H
  11. #define ASM_ARM_HARDWARE_SERIAL_AMBA_H
  12. #include <linux/types.h>
  13. /* -------------------------------------------------------------------------------
  14. * From AMBA UART (PL010) Block Specification
  15. * -------------------------------------------------------------------------------
  16. * UART Register Offsets.
  17. */
  18. #define UART01x_DR 0x00 /* Data read or written from the interface. */
  19. #define UART01x_RSR 0x04 /* Receive status register (Read). */
  20. #define UART01x_ECR 0x04 /* Error clear register (Write). */
  21. #define UART010_LCRH 0x08 /* Line control register, high byte. */
  22. #define ST_UART011_DMAWM 0x08 /* DMA watermark configure register. */
  23. #define UART010_LCRM 0x0C /* Line control register, middle byte. */
  24. #define ST_UART011_TIMEOUT 0x0C /* Timeout period register. */
  25. #define UART010_LCRL 0x10 /* Line control register, low byte. */
  26. #define UART010_CR 0x14 /* Control register. */
  27. #define UART01x_FR 0x18 /* Flag register (Read only). */
  28. #define UART010_IIR 0x1C /* Interrupt identification register (Read). */
  29. #define UART010_ICR 0x1C /* Interrupt clear register (Write). */
  30. #define ST_UART011_LCRH_RX 0x1C /* Rx line control register. */
  31. #define UART01x_ILPR 0x20 /* IrDA low power counter register. */
  32. #define UART011_IBRD 0x24 /* Integer baud rate divisor register. */
  33. #define UART011_FBRD 0x28 /* Fractional baud rate divisor register. */
  34. #define UART011_LCRH 0x2c /* Line control register. */
  35. #define ST_UART011_LCRH_TX 0x2c /* Tx Line control register. */
  36. #define UART011_CR 0x30 /* Control register. */
  37. #define UART011_IFLS 0x34 /* Interrupt fifo level select. */
  38. #define UART011_IMSC 0x38 /* Interrupt mask. */
  39. #define UART011_RIS 0x3c /* Raw interrupt status. */
  40. #define UART011_MIS 0x40 /* Masked interrupt status. */
  41. #define UART011_ICR 0x44 /* Interrupt clear register. */
  42. #define UART011_DMACR 0x48 /* DMA control register. */
  43. #define ST_UART011_XFCR 0x50 /* XON/XOFF control register. */
  44. #define ST_UART011_XON1 0x54 /* XON1 register. */
  45. #define ST_UART011_XON2 0x58 /* XON2 register. */
  46. #define ST_UART011_XOFF1 0x5C /* XON1 register. */
  47. #define ST_UART011_XOFF2 0x60 /* XON2 register. */
  48. #define ST_UART011_ITCR 0x80 /* Integration test control register. */
  49. #define ST_UART011_ITIP 0x84 /* Integration test input register. */
  50. #define ST_UART011_ABCR 0x100 /* Autobaud control register. */
  51. #define ST_UART011_ABIMSC 0x15C /* Autobaud interrupt mask/clear register. */
  52. /*
  53. * ZTE UART register offsets. This UART has a radically different address
  54. * allocation from the ARM and ST variants, so we list all registers here.
  55. * We assume unlisted registers do not exist.
  56. */
  57. #define ZX_UART011_DR 0x04
  58. #define ZX_UART011_FR 0x14
  59. #define ZX_UART011_IBRD 0x24
  60. #define ZX_UART011_FBRD 0x28
  61. #define ZX_UART011_LCRH 0x30
  62. #define ZX_UART011_CR 0x34
  63. #define ZX_UART011_IFLS 0x38
  64. #define ZX_UART011_IMSC 0x40
  65. #define ZX_UART011_RIS 0x44
  66. #define ZX_UART011_MIS 0x48
  67. #define ZX_UART011_ICR 0x4c
  68. #define ZX_UART011_DMACR 0x50
  69. #define UART011_DR_OE (1 << 11)
  70. #define UART011_DR_BE (1 << 10)
  71. #define UART011_DR_PE (1 << 9)
  72. #define UART011_DR_FE (1 << 8)
  73. #define UART01x_RSR_OE 0x08
  74. #define UART01x_RSR_BE 0x04
  75. #define UART01x_RSR_PE 0x02
  76. #define UART01x_RSR_FE 0x01
  77. #define UART011_FR_RI 0x100
  78. #define UART011_FR_TXFE 0x080
  79. #define UART011_FR_RXFF 0x040
  80. #define UART01x_FR_TXFF 0x020
  81. #define UART01x_FR_RXFE 0x010
  82. #define UART01x_FR_BUSY 0x008
  83. #define UART01x_FR_DCD 0x004
  84. #define UART01x_FR_DSR 0x002
  85. #define UART01x_FR_CTS 0x001
  86. #define UART01x_FR_TMSK (UART01x_FR_TXFF + UART01x_FR_BUSY)
  87. /*
  88. * Some bits of Flag Register on ZTE device have different position from
  89. * standard ones.
  90. */
  91. #define ZX_UART01x_FR_BUSY 0x100
  92. #define ZX_UART01x_FR_DSR 0x008
  93. #define ZX_UART01x_FR_CTS 0x002
  94. #define ZX_UART011_FR_RI 0x001
  95. #define UART011_CR_CTSEN 0x8000 /* CTS hardware flow control */
  96. #define UART011_CR_RTSEN 0x4000 /* RTS hardware flow control */
  97. #define UART011_CR_OUT2 0x2000 /* OUT2 */
  98. #define UART011_CR_OUT1 0x1000 /* OUT1 */
  99. #define UART011_CR_RTS 0x0800 /* RTS */
  100. #define UART011_CR_DTR 0x0400 /* DTR */
  101. #define UART011_CR_RXE 0x0200 /* receive enable */
  102. #define UART011_CR_TXE 0x0100 /* transmit enable */
  103. #define UART011_CR_LBE 0x0080 /* loopback enable */
  104. #define UART010_CR_RTIE 0x0040
  105. #define UART010_CR_TIE 0x0020
  106. #define UART010_CR_RIE 0x0010
  107. #define UART010_CR_MSIE 0x0008
  108. #define ST_UART011_CR_OVSFACT 0x0008 /* Oversampling factor */
  109. #define UART01x_CR_IIRLP 0x0004 /* SIR low power mode */
  110. #define UART01x_CR_SIREN 0x0002 /* SIR enable */
  111. #define UART01x_CR_UARTEN 0x0001 /* UART enable */
  112. #define UART011_LCRH_SPS 0x80
  113. #define UART01x_LCRH_WLEN_8 0x60
  114. #define UART01x_LCRH_WLEN_7 0x40
  115. #define UART01x_LCRH_WLEN_6 0x20
  116. #define UART01x_LCRH_WLEN_5 0x00
  117. #define UART01x_LCRH_FEN 0x10
  118. #define UART01x_LCRH_STP2 0x08
  119. #define UART01x_LCRH_EPS 0x04
  120. #define UART01x_LCRH_PEN 0x02
  121. #define UART01x_LCRH_BRK 0x01
  122. #define ST_UART011_DMAWM_RX_1 (0 << 3)
  123. #define ST_UART011_DMAWM_RX_2 (1 << 3)
  124. #define ST_UART011_DMAWM_RX_4 (2 << 3)
  125. #define ST_UART011_DMAWM_RX_8 (3 << 3)
  126. #define ST_UART011_DMAWM_RX_16 (4 << 3)
  127. #define ST_UART011_DMAWM_RX_32 (5 << 3)
  128. #define ST_UART011_DMAWM_RX_48 (6 << 3)
  129. #define ST_UART011_DMAWM_TX_1 0
  130. #define ST_UART011_DMAWM_TX_2 1
  131. #define ST_UART011_DMAWM_TX_4 2
  132. #define ST_UART011_DMAWM_TX_8 3
  133. #define ST_UART011_DMAWM_TX_16 4
  134. #define ST_UART011_DMAWM_TX_32 5
  135. #define ST_UART011_DMAWM_TX_48 6
  136. #define UART010_IIR_RTIS 0x08
  137. #define UART010_IIR_TIS 0x04
  138. #define UART010_IIR_RIS 0x02
  139. #define UART010_IIR_MIS 0x01
  140. #define UART011_IFLS_RX1_8 (0 << 3)
  141. #define UART011_IFLS_RX2_8 (1 << 3)
  142. #define UART011_IFLS_RX4_8 (2 << 3)
  143. #define UART011_IFLS_RX6_8 (3 << 3)
  144. #define UART011_IFLS_RX7_8 (4 << 3)
  145. #define UART011_IFLS_TX1_8 (0 << 0)
  146. #define UART011_IFLS_TX2_8 (1 << 0)
  147. #define UART011_IFLS_TX4_8 (2 << 0)
  148. #define UART011_IFLS_TX6_8 (3 << 0)
  149. #define UART011_IFLS_TX7_8 (4 << 0)
  150. /* special values for ST vendor with deeper fifo */
  151. #define UART011_IFLS_RX_HALF (5 << 3)
  152. #define UART011_IFLS_TX_HALF (5 << 0)
  153. #define UART011_OEIM (1 << 10) /* overrun error interrupt mask */
  154. #define UART011_BEIM (1 << 9) /* break error interrupt mask */
  155. #define UART011_PEIM (1 << 8) /* parity error interrupt mask */
  156. #define UART011_FEIM (1 << 7) /* framing error interrupt mask */
  157. #define UART011_RTIM (1 << 6) /* receive timeout interrupt mask */
  158. #define UART011_TXIM (1 << 5) /* transmit interrupt mask */
  159. #define UART011_RXIM (1 << 4) /* receive interrupt mask */
  160. #define UART011_DSRMIM (1 << 3) /* DSR interrupt mask */
  161. #define UART011_DCDMIM (1 << 2) /* DCD interrupt mask */
  162. #define UART011_CTSMIM (1 << 1) /* CTS interrupt mask */
  163. #define UART011_RIMIM (1 << 0) /* RI interrupt mask */
  164. #define UART011_OEIS (1 << 10) /* overrun error interrupt status */
  165. #define UART011_BEIS (1 << 9) /* break error interrupt status */
  166. #define UART011_PEIS (1 << 8) /* parity error interrupt status */
  167. #define UART011_FEIS (1 << 7) /* framing error interrupt status */
  168. #define UART011_RTIS (1 << 6) /* receive timeout interrupt status */
  169. #define UART011_TXIS (1 << 5) /* transmit interrupt status */
  170. #define UART011_RXIS (1 << 4) /* receive interrupt status */
  171. #define UART011_DSRMIS (1 << 3) /* DSR interrupt status */
  172. #define UART011_DCDMIS (1 << 2) /* DCD interrupt status */
  173. #define UART011_CTSMIS (1 << 1) /* CTS interrupt status */
  174. #define UART011_RIMIS (1 << 0) /* RI interrupt status */
  175. #define UART011_OEIC (1 << 10) /* overrun error interrupt clear */
  176. #define UART011_BEIC (1 << 9) /* break error interrupt clear */
  177. #define UART011_PEIC (1 << 8) /* parity error interrupt clear */
  178. #define UART011_FEIC (1 << 7) /* framing error interrupt clear */
  179. #define UART011_RTIC (1 << 6) /* receive timeout interrupt clear */
  180. #define UART011_TXIC (1 << 5) /* transmit interrupt clear */
  181. #define UART011_RXIC (1 << 4) /* receive interrupt clear */
  182. #define UART011_DSRMIC (1 << 3) /* DSR interrupt clear */
  183. #define UART011_DCDMIC (1 << 2) /* DCD interrupt clear */
  184. #define UART011_CTSMIC (1 << 1) /* CTS interrupt clear */
  185. #define UART011_RIMIC (1 << 0) /* RI interrupt clear */
  186. #define UART011_DMAONERR (1 << 2) /* disable dma on error */
  187. #define UART011_TXDMAE (1 << 1) /* enable transmit dma */
  188. #define UART011_RXDMAE (1 << 0) /* enable receive dma */
  189. #define UART01x_RSR_ANY (UART01x_RSR_OE|UART01x_RSR_BE|UART01x_RSR_PE|UART01x_RSR_FE)
  190. #define UART01x_FR_MODEM_ANY (UART01x_FR_DCD|UART01x_FR_DSR|UART01x_FR_CTS)
  191. #ifndef __ASSEMBLY__
  192. struct amba_device; /* in uncompress this is included but amba/bus.h is not */
  193. struct amba_pl010_data {
  194. void (*set_mctrl)(struct amba_device *dev, void __iomem *base, unsigned int mctrl);
  195. };
  196. struct dma_chan;
  197. struct amba_pl011_data {
  198. bool (*dma_filter)(struct dma_chan *chan, void *filter_param);
  199. void *dma_rx_param;
  200. void *dma_tx_param;
  201. bool dma_rx_poll_enable;
  202. unsigned int dma_rx_poll_rate;
  203. unsigned int dma_rx_poll_timeout;
  204. void (*init) (void);
  205. void (*exit) (void);
  206. };
  207. #endif
  208. #endif