mt7622-reset.h 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2017 MediaTek Inc.
  4. * Author: Sean Wang <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_RESET_CONTROLLER_MT7622
  7. #define _DT_BINDINGS_RESET_CONTROLLER_MT7622
  8. /* INFRACFG resets */
  9. #define MT7622_INFRA_EMI_REG_RST 0
  10. #define MT7622_INFRA_DRAMC0_A0_RST 1
  11. #define MT7622_INFRA_APCIRQ_EINT_RST 3
  12. #define MT7622_INFRA_APXGPT_RST 4
  13. #define MT7622_INFRA_SCPSYS_RST 5
  14. #define MT7622_INFRA_PMIC_WRAP_RST 7
  15. #define MT7622_INFRA_IRRX_RST 9
  16. #define MT7622_INFRA_EMI_RST 16
  17. #define MT7622_INFRA_WED0_RST 17
  18. #define MT7622_INFRA_DRAMC_RST 18
  19. #define MT7622_INFRA_CCI_INTF_RST 19
  20. #define MT7622_INFRA_TRNG_RST 21
  21. #define MT7622_INFRA_SYSIRQ_RST 22
  22. #define MT7622_INFRA_WED1_RST 25
  23. /* PERICFG Subsystem resets */
  24. #define MT7622_PERI_UART0_SW_RST 0
  25. #define MT7622_PERI_UART1_SW_RST 1
  26. #define MT7622_PERI_UART2_SW_RST 2
  27. #define MT7622_PERI_UART3_SW_RST 3
  28. #define MT7622_PERI_UART4_SW_RST 4
  29. #define MT7622_PERI_BTIF_SW_RST 6
  30. #define MT7622_PERI_PWM_SW_RST 8
  31. #define MT7622_PERI_AUXADC_SW_RST 10
  32. #define MT7622_PERI_DMA_SW_RST 11
  33. #define MT7622_PERI_IRTX_SW_RST 13
  34. #define MT7622_PERI_NFI_SW_RST 14
  35. #define MT7622_PERI_THERM_SW_RST 16
  36. #define MT7622_PERI_MSDC0_SW_RST 19
  37. #define MT7622_PERI_MSDC1_SW_RST 20
  38. #define MT7622_PERI_I2C0_SW_RST 22
  39. #define MT7622_PERI_I2C1_SW_RST 23
  40. #define MT7622_PERI_I2C2_SW_RST 24
  41. #define MT7622_PERI_SPI0_SW_RST 33
  42. #define MT7622_PERI_SPI1_SW_RST 34
  43. #define MT7622_PERI_FLASHIF_SW_RST 36
  44. /* TOPRGU resets */
  45. #define MT7622_TOPRGU_INFRA_RST 0
  46. #define MT7622_TOPRGU_ETHDMA_RST 1
  47. #define MT7622_TOPRGU_DDRPHY_RST 6
  48. #define MT7622_TOPRGU_INFRA_AO_RST 8
  49. #define MT7622_TOPRGU_CONN_RST 9
  50. #define MT7622_TOPRGU_APMIXED_RST 10
  51. #define MT7622_TOPRGU_CONN_MCU_RST 12
  52. /* PCIe/SATA Subsystem resets */
  53. #define MT7622_SATA_PHY_REG_RST 12
  54. #define MT7622_SATA_PHY_SW_RST 13
  55. #define MT7622_SATA_AXI_BUS_RST 15
  56. #define MT7622_PCIE1_CORE_RST 19
  57. #define MT7622_PCIE1_MMIO_RST 20
  58. #define MT7622_PCIE1_HRST 21
  59. #define MT7622_PCIE1_USER_RST 22
  60. #define MT7622_PCIE1_PIPE_RST 23
  61. #define MT7622_PCIE0_CORE_RST 27
  62. #define MT7622_PCIE0_MMIO_RST 28
  63. #define MT7622_PCIE0_HRST 29
  64. #define MT7622_PCIE0_USER_RST 30
  65. #define MT7622_PCIE0_PIPE_RST 31
  66. /* SSUSB Subsystem resets */
  67. #define MT7622_SSUSB_PHY_PWR_RST 3
  68. #define MT7622_SSUSB_MAC_PWR_RST 4
  69. /* ETHSYS Subsystem resets */
  70. #define MT7622_ETHSYS_SYS_RST 0
  71. #define MT7622_ETHSYS_MCM_RST 2
  72. #define MT7622_ETHSYS_HSDMA_RST 5
  73. #define MT7622_ETHSYS_FE_RST 6
  74. #define MT7622_ETHSYS_GMAC_RST 23
  75. #define MT7622_ETHSYS_EPHY_RST 24
  76. #define MT7622_ETHSYS_CRYPTO_RST 29
  77. #define MT7622_ETHSYS_PPE_RST 31
  78. #endif /* _DT_BINDINGS_RESET_CONTROLLER_MT7622 */