qcom,spmi-vadc.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2012-2014,2018-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef _DT_BINDINGS_QCOM_SPMI_VADC_H
  7. #define _DT_BINDINGS_QCOM_SPMI_VADC_H
  8. /* Voltage ADC channels */
  9. #define VADC_USBIN 0x00
  10. #define VADC_DCIN 0x01
  11. #define VADC_VCHG_SNS 0x02
  12. #define VADC_SPARE1_03 0x03
  13. #define VADC_USB_ID_MV 0x04
  14. #define VADC_VCOIN 0x05
  15. #define VADC_VBAT_SNS 0x06
  16. #define VADC_VSYS 0x07
  17. #define VADC_DIE_TEMP 0x08
  18. #define VADC_REF_625MV 0x09
  19. #define VADC_REF_1250MV 0x0a
  20. #define VADC_CHG_TEMP 0x0b
  21. #define VADC_SPARE1 0x0c
  22. #define VADC_SPARE2 0x0d
  23. #define VADC_GND_REF 0x0e
  24. #define VADC_VDD_VADC 0x0f
  25. #define VADC_P_MUX1_1_1 0x10
  26. #define VADC_P_MUX2_1_1 0x11
  27. #define VADC_P_MUX3_1_1 0x12
  28. #define VADC_P_MUX4_1_1 0x13
  29. #define VADC_P_MUX5_1_1 0x14
  30. #define VADC_P_MUX6_1_1 0x15
  31. #define VADC_P_MUX7_1_1 0x16
  32. #define VADC_P_MUX8_1_1 0x17
  33. #define VADC_P_MUX9_1_1 0x18
  34. #define VADC_P_MUX10_1_1 0x19
  35. #define VADC_P_MUX11_1_1 0x1a
  36. #define VADC_P_MUX12_1_1 0x1b
  37. #define VADC_P_MUX13_1_1 0x1c
  38. #define VADC_P_MUX14_1_1 0x1d
  39. #define VADC_P_MUX15_1_1 0x1e
  40. #define VADC_P_MUX16_1_1 0x1f
  41. #define VADC_P_MUX1_1_3 0x20
  42. #define VADC_P_MUX2_1_3 0x21
  43. #define VADC_P_MUX3_1_3 0x22
  44. #define VADC_P_MUX4_1_3 0x23
  45. #define VADC_P_MUX5_1_3 0x24
  46. #define VADC_P_MUX6_1_3 0x25
  47. #define VADC_P_MUX7_1_3 0x26
  48. #define VADC_P_MUX8_1_3 0x27
  49. #define VADC_P_MUX9_1_3 0x28
  50. #define VADC_P_MUX10_1_3 0x29
  51. #define VADC_P_MUX11_1_3 0x2a
  52. #define VADC_P_MUX12_1_3 0x2b
  53. #define VADC_P_MUX13_1_3 0x2c
  54. #define VADC_P_MUX14_1_3 0x2d
  55. #define VADC_P_MUX15_1_3 0x2e
  56. #define VADC_P_MUX16_1_3 0x2f
  57. #define VADC_LR_MUX1_BAT_THERM 0x30
  58. #define VADC_LR_MUX2_BAT_ID 0x31
  59. #define VADC_LR_MUX3_XO_THERM 0x32
  60. #define VADC_LR_MUX4_AMUX_THM1 0x33
  61. #define VADC_LR_MUX5_AMUX_THM2 0x34
  62. #define VADC_LR_MUX6_AMUX_THM3 0x35
  63. #define VADC_LR_MUX7_HW_ID 0x36
  64. #define VADC_LR_MUX8_AMUX_THM4 0x37
  65. #define VADC_LR_MUX9_AMUX_THM5 0x38
  66. #define VADC_LR_MUX10_USB_ID 0x39
  67. #define VADC_AMUX_PU1 0x3a
  68. #define VADC_AMUX_PU2 0x3b
  69. #define VADC_LR_MUX3_BUF_XO_THERM 0x3c
  70. #define VADC_LR_MUX1_PU1_BAT_THERM 0x70
  71. #define VADC_LR_MUX2_PU1_BAT_ID 0x71
  72. #define VADC_LR_MUX3_PU1_XO_THERM 0x72
  73. #define VADC_LR_MUX4_PU1_AMUX_THM1 0x73
  74. #define VADC_LR_MUX5_PU1_AMUX_THM2 0x74
  75. #define VADC_LR_MUX6_PU1_AMUX_THM3 0x75
  76. #define VADC_LR_MUX7_PU1_AMUX_HW_ID 0x76
  77. #define VADC_LR_MUX8_PU1_AMUX_THM4 0x77
  78. #define VADC_LR_MUX9_PU1_AMUX_THM5 0x78
  79. #define VADC_LR_MUX10_PU1_AMUX_USB_ID 0x79
  80. #define VADC_LR_MUX3_BUF_PU1_XO_THERM 0x7c
  81. #define VADC_LR_MUX1_PU2_BAT_THERM 0xb0
  82. #define VADC_LR_MUX2_PU2_BAT_ID 0xb1
  83. #define VADC_LR_MUX3_PU2_XO_THERM 0xb2
  84. #define VADC_LR_MUX4_PU2_AMUX_THM1 0xb3
  85. #define VADC_LR_MUX5_PU2_AMUX_THM2 0xb4
  86. #define VADC_LR_MUX6_PU2_AMUX_THM3 0xb5
  87. #define VADC_LR_MUX7_PU2_AMUX_HW_ID 0xb6
  88. #define VADC_LR_MUX8_PU2_AMUX_THM4 0xb7
  89. #define VADC_LR_MUX9_PU2_AMUX_THM5 0xb8
  90. #define VADC_LR_MUX10_PU2_AMUX_USB_ID 0xb9
  91. #define VADC_LR_MUX3_BUF_PU2_XO_THERM 0xbc
  92. #define VADC_LR_MUX1_PU1_PU2_BAT_THERM 0xf0
  93. #define VADC_LR_MUX2_PU1_PU2_BAT_ID 0xf1
  94. #define VADC_LR_MUX3_PU1_PU2_XO_THERM 0xf2
  95. #define VADC_LR_MUX4_PU1_PU2_AMUX_THM1 0xf3
  96. #define VADC_LR_MUX5_PU1_PU2_AMUX_THM2 0xf4
  97. #define VADC_LR_MUX6_PU1_PU2_AMUX_THM3 0xf5
  98. #define VADC_LR_MUX7_PU1_PU2_AMUX_HW_ID 0xf6
  99. #define VADC_LR_MUX8_PU1_PU2_AMUX_THM4 0xf7
  100. #define VADC_LR_MUX9_PU1_PU2_AMUX_THM5 0xf8
  101. #define VADC_LR_MUX10_PU1_PU2_AMUX_USB_ID 0xf9
  102. #define VADC_LR_MUX3_BUF_PU1_PU2_XO_THERM 0xfc
  103. /* ADC channels for SPMI PMIC5 */
  104. #define ADC5_REF_GND 0x00
  105. #define ADC5_1P25VREF 0x01
  106. #define ADC5_VREF_VADC 0x02
  107. #define ADC5_VREF_VADC5_DIV_3 0x82
  108. #define ADC5_VPH_PWR 0x83
  109. #define ADC5_VBAT_SNS 0x84
  110. #define ADC5_VCOIN 0x85
  111. #define ADC5_DIE_TEMP 0x06
  112. #define ADC5_USB_IN_I 0x07
  113. #define ADC5_USB_IN_V_16 0x08
  114. #define ADC5_CHG_TEMP 0x09
  115. #define ADC5_BAT_THERM 0x0a
  116. #define ADC5_BAT_ID 0x0b
  117. #define ADC5_XO_THERM 0x0c
  118. #define ADC5_AMUX_THM1 0x0d
  119. #define ADC5_AMUX_THM2 0x0e
  120. #define ADC5_AMUX_THM3 0x0f
  121. #define ADC5_AMUX_THM4 0x10
  122. #define ADC5_AMUX_THM5 0x11
  123. #define ADC5_GPIO1 0x12
  124. #define ADC5_GPIO2 0x13
  125. #define ADC5_GPIO3 0x14
  126. #define ADC5_GPIO4 0x15
  127. #define ADC5_GPIO5 0x16
  128. #define ADC5_GPIO6 0x17
  129. #define ADC5_GPIO7 0x18
  130. #define ADC5_SBUx 0x99
  131. #define ADC5_MID_CHG_DIV6 0x1e
  132. #define ADC5_OFF 0xff
  133. /* 30k pull-up1 */
  134. #define ADC5_BAT_THERM_30K_PU 0x2a
  135. #define ADC5_BAT_ID_30K_PU 0x2b
  136. #define ADC5_XO_THERM_30K_PU 0x2c
  137. #define ADC5_AMUX_THM1_30K_PU 0x2d
  138. #define ADC5_AMUX_THM2_30K_PU 0x2e
  139. #define ADC5_AMUX_THM3_30K_PU 0x2f
  140. #define ADC5_AMUX_THM4_30K_PU 0x30
  141. #define ADC5_AMUX_THM5_30K_PU 0x31
  142. #define ADC5_GPIO1_30K_PU 0x32
  143. #define ADC5_GPIO2_30K_PU 0x33
  144. #define ADC5_GPIO3_30K_PU 0x34
  145. #define ADC5_GPIO4_30K_PU 0x35
  146. #define ADC5_GPIO5_30K_PU 0x36
  147. #define ADC5_GPIO6_30K_PU 0x37
  148. #define ADC5_GPIO7_30K_PU 0x38
  149. #define ADC5_SBUx_30K_PU 0x39
  150. /* 100k pull-up2 */
  151. #define ADC5_BAT_THERM_100K_PU 0x4a
  152. #define ADC5_BAT_ID_100K_PU 0x4b
  153. #define ADC5_XO_THERM_100K_PU 0x4c
  154. #define ADC5_AMUX_THM1_100K_PU 0x4d
  155. #define ADC5_AMUX_THM2_100K_PU 0x4e
  156. #define ADC5_AMUX_THM3_100K_PU 0x4f
  157. #define ADC5_AMUX_THM4_100K_PU 0x50
  158. #define ADC5_AMUX_THM5_100K_PU 0x51
  159. #define ADC5_GPIO1_100K_PU 0x52
  160. #define ADC5_GPIO2_100K_PU 0x53
  161. #define ADC5_GPIO3_100K_PU 0x54
  162. #define ADC5_GPIO4_100K_PU 0x55
  163. #define ADC5_GPIO5_100K_PU 0x56
  164. #define ADC5_GPIO6_100K_PU 0x57
  165. #define ADC5_GPIO7_100K_PU 0x58
  166. #define ADC5_SBUx_100K_PU 0x59
  167. /* 400k pull-up3 */
  168. #define ADC5_BAT_THERM_400K_PU 0x6a
  169. #define ADC5_BAT_ID_400K_PU 0x6b
  170. #define ADC5_XO_THERM_400K_PU 0x6c
  171. #define ADC5_AMUX_THM1_400K_PU 0x6d
  172. #define ADC5_AMUX_THM2_400K_PU 0x6e
  173. #define ADC5_AMUX_THM3_400K_PU 0x6f
  174. #define ADC5_AMUX_THM4_400K_PU 0x70
  175. #define ADC5_AMUX_THM5_400K_PU 0x71
  176. #define ADC5_GPIO1_400K_PU 0x72
  177. #define ADC5_GPIO2_400K_PU 0x73
  178. #define ADC5_GPIO3_400K_PU 0x74
  179. #define ADC5_GPIO4_400K_PU 0x75
  180. #define ADC5_GPIO5_400K_PU 0x76
  181. #define ADC5_GPIO6_400K_PU 0x77
  182. #define ADC5_GPIO7_400K_PU 0x78
  183. #define ADC5_SBUx_400K_PU 0x79
  184. /* 1/3 Divider */
  185. #define ADC5_GPIO1_DIV3 0x92
  186. #define ADC5_GPIO2_DIV3 0x93
  187. #define ADC5_GPIO3_DIV3 0x94
  188. #define ADC5_GPIO4_DIV3 0x95
  189. #define ADC5_GPIO5_DIV3 0x96
  190. #define ADC5_GPIO6_DIV3 0x97
  191. #define ADC5_GPIO7_DIV3 0x98
  192. #define ADC5_SBUx_DIV3 0x99
  193. /* Current and combined current/voltage channels */
  194. #define ADC5_INT_EXT_ISENSE 0xa1
  195. #define ADC5_PARALLEL_ISENSE 0xa5
  196. #define ADC5_CUR_REPLICA_VDS 0xa7
  197. #define ADC5_CUR_SENS_BATFET_VDS_OFFSET 0xa9
  198. #define ADC5_CUR_SENS_REPLICA_VDS_OFFSET 0xab
  199. #define ADC5_EXT_SENS_OFFSET 0xad
  200. #define ADC5_INT_EXT_ISENSE_VBAT_VDATA 0xb0
  201. #define ADC5_INT_EXT_ISENSE_VBAT_IDATA 0xb1
  202. #define ADC5_EXT_ISENSE_VBAT_VDATA 0xb2
  203. #define ADC5_EXT_ISENSE_VBAT_IDATA 0xb3
  204. #define ADC5_PARALLEL_ISENSE_VBAT_VDATA 0xb4
  205. #define ADC5_PARALLEL_ISENSE_VBAT_IDATA 0xb5
  206. #define ADC5_MAX_CHANNEL 0xc0
  207. /* ADC channels for ADC for PMIC7 */
  208. #define ADC7_REF_GND 0x00
  209. #define ADC7_1P25VREF 0x01
  210. #define ADC7_VREF_VADC 0x02
  211. #define ADC7_DIE_TEMP 0x03
  212. #define ADC7_AMUX_THM1 0x04
  213. #define ADC7_AMUX_THM2 0x05
  214. #define ADC7_AMUX_THM3 0x06
  215. #define ADC7_AMUX_THM4 0x07
  216. #define ADC7_AMUX_THM5 0x08
  217. #define ADC7_AMUX_THM6 0x09
  218. #define ADC7_GPIO1 0x0a
  219. #define ADC7_GPIO2 0x0b
  220. #define ADC7_GPIO3 0x0c
  221. #define ADC7_GPIO4 0x0d
  222. #define ADC7_CHG_TEMP 0x10
  223. #define ADC7_USB_IN_V_16 0x11
  224. #define ADC7_VDC_16 0x12
  225. #define ADC7_CC1_ID 0x13
  226. #define ADC7_VREF_BAT_THERM 0x15
  227. #define ADC7_IIN_FB 0x17
  228. #define ADC7_ICHG_SMB 0x18
  229. #define ADC7_IIN_SMB 0x19
  230. #define ADC7_ICHG_FB 0xa1
  231. /* 30k pull-up1 */
  232. #define ADC7_AMUX_THM1_30K_PU 0x24
  233. #define ADC7_AMUX_THM2_30K_PU 0x25
  234. #define ADC7_AMUX_THM3_30K_PU 0x26
  235. #define ADC7_AMUX_THM4_30K_PU 0x27
  236. #define ADC7_AMUX_THM5_30K_PU 0x28
  237. #define ADC7_AMUX_THM6_30K_PU 0x29
  238. #define ADC7_GPIO1_30K_PU 0x2a
  239. #define ADC7_GPIO2_30K_PU 0x2b
  240. #define ADC7_GPIO3_30K_PU 0x2c
  241. #define ADC7_GPIO4_30K_PU 0x2d
  242. #define ADC7_CC1_ID_30K_PU 0x33
  243. /* 100k pull-up2 */
  244. #define ADC7_AMUX_THM1_100K_PU 0x44
  245. #define ADC7_AMUX_THM2_100K_PU 0x45
  246. #define ADC7_AMUX_THM3_100K_PU 0x46
  247. #define ADC7_AMUX_THM4_100K_PU 0x47
  248. #define ADC7_AMUX_THM5_100K_PU 0x48
  249. #define ADC7_AMUX_THM6_100K_PU 0x49
  250. #define ADC7_GPIO1_100K_PU 0x4a
  251. #define ADC7_GPIO2_100K_PU 0x4b
  252. #define ADC7_GPIO3_100K_PU 0x4c
  253. #define ADC7_GPIO4_100K_PU 0x4d
  254. #define ADC7_CC1_ID_100K_PU 0x53
  255. /* 400k pull-up3 */
  256. #define ADC7_AMUX_THM1_400K_PU 0x64
  257. #define ADC7_AMUX_THM2_400K_PU 0x65
  258. #define ADC7_AMUX_THM3_400K_PU 0x66
  259. #define ADC7_AMUX_THM4_400K_PU 0x67
  260. #define ADC7_AMUX_THM5_400K_PU 0x68
  261. #define ADC7_AMUX_THM6_400K_PU 0x69
  262. #define ADC7_GPIO1_400K_PU 0x6a
  263. #define ADC7_GPIO2_400K_PU 0x6b
  264. #define ADC7_GPIO3_400K_PU 0x6c
  265. #define ADC7_GPIO4_400K_PU 0x6d
  266. #define ADC7_CC1_ID_400K_PU 0x73
  267. /* 1/3 Divider */
  268. #define ADC7_GPIO1_DIV3 0x8a
  269. #define ADC7_GPIO2_DIV3 0x8b
  270. #define ADC7_GPIO3_DIV3 0x8c
  271. #define ADC7_GPIO4_DIV3 0x8d
  272. #define ADC7_VPH_PWR 0x8e
  273. #define ADC7_VBAT_SNS 0x8f
  274. #define ADC7_SBUx 0x94
  275. #define ADC7_VBAT_2S_MID 0x96
  276. /* ADC channels for PMIC5 Gen3 */
  277. #define ADC5_GEN3_OFFSET_REF 0x00
  278. #define ADC5_GEN3_1P25VREF 0x01
  279. #define ADC5_GEN3_VREF_VADC 0x02
  280. #define ADC5_GEN3_DIE_TEMP 0x03
  281. #define ADC5_GEN3_AMUX1_THM 0x04
  282. #define ADC5_GEN3_AMUX2_THM 0x05
  283. #define ADC5_GEN3_AMUX3_THM 0x06
  284. #define ADC5_GEN3_AMUX4_THM 0x07
  285. #define ADC5_GEN3_AMUX5_THM 0x08
  286. #define ADC5_GEN3_AMUX6_THM 0x09
  287. #define ADC5_GEN3_AMUX1_GPIO 0x0a
  288. #define ADC5_GEN3_AMUX2_GPIO 0x0b
  289. #define ADC5_GEN3_AMUX3_GPIO 0x0c
  290. #define ADC5_GEN3_AMUX4_GPIO 0x0d
  291. #define ADC5_GEN3_CHG_TEMP 0x10
  292. #define ADC5_GEN3_USB_SNS_V_16 0x11
  293. #define ADC5_GEN3_VIN_DIV16_MUX 0x12
  294. #define ADC5_GEN3_VREF_BAT_THERM 0x15
  295. #define ADC5_GEN3_IIN_FB 0x17
  296. #define ADC5_GEN3_TEMP_ALARM_LITE 0x18
  297. #define ADC5_GEN3_IIN_SMB 0x19
  298. #define ADC5_GEN3_ICHG_SMB 0x1b
  299. #define ADC5_GEN3_ICHG_FB 0xa1
  300. /* 30k pull-up1 */
  301. #define ADC5_GEN3_AMUX1_THM_30K_PU 0x24
  302. #define ADC5_GEN3_AMUX2_THM_30K_PU 0x25
  303. #define ADC5_GEN3_AMUX3_THM_30K_PU 0x26
  304. #define ADC5_GEN3_AMUX4_THM_30K_PU 0x27
  305. #define ADC5_GEN3_AMUX5_THM_30K_PU 0x28
  306. #define ADC5_GEN3_AMUX6_THM_30K_PU 0x29
  307. #define ADC5_GEN3_AMUX1_GPIO_30K_PU 0x2a
  308. #define ADC5_GEN3_AMUX2_GPIO_30K_PU 0x2b
  309. #define ADC5_GEN3_AMUX3_GPIO_30K_PU 0x2c
  310. #define ADC5_GEN3_AMUX4_GPIO_30K_PU 0x2d
  311. /* 100k pull-up2 */
  312. #define ADC5_GEN3_AMUX1_THM_100K_PU 0x44
  313. #define ADC5_GEN3_AMUX2_THM_100K_PU 0x45
  314. #define ADC5_GEN3_AMUX3_THM_100K_PU 0x46
  315. #define ADC5_GEN3_AMUX4_THM_100K_PU 0x47
  316. #define ADC5_GEN3_AMUX5_THM_100K_PU 0x48
  317. #define ADC5_GEN3_AMUX6_THM_100K_PU 0x49
  318. #define ADC5_GEN3_AMUX1_GPIO_100K_PU 0x4a
  319. #define ADC5_GEN3_AMUX2_GPIO_100K_PU 0x4b
  320. #define ADC5_GEN3_AMUX3_GPIO_100K_PU 0x4c
  321. #define ADC5_GEN3_AMUX4_GPIO_100K_PU 0x4d
  322. /* 400k pull-up3 */
  323. #define ADC5_GEN3_AMUX1_THM_400K_PU 0x64
  324. #define ADC5_GEN3_AMUX2_THM_400K_PU 0x65
  325. #define ADC5_GEN3_AMUX3_THM_400K_PU 0x66
  326. #define ADC5_GEN3_AMUX4_THM_400K_PU 0x67
  327. #define ADC5_GEN3_AMUX5_THM_400K_PU 0x68
  328. #define ADC5_GEN3_AMUX6_THM_400K_PU 0x69
  329. #define ADC5_GEN3_AMUX1_GPIO_400K_PU 0x6a
  330. #define ADC5_GEN3_AMUX2_GPIO_400K_PU 0x6b
  331. #define ADC5_GEN3_AMUX3_GPIO_400K_PU 0x6c
  332. #define ADC5_GEN3_AMUX4_GPIO_400K_PU 0x6d
  333. /* 1/3 Divider */
  334. #define ADC5_GEN3_AMUX1_GPIO_DIV3 0x8a
  335. #define ADC5_GEN3_AMUX2_GPIO_DIV3 0x8b
  336. #define ADC5_GEN3_AMUX3_GPIO_DIV3 0x8c
  337. #define ADC5_GEN3_VPH_PWR 0x8e
  338. #define ADC5_GEN3_VBAT_SNS_QBG 0x8f
  339. #define ADC5_GEN3_VBAT_SNS_CHGR 0x94
  340. #define ADC5_GEN3_VBAT_2S_MID_QBG 0x96
  341. #define ADC5_GEN3_VBAT_2S_MID_CHGR 0x9d
  342. #define ADC5_OFFSET_EXT2 0xf8
  343. /* VADC scale function index */
  344. #define ADC_SCALE_DEFAULT 0
  345. #define ADC_SCALE_THERM_100K_PULLUP 1
  346. #define ADC_SCALE_PMIC_THERM 2
  347. #define ADC_SCALE_XOTHERM 3
  348. #define ADC_SCALE_PMI_CHG_TEMP 4
  349. #define ADC_SCALE_HW_CALIB_DEFAULT 5
  350. #define ADC_SCALE_HW_CALIB_THERM_100K_PULLUP 6
  351. #define ADC_SCALE_HW_CALIB_XOTHERM 7
  352. #define ADC_SCALE_HW_CALIB_THERM_100K_PU_PM7 8
  353. #define ADC_SCALE_HW_CALIB_PMIC_THERM 9
  354. #define ADC_SCALE_HW_CALIB_PMIC_THERM_PM7 10
  355. #define ADC_SCALE_HW_CALIB_PM5_CHG_TEMP 11
  356. #define ADC_SCALE_HW_CALIB_PM5_SMB_TEMP 12
  357. #define ADC_SCALE_HW_CALIB_BATT_THERM_100K 13
  358. #define ADC_SCALE_HW_CALIB_BATT_THERM_30K 14
  359. #define ADC_SCALE_HW_CALIB_BATT_THERM_400K 15
  360. #define ADC_SCALE_HW_CALIB_PM5_SMB1398_TEMP 16
  361. #define ADC_SCALE_HW_CALIB_PM7_SMB_TEMP 17
  362. #define ADC_SCALE_HW_CALIB_PM7_CHG_TEMP 18
  363. #define ADC_SCALE_HW_CALIB_CUR 19
  364. #define ADC_SCALE_HW_CALIB_CUR_RAW 20
  365. #define ADC_SCALE_HW_CALIB_PM2250_S3_DIE_TEMP 21
  366. #define ADC_SCALE_HW_CALIB_PM5_CUR 22
  367. #define ADC_SCALE_HW_CALIB_PM5_GEN3_BATT_THERM_100K 23
  368. #define ADC_SCALE_HW_CALIB_PM5_GEN3_BATT_ID_100K 24
  369. #define ADC_SCALE_HW_CALIB_PM5_GEN3_USB_IN_I 25
  370. #endif /* _DT_BINDINGS_QCOM_SPMI_VADC_H */