mt8195-gce.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Copyright (c) 2021 MediaTek Inc.
  4. * Author: Jason-JH Lin <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_GCE_MT8195_H
  7. #define _DT_BINDINGS_GCE_MT8195_H
  8. /* assign timeout 0 also means default */
  9. #define CMDQ_NO_TIMEOUT 0xffffffff
  10. #define CMDQ_TIMEOUT_DEFAULT 1000
  11. /* GCE thread priority */
  12. #define CMDQ_THR_PRIO_LOWEST 0
  13. #define CMDQ_THR_PRIO_1 1
  14. #define CMDQ_THR_PRIO_2 2
  15. #define CMDQ_THR_PRIO_3 3
  16. #define CMDQ_THR_PRIO_4 4
  17. #define CMDQ_THR_PRIO_5 5
  18. #define CMDQ_THR_PRIO_6 6
  19. #define CMDQ_THR_PRIO_HIGHEST 7
  20. /* CPR count in 32bit register */
  21. #define GCE_CPR_COUNT 1312
  22. /* GCE subsys table */
  23. #define SUBSYS_1400XXXX 0
  24. #define SUBSYS_1401XXXX 1
  25. #define SUBSYS_1402XXXX 2
  26. #define SUBSYS_1c00XXXX 3
  27. #define SUBSYS_1c01XXXX 4
  28. #define SUBSYS_1c02XXXX 5
  29. #define SUBSYS_1c10XXXX 6
  30. #define SUBSYS_1c11XXXX 7
  31. #define SUBSYS_1c12XXXX 8
  32. #define SUBSYS_14f0XXXX 9
  33. #define SUBSYS_14f1XXXX 10
  34. #define SUBSYS_14f2XXXX 11
  35. #define SUBSYS_1800XXXX 12
  36. #define SUBSYS_1801XXXX 13
  37. #define SUBSYS_1802XXXX 14
  38. #define SUBSYS_1803XXXX 15
  39. #define SUBSYS_1032XXXX 16
  40. #define SUBSYS_1033XXXX 17
  41. #define SUBSYS_1600XXXX 18
  42. #define SUBSYS_1601XXXX 19
  43. #define SUBSYS_14e0XXXX 20
  44. #define SUBSYS_1c20XXXX 21
  45. #define SUBSYS_1c30XXXX 22
  46. #define SUBSYS_1c40XXXX 23
  47. #define SUBSYS_1c50XXXX 24
  48. #define SUBSYS_1c60XXXX 25
  49. /* GCE General Purpose Register (GPR) support */
  50. #define GCE_GPR_R00 0x0
  51. #define GCE_GPR_R01 0x1
  52. #define GCE_GPR_R02 0x2
  53. #define GCE_GPR_R03 0x3
  54. #define GCE_GPR_R04 0x4
  55. #define GCE_GPR_R05 0x5
  56. #define GCE_GPR_R06 0x6
  57. #define GCE_GPR_R07 0x7
  58. #define GCE_GPR_R08 0x8
  59. #define GCE_GPR_R09 0x9
  60. #define GCE_GPR_R10 0xa
  61. #define GCE_GPR_R11 0xb
  62. #define GCE_GPR_R12 0xc
  63. #define GCE_GPR_R13 0xd
  64. #define GCE_GPR_R14 0xe
  65. #define GCE_GPR_R15 0xf
  66. /* GCE hw event id */
  67. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_0 1
  68. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_1 2
  69. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_2 3
  70. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_3 4
  71. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_4 5
  72. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_5 6
  73. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_6 7
  74. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_7 8
  75. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_8 9
  76. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_9 10
  77. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_10 11
  78. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_11 12
  79. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_12 13
  80. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_13 14
  81. #define CMDQ_EVENT_CQ_THR_DONE_TRAW0_14 15
  82. #define CMDQ_EVENT_TRAW0_DMA_ERROR_INT 16
  83. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_0 17
  84. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_1 18
  85. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_2 19
  86. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_3 20
  87. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_4 21
  88. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_5 22
  89. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_6 23
  90. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_7 24
  91. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_8 25
  92. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_9 26
  93. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_10 27
  94. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_11 28
  95. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_12 29
  96. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_13 30
  97. #define CMDQ_EVENT_CQ_THR_DONE_TRAW1_14 31
  98. #define CMDQ_EVENT_TRAW1_DMA_ERROR_INT 32
  99. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_0 65
  100. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_1 66
  101. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_2 67
  102. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_3 68
  103. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_4 69
  104. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_5 70
  105. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_6 71
  106. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_7 72
  107. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_8 73
  108. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_9 74
  109. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_10 75
  110. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_11 76
  111. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_12 77
  112. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_13 78
  113. #define CMDQ_EVENT_DIP0_FRAME_DONE_P2_14 79
  114. #define CMDQ_EVENT_DIP0_DMA_ERR 80
  115. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_0 81
  116. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_1 82
  117. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_2 83
  118. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_3 84
  119. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_4 85
  120. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_5 86
  121. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_6 87
  122. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_7 88
  123. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_8 89
  124. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_9 90
  125. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_10 91
  126. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_11 92
  127. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_12 93
  128. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_13 94
  129. #define CMDQ_EVENT_PQA0_FRAME_DONE_P2_14 95
  130. #define CMDQ_EVENT_PQA0_DMA_ERR 96
  131. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_0 97
  132. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_1 98
  133. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_2 99
  134. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_3 100
  135. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_4 101
  136. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_5 102
  137. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_6 103
  138. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_7 104
  139. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_8 105
  140. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_9 106
  141. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_10 107
  142. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_11 108
  143. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_12 109
  144. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_13 110
  145. #define CMDQ_EVENT_PQB0_FRAME_DONE_P2_14 111
  146. #define CMDQ_EVENT_PQB0_DMA_ERR 112
  147. #define CMDQ_EVENT_DIP0_DUMMY_0 113
  148. #define CMDQ_EVENT_DIP0_DUMMY_1 114
  149. #define CMDQ_EVENT_DIP0_DUMMY_2 115
  150. #define CMDQ_EVENT_DIP0_DUMMY_3 116
  151. #define CMDQ_EVENT_WPE0_EIS_GCE_FRAME_DONE 117
  152. #define CMDQ_EVENT_WPE0_EIS_DONE_SYNC_OUT 118
  153. #define CMDQ_EVENT_WPE0_TNR_GCE_FRAME_DONE 119
  154. #define CMDQ_EVENT_WPE0_TNR_DONE_SYNC_OUT 120
  155. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_0 121
  156. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_1 122
  157. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_2 123
  158. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_3 124
  159. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_4 125
  160. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_5 126
  161. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_6 127
  162. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_7 128
  163. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_8 129
  164. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_9 130
  165. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_10 131
  166. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_11 132
  167. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_12 133
  168. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_13 134
  169. #define CMDQ_EVENT_WPE0_EIS_FRAME_DONE_P2_14 135
  170. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_0 136
  171. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_1 137
  172. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_2 138
  173. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_3 139
  174. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_4 140
  175. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_5 141
  176. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_6 142
  177. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_7 143
  178. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_8 144
  179. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_9 145
  180. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_10 146
  181. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_11 147
  182. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_12 148
  183. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_13 149
  184. #define CMDQ_EVENT_WPE0_TNR_FRAME_DONE_P2_14 150
  185. #define CMDQ_EVENT_WPE0_DUMMY_0 151
  186. #define CMDQ_EVENT_IMGSYS_IPE_DUMMY 152
  187. #define CMDQ_EVENT_IMGSYS_IPE_FDVT_DONE 153
  188. #define CMDQ_EVENT_IMGSYS_IPE_ME_DONE 154
  189. #define CMDQ_EVENT_IMGSYS_IPE_DVS_DONE 155
  190. #define CMDQ_EVENT_IMGSYS_IPE_DVP_DONE 156
  191. #define CMDQ_EVENT_TPR_0 194
  192. #define CMDQ_EVENT_TPR_1 195
  193. #define CMDQ_EVENT_TPR_2 196
  194. #define CMDQ_EVENT_TPR_3 197
  195. #define CMDQ_EVENT_TPR_4 198
  196. #define CMDQ_EVENT_TPR_5 199
  197. #define CMDQ_EVENT_TPR_6 200
  198. #define CMDQ_EVENT_TPR_7 201
  199. #define CMDQ_EVENT_TPR_8 202
  200. #define CMDQ_EVENT_TPR_9 203
  201. #define CMDQ_EVENT_TPR_10 204
  202. #define CMDQ_EVENT_TPR_11 205
  203. #define CMDQ_EVENT_TPR_12 206
  204. #define CMDQ_EVENT_TPR_13 207
  205. #define CMDQ_EVENT_TPR_14 208
  206. #define CMDQ_EVENT_TPR_15 209
  207. #define CMDQ_EVENT_TPR_16 210
  208. #define CMDQ_EVENT_TPR_17 211
  209. #define CMDQ_EVENT_TPR_18 212
  210. #define CMDQ_EVENT_TPR_19 213
  211. #define CMDQ_EVENT_TPR_20 214
  212. #define CMDQ_EVENT_TPR_21 215
  213. #define CMDQ_EVENT_TPR_22 216
  214. #define CMDQ_EVENT_TPR_23 217
  215. #define CMDQ_EVENT_TPR_24 218
  216. #define CMDQ_EVENT_TPR_25 219
  217. #define CMDQ_EVENT_TPR_26 220
  218. #define CMDQ_EVENT_TPR_27 221
  219. #define CMDQ_EVENT_TPR_28 222
  220. #define CMDQ_EVENT_TPR_29 223
  221. #define CMDQ_EVENT_TPR_30 224
  222. #define CMDQ_EVENT_TPR_31 225
  223. #define CMDQ_EVENT_TPR_TIMEOUT_0 226
  224. #define CMDQ_EVENT_TPR_TIMEOUT_1 227
  225. #define CMDQ_EVENT_TPR_TIMEOUT_2 228
  226. #define CMDQ_EVENT_TPR_TIMEOUT_3 229
  227. #define CMDQ_EVENT_TPR_TIMEOUT_4 230
  228. #define CMDQ_EVENT_TPR_TIMEOUT_5 231
  229. #define CMDQ_EVENT_TPR_TIMEOUT_6 232
  230. #define CMDQ_EVENT_TPR_TIMEOUT_7 233
  231. #define CMDQ_EVENT_TPR_TIMEOUT_8 234
  232. #define CMDQ_EVENT_TPR_TIMEOUT_9 235
  233. #define CMDQ_EVENT_TPR_TIMEOUT_10 236
  234. #define CMDQ_EVENT_TPR_TIMEOUT_11 237
  235. #define CMDQ_EVENT_TPR_TIMEOUT_12 238
  236. #define CMDQ_EVENT_TPR_TIMEOUT_13 239
  237. #define CMDQ_EVENT_TPR_TIMEOUT_14 240
  238. #define CMDQ_EVENT_TPR_TIMEOUT_15 241
  239. #define CMDQ_EVENT_VPP0_MDP_RDMA_SOF 256
  240. #define CMDQ_EVENT_VPP0_MDP_FG_SOF 257
  241. #define CMDQ_EVENT_VPP0_STITCH_SOF 258
  242. #define CMDQ_EVENT_VPP0_MDP_HDR_SOF 259
  243. #define CMDQ_EVENT_VPP0_MDP_AAL_SOF 260
  244. #define CMDQ_EVENT_VPP0_MDP_RSZ_IN_RSZ_SOF 261
  245. #define CMDQ_EVENT_VPP0_MDP_TDSHP_SOF 262
  246. #define CMDQ_EVENT_VPP0_DISP_COLOR_SOF 263
  247. #define CMDQ_EVENT_VPP0_DISP_OVL_NOAFBC_SOF 264
  248. #define CMDQ_EVENT_VPP0_VPP_PADDING_IN_PADDING_SOF 265
  249. #define CMDQ_EVENT_VPP0_MDP_TCC_IN_SOF 266
  250. #define CMDQ_EVENT_VPP0_MDP_WROT_SOF 267
  251. #define CMDQ_EVENT_VPP0_WARP0_MMSYS_TOP_RELAY_SOF_PRE 269
  252. #define CMDQ_EVENT_VPP0_WARP1_MMSYS_TOP_RELAY_SOF_PRE 270
  253. #define CMDQ_EVENT_VPP0_VPP1_MMSYS_TOP_RELAY_SOF 271
  254. #define CMDQ_EVENT_VPP0_VPP1_IN_MMSYS_TOP_RELAY_SOF_PRE 272
  255. #define CMDQ_EVENT_VPP0_MDP_RDMA_FRAME_DONE 288
  256. #define CMDQ_EVENT_VPP0_MDP_FG_TILE_DONE 289
  257. #define CMDQ_EVENT_VPP0_STITCH_FRAME_DONE 290
  258. #define CMDQ_EVENT_VPP0_MDP_HDR_FRAME_DONE 291
  259. #define CMDQ_EVENT_VPP0_MDP_AAL_FRAME_DONE 292
  260. #define CMDQ_EVENT_VPP0_MDP_RSZ_FRAME_DONE 293
  261. #define CMDQ_EVENT_VPP0_MDP_TDSHP_FRAME_DONE 294
  262. #define CMDQ_EVENT_VPP0_DISP_COLOR_FRAME_DONE 295
  263. #define CMDQ_EVENT_VPP0_DISP_OVL_NOAFBC_FRAME_DONE 296
  264. #define CMDQ_EVENT_VPP0_VPP_PADDING_IN_PADDING_FRAME_DONE 297
  265. #define CMDQ_EVENT_VPP0_MDP_TCC_TCC_FRAME_DONE 298
  266. #define CMDQ_EVENT_VPP0_MDP_WROT_VIDO_WDONE 299
  267. #define CMDQ_EVENT_VPP0_STREAM_DONE_0 320
  268. #define CMDQ_EVENT_VPP0_STREAM_DONE_1 321
  269. #define CMDQ_EVENT_VPP0_STREAM_DONE_2 322
  270. #define CMDQ_EVENT_VPP0_STREAM_DONE_3 323
  271. #define CMDQ_EVENT_VPP0_STREAM_DONE_4 324
  272. #define CMDQ_EVENT_VPP0_STREAM_DONE_5 325
  273. #define CMDQ_EVENT_VPP0_STREAM_DONE_6 326
  274. #define CMDQ_EVENT_VPP0_STREAM_DONE_7 327
  275. #define CMDQ_EVENT_VPP0_STREAM_DONE_8 328
  276. #define CMDQ_EVENT_VPP0_STREAM_DONE_9 329
  277. #define CMDQ_EVENT_VPP0_STREAM_DONE_10 330
  278. #define CMDQ_EVENT_VPP0_STREAM_DONE_11 331
  279. #define CMDQ_EVENT_VPP0_STREAM_DONE_12 332
  280. #define CMDQ_EVENT_VPP0_STREAM_DONE_13 333
  281. #define CMDQ_EVENT_VPP0_STREAM_DONE_14 334
  282. #define CMDQ_EVENT_VPP0_STREAM_DONE_15 335
  283. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_0 336
  284. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_1 337
  285. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_2 338
  286. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_3 339
  287. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_4 340
  288. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_5 341
  289. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_6 342
  290. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_7 343
  291. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_8 344
  292. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_9 345
  293. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_10 346
  294. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_11 347
  295. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_12 348
  296. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_13 349
  297. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_14 350
  298. #define CMDQ_EVENT_VPP0_BUF_UNDERRUN_15 351
  299. #define CMDQ_EVENT_VPP0_MDP_RDMA_SW_RST_DONE 352
  300. #define CMDQ_EVENT_VPP0_MDP_RDMA_PM_VALID 353
  301. #define CMDQ_EVENT_VPP0_DISP_OVL_NOAFBC_FRAME_RESET_DONE_PULSE 354
  302. #define CMDQ_EVENT_VPP0_MDP_WROT_SW_RST_DONE 355
  303. #define CMDQ_EVENT_VPP1_HDMI_META_SOF 384
  304. #define CMDQ_EVENT_VPP1_DGI_SOF 385
  305. #define CMDQ_EVENT_VPP1_VPP_SPLIT_SOF 386
  306. #define CMDQ_EVENT_VPP1_SVPP1_MDP_TCC_SOF 387
  307. #define CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_SOF 388
  308. #define CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_SOF 389
  309. #define CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_SOF 390
  310. #define CMDQ_EVENT_VPP1_SVPP1_MDP_FG_SOF 391
  311. #define CMDQ_EVENT_VPP1_SVPP2_MDP_FG_SOF 392
  312. #define CMDQ_EVENT_VPP1_SVPP3_MDP_FG_SOF 393
  313. #define CMDQ_EVENT_VPP1_SVPP1_MDP_HDR_SOF 394
  314. #define CMDQ_EVENT_VPP1_SVPP2_MDP_HDR_SOF 395
  315. #define CMDQ_EVENT_VPP1_SVPP3_MDP_HDR_SOF 396
  316. #define CMDQ_EVENT_VPP1_SVPP1_MDP_AAL_SOF 397
  317. #define CMDQ_EVENT_VPP1_SVPP2_MDP_AAL_SOF 398
  318. #define CMDQ_EVENT_VPP1_SVPP3_MDP_AAL_SOF 399
  319. #define CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_SOF 400
  320. #define CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_SOF 401
  321. #define CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_SOF 402
  322. #define CMDQ_EVENT_VPP1_SVPP1_TDSHP_SOF 403
  323. #define CMDQ_EVENT_VPP1_SVPP2_TDSHP_SOF 404
  324. #define CMDQ_EVENT_VPP1_SVPP3_TDSHP_SOF 405
  325. #define CMDQ_EVENT_VPP1_SVPP2_VPP_MERGE_SOF 406
  326. #define CMDQ_EVENT_VPP1_SVPP3_VPP_MERGE_SOF 407
  327. #define CMDQ_EVENT_VPP1_SVPP1_MDP_COLOR_SOF 408
  328. #define CMDQ_EVENT_VPP1_SVPP2_MDP_COLOR_SOF 409
  329. #define CMDQ_EVENT_VPP1_SVPP3_MDP_COLOR_SOF 410
  330. #define CMDQ_EVENT_VPP1_SVPP1_MDP_OVL_SOF 411
  331. #define CMDQ_EVENT_VPP1_SVPP1_VPP_PAD_SOF 412
  332. #define CMDQ_EVENT_VPP1_SVPP2_VPP_PAD_SOF 413
  333. #define CMDQ_EVENT_VPP1_SVPP3_VPP_PAD_SOF 414
  334. #define CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_SOF 415
  335. #define CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_SOF 416
  336. #define CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_SOF 417
  337. #define CMDQ_EVENT_VPP1_VPP0_DL_IRLY_SOF 418
  338. #define CMDQ_EVENT_VPP1_VPP0_DL_ORLY_SOF 419
  339. #define CMDQ_EVENT_VPP1_VDO0_DL_ORLY_0_SOF 420
  340. #define CMDQ_EVENT_VPP1_VDO0_DL_ORLY_1_SOF 421
  341. #define CMDQ_EVENT_VPP1_VDO1_DL_ORLY_0_SOF 422
  342. #define CMDQ_EVENT_VPP1_VDO1_DL_ORLY_1_SOF 423
  343. #define CMDQ_EVENT_VPP1_SVPP1_MDP_RDMA_FRAME_DONE 424
  344. #define CMDQ_EVENT_VPP1_SVPP2_MDP_RDMA_FRAME_DONE 425
  345. #define CMDQ_EVENT_VPP1_SVPP3_MDP_RDMA_FRAME_DONE 426
  346. #define CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_FRAME_DONE 427
  347. #define CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_FRAME_DONE 428
  348. #define CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_FRAME_DONE 429
  349. #define CMDQ_EVENT_VPP1_SVPP1_MDP_OVL_FRAME_DONE 430
  350. #define CMDQ_EVENT_VPP1_SVPP1_MDP_RSZ_FRAME_DONE 431
  351. #define CMDQ_EVENT_VPP1_SVPP2_MDP_RSZ_FRAME_DONE 432
  352. #define CMDQ_EVENT_VPP1_SVPP3_MDP_RSZ_FRAME_DONE 433
  353. #define CMDQ_EVENT_VPP1_FRAME_DONE_10 434
  354. #define CMDQ_EVENT_VPP1_FRAME_DONE_11 435
  355. #define CMDQ_EVENT_VPP1_FRAME_DONE_12 436
  356. #define CMDQ_EVENT_VPP1_FRAME_DONE_13 437
  357. #define CMDQ_EVENT_VPP1_FRAME_DONE_14 438
  358. #define CMDQ_EVENT_VPP1_STREAM_DONE_0 439
  359. #define CMDQ_EVENT_VPP1_STREAM_DONE_1 440
  360. #define CMDQ_EVENT_VPP1_STREAM_DONE_2 441
  361. #define CMDQ_EVENT_VPP1_STREAM_DONE_3 442
  362. #define CMDQ_EVENT_VPP1_STREAM_DONE_4 443
  363. #define CMDQ_EVENT_VPP1_STREAM_DONE_5 444
  364. #define CMDQ_EVENT_VPP1_STREAM_DONE_6 445
  365. #define CMDQ_EVENT_VPP1_STREAM_DONE_7 446
  366. #define CMDQ_EVENT_VPP1_STREAM_DONE_8 447
  367. #define CMDQ_EVENT_VPP1_STREAM_DONE_9 448
  368. #define CMDQ_EVENT_VPP1_STREAM_DONE_10 449
  369. #define CMDQ_EVENT_VPP1_STREAM_DONE_11 450
  370. #define CMDQ_EVENT_VPP1_STREAM_DONE_12 451
  371. #define CMDQ_EVENT_VPP1_STREAM_DONE_13 452
  372. #define CMDQ_EVENT_VPP1_STREAM_DONE_14 453
  373. #define CMDQ_EVENT_VPP1_STREAM_DONE_15 454
  374. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_0 455
  375. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_1 456
  376. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_2 457
  377. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_3 458
  378. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_4 459
  379. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_5 460
  380. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_6 461
  381. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_7 462
  382. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_8 463
  383. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_9 464
  384. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_10 465
  385. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_11 466
  386. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_12 467
  387. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_13 468
  388. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_14 469
  389. #define CMDQ_EVENT_VPP1_MDP_BUF_UNDERRUN_15 470
  390. #define CMDQ_EVENT_VPP1_DGI_0 471
  391. #define CMDQ_EVENT_VPP1_DGI_1 472
  392. #define CMDQ_EVENT_VPP1_DGI_2 473
  393. #define CMDQ_EVENT_VPP1_DGI_3 474
  394. #define CMDQ_EVENT_VPP1_DGI_4 475
  395. #define CMDQ_EVENT_VPP1_DGI_5 476
  396. #define CMDQ_EVENT_VPP1_DGI_6 477
  397. #define CMDQ_EVENT_VPP1_DGI_7 478
  398. #define CMDQ_EVENT_VPP1_DGI_8 479
  399. #define CMDQ_EVENT_VPP1_DGI_9 480
  400. #define CMDQ_EVENT_VPP1_DGI_10 481
  401. #define CMDQ_EVENT_VPP1_DGI_11 482
  402. #define CMDQ_EVENT_VPP1_DGI_12 483
  403. #define CMDQ_EVENT_VPP1_DGI_13 484
  404. #define CMDQ_EVENT_VPP1_SVPP3_VPP_MERGE 485
  405. #define CMDQ_EVENT_VPP1_SVPP2_VPP_MERGE 486
  406. #define CMDQ_EVENT_VPP1_MDP_OVL_FRAME_RESET_DONE_PULSE 487
  407. #define CMDQ_EVENT_VPP1_VPP_SPLIT_DGI 488
  408. #define CMDQ_EVENT_VPP1_VPP_SPLIT_HDMI 489
  409. #define CMDQ_EVENT_VPP1_SVPP3_MDP_WROT_SW_RST_DONE 490
  410. #define CMDQ_EVENT_VPP1_SVPP2_MDP_WROT_SW_RST_DONE 491
  411. #define CMDQ_EVENT_VPP1_SVPP1_MDP_WROT_SW_RST_DONE 492
  412. #define CMDQ_EVENT_VPP1_SVPP3_MDP_FG_TILE_DONE 493
  413. #define CMDQ_EVENT_VPP1_SVPP2_MDP_FG_TILE_DONE 494
  414. #define CMDQ_EVENT_VPP1_SVPP1_MDP_FG_TILE_DONE 495
  415. #define CMDQ_EVENT_VDO0_DISP_OVL0_SOF 512
  416. #define CMDQ_EVENT_VDO0_DISP_WDMA0_SOF 513
  417. #define CMDQ_EVENT_VDO0_DISP_RDMA0_SOF 514
  418. #define CMDQ_EVENT_VDO0_DISP_COLOR0_SOF 515
  419. #define CMDQ_EVENT_VDO0_DISP_CCORR0_SOF 516
  420. #define CMDQ_EVENT_VDO0_DISP_AAL0_SOF 517
  421. #define CMDQ_EVENT_VDO0_DISP_GAMMA0_SOF 518
  422. #define CMDQ_EVENT_VDO0_DISP_DITHER0_SOF 519
  423. #define CMDQ_EVENT_VDO0_DSI0_SOF 520
  424. #define CMDQ_EVENT_VDO0_DSC_WRAP0C0_SOF 521
  425. #define CMDQ_EVENT_VDO0_DISP_OVL1_SOF 522
  426. #define CMDQ_EVENT_VDO0_DISP_WDMA1_SOF 523
  427. #define CMDQ_EVENT_VDO0_DISP_RDMA1_SOF 524
  428. #define CMDQ_EVENT_VDO0_DISP_COLOR1_SOF 525
  429. #define CMDQ_EVENT_VDO0_DISP_CCORR1_SOF 526
  430. #define CMDQ_EVENT_VDO0_DISP_AAL1_SOF 527
  431. #define CMDQ_EVENT_VDO0_DISP_GAMMA1_SOF 528
  432. #define CMDQ_EVENT_VDO0_DISP_DITHER1_SOF 529
  433. #define CMDQ_EVENT_VDO0_DSI1_SOF 530
  434. #define CMDQ_EVENT_VDO0_DSC_WRAP0C1_SOF 531
  435. #define CMDQ_EVENT_VDO0_VPP_MERGE0_SOF 532
  436. #define CMDQ_EVENT_VDO0_DP_INTF0_SOF 533
  437. #define CMDQ_EVENT_VDO0_VPP1_DL_RELAY0_SOF 534
  438. #define CMDQ_EVENT_VDO0_VPP1_DL_RELAY1_SOF 535
  439. #define CMDQ_EVENT_VDO0_VDO1_DL_RELAY2_SOF 536
  440. #define CMDQ_EVENT_VDO0_VDO0_DL_RELAY3_SOF 537
  441. #define CMDQ_EVENT_VDO0_VDO0_DL_RELAY4_SOF 538
  442. #define CMDQ_EVENT_VDO0_DISP_PWM0_SOF 539
  443. #define CMDQ_EVENT_VDO0_DISP_PWM1_SOF 540
  444. #define CMDQ_EVENT_VDO0_DISP_OVL0_FRAME_DONE 544
  445. #define CMDQ_EVENT_VDO0_DISP_WDMA0_FRAME_DONE 545
  446. #define CMDQ_EVENT_VDO0_DISP_RDMA0_FRAME_DONE 546
  447. #define CMDQ_EVENT_VDO0_DISP_COLOR0_FRAME_DONE 547
  448. #define CMDQ_EVENT_VDO0_DISP_CCORR0_FRAME_DONE 548
  449. #define CMDQ_EVENT_VDO0_DISP_AAL0_FRAME_DONE 549
  450. #define CMDQ_EVENT_VDO0_DISP_GAMMA0_FRAME_DONE 550
  451. #define CMDQ_EVENT_VDO0_DISP_DITHER0_FRAME_DONE 551
  452. #define CMDQ_EVENT_VDO0_DSI0_FRAME_DONE 552
  453. #define CMDQ_EVENT_VDO0_DSC_WRAP0C0_FRAME_DONE 553
  454. #define CMDQ_EVENT_VDO0_DISP_OVL1_FRAME_DONE 554
  455. #define CMDQ_EVENT_VDO0_DISP_WDMA1_FRAME_DONE 555
  456. #define CMDQ_EVENT_VDO0_DISP_RDMA1_FRAME_DONE 556
  457. #define CMDQ_EVENT_VDO0_DISP_COLOR1_FRAME_DONE 557
  458. #define CMDQ_EVENT_VDO0_DISP_CCORR1_FRAME_DONE 558
  459. #define CMDQ_EVENT_VDO0_DISP_AAL1_FRAME_DONE 559
  460. #define CMDQ_EVENT_VDO0_DISP_GAMMA1_FRAME_DONE 560
  461. #define CMDQ_EVENT_VDO0_DISP_DITHER1_FRAME_DONE 561
  462. #define CMDQ_EVENT_VDO0_DSI1_FRAME_DONE 562
  463. #define CMDQ_EVENT_VDO0_DSC_WRAP0C1_FRAME_DONE 563
  464. #define CMDQ_EVENT_VDO0_DP_INTF0_FRAME_DONE 565
  465. #define CMDQ_EVENT_VDO0_DISP_SMIASSERT_ENG 576
  466. #define CMDQ_EVENT_VDO0_DSI0_IRQ_ENG_EVENT_MM 577
  467. #define CMDQ_EVENT_VDO0_DSI0_TE_ENG_EVENT_MM 578
  468. #define CMDQ_EVENT_VDO0_DSI0_DONE_ENG_EVENT_MM 579
  469. #define CMDQ_EVENT_VDO0_DSI0_SOF_ENG_EVENT_MM 580
  470. #define CMDQ_EVENT_VDO0_DSI0_VACTL_ENG_EVENT_MM 581
  471. #define CMDQ_EVENT_VDO0_DSI1_IRQ_ENG_EVENT_MM 582
  472. #define CMDQ_EVENT_VDO0_DSI1_TE_ENG_EVENT_MM 583
  473. #define CMDQ_EVENT_VDO0_DSI1_DONE_ENG_EVENT_MM 584
  474. #define CMDQ_EVENT_VDO0_DSI1_SOF_ENG_EVENT_MM 585
  475. #define CMDQ_EVENT_VDO0_DSI1_VACTL_ENG_EVENT_MM 586
  476. #define CMDQ_EVENT_VDO0_DISP_WDMA0_SW_RST_DONE_ENG 587
  477. #define CMDQ_EVENT_VDO0_DISP_WDMA1_SW_RST_DONE_ENG 588
  478. #define CMDQ_EVENT_VDO0_DISP_OVL0_RST_DONE_ENG 589
  479. #define CMDQ_EVENT_VDO0_DISP_OVL1_RST_DONE_ENG 590
  480. #define CMDQ_EVENT_VDO0_DP_INTF0_VSYNC_START_ENG_EVENT_MM 591
  481. #define CMDQ_EVENT_VDO0_DP_INTF0_VSYNC_END_ENG_EVENT_MM 592
  482. #define CMDQ_EVENT_VDO0_DP_INTF0_VDE_START_ENG_EVENT_MM 593
  483. #define CMDQ_EVENT_VDO0_DP_INTF0_VDE_END_ENG_EVENT_MM 594
  484. #define CMDQ_EVENT_VDO0_DP_INTF0_TARGET_LINE_ENG_EVENT_MM 595
  485. #define CMDQ_EVENT_VDO0_VPP_MERGE0_ENG 596
  486. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_0 597
  487. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_1 598
  488. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_2 599
  489. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_3 600
  490. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_4 601
  491. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_5 602
  492. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_6 603
  493. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_7 604
  494. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_8 605
  495. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_9 606
  496. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_10 607
  497. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_11 608
  498. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_12 609
  499. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_13 610
  500. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_14 611
  501. #define CMDQ_EVENT_VDO0_DISP_STREAM_DONE_15 612
  502. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_0 613
  503. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_1 614
  504. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_2 615
  505. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_3 616
  506. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_4 617
  507. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_5 618
  508. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_6 619
  509. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_7 620
  510. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_8 621
  511. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_9 622
  512. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_10 623
  513. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_11 624
  514. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_12 625
  515. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_13 626
  516. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_14 627
  517. #define CMDQ_EVENT_VDO0_DISP_BUF_UNDERRUN_15 628
  518. #define CMDQ_EVENT_VDO1_MDP_RDMA0_SOF 640
  519. #define CMDQ_EVENT_VDO1_MDP_RDMA1_SOF 641
  520. #define CMDQ_EVENT_VDO1_MDP_RDMA2_SOF 642
  521. #define CMDQ_EVENT_VDO1_MDP_RDMA3_SOF 643
  522. #define CMDQ_EVENT_VDO1_MDP_RDMA4_SOF 644
  523. #define CMDQ_EVENT_VDO1_MDP_RDMA5_SOF 645
  524. #define CMDQ_EVENT_VDO1_MDP_RDMA6_SOF 646
  525. #define CMDQ_EVENT_VDO1_MDP_RDMA7_SOF 647
  526. #define CMDQ_EVENT_VDO1_VPP_MERGE0_SOF 648
  527. #define CMDQ_EVENT_VDO1_VPP_MERGE1_SOF 649
  528. #define CMDQ_EVENT_VDO1_VPP_MERGE2_SOF 650
  529. #define CMDQ_EVENT_VDO1_VPP_MERGE3_SOF 651
  530. #define CMDQ_EVENT_VDO1_VPP_MERGE4_SOF 652
  531. #define CMDQ_EVENT_VDO1_VPP2_DL_RELAY_SOF 653
  532. #define CMDQ_EVENT_VDO1_VPP3_DL_RELAY_SOF 654
  533. #define CMDQ_EVENT_VDO1_VDO0_DSC_DL_ASYNC_SOF 655
  534. #define CMDQ_EVENT_VDO1_VDO0_MERGE_DL_ASYNC_SOF 656
  535. #define CMDQ_EVENT_VDO1_OUT_DL_RELAY_SOF 657
  536. #define CMDQ_EVENT_VDO1_DISP_MIXER_SOF 658
  537. #define CMDQ_EVENT_VDO1_HDR_VDO_FE0_SOF 659
  538. #define CMDQ_EVENT_VDO1_HDR_VDO_FE1_SOF 660
  539. #define CMDQ_EVENT_VDO1_HDR_GFX_FE0_SOF 661
  540. #define CMDQ_EVENT_VDO1_HDR_GFX_FE1_SOF 662
  541. #define CMDQ_EVENT_VDO1_HDR_VDO_BE0_SOF 663
  542. #define CMDQ_EVENT_VDO1_HDR_MLOAD_SOF 664
  543. #define CMDQ_EVENT_VDO1_MDP_RDMA0_FRAME_DONE 672
  544. #define CMDQ_EVENT_VDO1_MDP_RDMA1_FRAME_DONE 673
  545. #define CMDQ_EVENT_VDO1_MDP_RDMA2_FRAME_DONE 674
  546. #define CMDQ_EVENT_VDO1_MDP_RDMA3_FRAME_DONE 675
  547. #define CMDQ_EVENT_VDO1_MDP_RDMA4_FRAME_DONE 676
  548. #define CMDQ_EVENT_VDO1_MDP_RDMA5_FRAME_DONE 677
  549. #define CMDQ_EVENT_VDO1_MDP_RDMA6_FRAME_DONE 678
  550. #define CMDQ_EVENT_VDO1_MDP_RDMA7_FRAME_DONE 679
  551. #define CMDQ_EVENT_VDO1_VPP_MERGE0_FRAME_DONE 680
  552. #define CMDQ_EVENT_VDO1_VPP_MERGE1_FRAME_DONE 681
  553. #define CMDQ_EVENT_VDO1_VPP_MERGE2_FRAME_DONE 682
  554. #define CMDQ_EVENT_VDO1_VPP_MERGE3_FRAME_DONE 683
  555. #define CMDQ_EVENT_VDO1_VPP_MERGE4_FRAME_DONE 684
  556. #define CMDQ_EVENT_VDO1_DPI0_FRAME_DONE 685
  557. #define CMDQ_EVENT_VDO1_DPI1_FRAME_DONE 686
  558. #define CMDQ_EVENT_VDO1_DP_INTF0_FRAME_DONE 687
  559. #define CMDQ_EVENT_VDO1_DISP_MIXER_FRAME_DONE_MM 688
  560. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_0 704
  561. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_1 705
  562. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_2 706
  563. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_3 707
  564. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_4 708
  565. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_5 709
  566. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_6 710
  567. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_7 711
  568. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_8 712
  569. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_9 713
  570. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_10 714
  571. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_11 715
  572. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_12 716
  573. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_13 717
  574. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_14 718
  575. #define CMDQ_EVENT_VDO1_STREAM_DONE_ENG_15 719
  576. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_0 720
  577. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_1 721
  578. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_2 722
  579. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_3 723
  580. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_4 724
  581. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_5 725
  582. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_6 726
  583. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_7 727
  584. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_8 728
  585. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_9 729
  586. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_10 730
  587. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_11 731
  588. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_12 732
  589. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_13 733
  590. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_14 734
  591. #define CMDQ_EVENT_VDO1_BUF_UNDERRUN_ENG_15 735
  592. #define CMDQ_EVENT_VDO1_MDP_RDMA0_SW_RST_DONE 736
  593. #define CMDQ_EVENT_VDO1_MDP_RDMA1_SW_RST_DONE 737
  594. #define CMDQ_EVENT_VDO1_MDP_RDMA2_SW_RST_DONE 738
  595. #define CMDQ_EVENT_VDO1_MDP_RDMA3_SW_RST_DONE 739
  596. #define CMDQ_EVENT_VDO1_MDP_RDMA4_SW_RST_DONE 740
  597. #define CMDQ_EVENT_VDO1_MDP_RDMA5_SW_RST_DONE 741
  598. #define CMDQ_EVENT_VDO1_MDP_RDMA6_SW_RST_DONE 742
  599. #define CMDQ_EVENT_VDO1_MDP_RDMA7_SW_RST_DONE 743
  600. #define CMDQ_EVENT_VDO1_DP0_VDE_END_ENG_EVENT_MM 745
  601. #define CMDQ_EVENT_VDO1_DP0_VDE_START_ENG_EVENT_MM 746
  602. #define CMDQ_EVENT_VDO1_DP0_VSYNC_END_ENG_EVENT_MM 747
  603. #define CMDQ_EVENT_VDO1_DP0_VSYNC_START_ENG_EVENT_MM 748
  604. #define CMDQ_EVENT_VDO1_DP0_TARGET_LINE_ENG_EVENT_MM 749
  605. #define CMDQ_EVENT_VDO1_VPP_MERGE0 750
  606. #define CMDQ_EVENT_VDO1_VPP_MERGE1 751
  607. #define CMDQ_EVENT_VDO1_VPP_MERGE2 752
  608. #define CMDQ_EVENT_VDO1_VPP_MERGE3 753
  609. #define CMDQ_EVENT_VDO1_VPP_MERGE4 754
  610. #define CMDQ_EVENT_VDO1_HDMITX 755
  611. #define CMDQ_EVENT_VDO1_HDR_VDO_BE0_ADL_TRIG_EVENT_MM 756
  612. #define CMDQ_EVENT_VDO1_HDR_GFX_FE1_THDR_ADL_TRIG_EVENT_MM 757
  613. #define CMDQ_EVENT_VDO1_HDR_GFX_FE1_DM_ADL_TRIG_EVENT_MM 758
  614. #define CMDQ_EVENT_VDO1_HDR_GFX_FE0_THDR_ADL_TRIG_EVENT_MM 759
  615. #define CMDQ_EVENT_VDO1_HDR_GFX_FE0_DM_ADL_TRIG_EVENT_MM 760
  616. #define CMDQ_EVENT_VDO1_HDR_VDO_FE1_ADL_TRIG_EVENT_MM 761
  617. #define CMDQ_EVENT_VDO1_HDR_VDO_FE1_AD0_TRIG_EVENT_MM 762
  618. #define CMDQ_EVENT_CAM_A_PASS1_DONE 769
  619. #define CMDQ_EVENT_CAM_B_PASS1_DONE 770
  620. #define CMDQ_EVENT_GCAMSV_A_PASS1_DONE 771
  621. #define CMDQ_EVENT_GCAMSV_B_PASS1_DONE 772
  622. #define CMDQ_EVENT_MRAW_0_PASS1_DONE 773
  623. #define CMDQ_EVENT_MRAW_1_PASS1_DONE 774
  624. #define CMDQ_EVENT_MRAW_2_PASS1_DONE 775
  625. #define CMDQ_EVENT_MRAW_3_PASS1_DONE 776
  626. #define CMDQ_EVENT_SENINF_CAM0_FIFO_FULL_X 777
  627. #define CMDQ_EVENT_SENINF_CAM1_FIFO_FULL_X 778
  628. #define CMDQ_EVENT_SENINF_CAM2_FIFO_FULL 779
  629. #define CMDQ_EVENT_SENINF_CAM3_FIFO_FULL 780
  630. #define CMDQ_EVENT_SENINF_CAM4_FIFO_FULL 781
  631. #define CMDQ_EVENT_SENINF_CAM5_FIFO_FULL 782
  632. #define CMDQ_EVENT_SENINF_CAM6_FIFO_FULL 783
  633. #define CMDQ_EVENT_SENINF_CAM7_FIFO_FULL 784
  634. #define CMDQ_EVENT_SENINF_CAM8_FIFO_FULL 785
  635. #define CMDQ_EVENT_SENINF_CAM9_FIFO_FULL 786
  636. #define CMDQ_EVENT_SENINF_CAM10_FIFO_FULL_X 787
  637. #define CMDQ_EVENT_SENINF_CAM11_FIFO_FULL_X 788
  638. #define CMDQ_EVENT_SENINF_CAM12_FIFO_FULL_X 789
  639. #define CMDQ_EVENT_SENINF_CAM13_FIFO_FULL_X 790
  640. #define CMDQ_EVENT_TG_OVRUN_MRAW0_INT_X0 791
  641. #define CMDQ_EVENT_TG_OVRUN_MRAW1_INT_X0 792
  642. #define CMDQ_EVENT_TG_OVRUN_MRAW2_INT 793
  643. #define CMDQ_EVENT_TG_OVRUN_MRAW3_INT 794
  644. #define CMDQ_EVENT_DMA_R1_ERROR_MRAW0_INT 795
  645. #define CMDQ_EVENT_DMA_R1_ERROR_MRAW1_INT 796
  646. #define CMDQ_EVENT_DMA_R1_ERROR_MRAW2_INT 797
  647. #define CMDQ_EVENT_DMA_R1_ERROR_MRAW3_INT 798
  648. #define CMDQ_EVENT_U_CAMSYS_PDA_IRQO_EVENT_DONE_D1 799
  649. #define CMDQ_EVENT_SUBB_TG_INT4 800
  650. #define CMDQ_EVENT_SUBB_TG_INT3 801
  651. #define CMDQ_EVENT_SUBB_TG_INT2 802
  652. #define CMDQ_EVENT_SUBB_TG_INT1 803
  653. #define CMDQ_EVENT_SUBA_TG_INT4 804
  654. #define CMDQ_EVENT_SUBA_TG_INT3 805
  655. #define CMDQ_EVENT_SUBA_TG_INT2 806
  656. #define CMDQ_EVENT_SUBA_TG_INT1 807
  657. #define CMDQ_EVENT_SUBB_DRZS4NO_R1_LOW_LATENCY_LINE_CNT_INT 808
  658. #define CMDQ_EVENT_SUBB_YUVO_R3_LOW_LATENCY_LINE_CNT_INT 809
  659. #define CMDQ_EVENT_SUBB_YUVO_R1_LOW_LATENCY_LINE_CNT_INT 810
  660. #define CMDQ_EVENT_SUBB_IMGO_R1_LOW_LATENCY_LINE_CNT_INT 811
  661. #define CMDQ_EVENT_SUBA_DRZS4NO_R1_LOW_LATENCY_LINE_CNT_INT 812
  662. #define CMDQ_EVENT_SUBA_YUVO_R3_LOW_LATENCY_LINE_CNT_INT 813
  663. #define CMDQ_EVENT_SUBA_YUVO_R1_LOW_LATENCY_LINE_CNT_INT 814
  664. #define CMDQ_EVENT_SUBA_IMGO_R1_LOW_LATENCY_LINE_CNT_INT 815
  665. #define CMDQ_EVENT_GCE1_SOF_0 816
  666. #define CMDQ_EVENT_GCE1_SOF_1 817
  667. #define CMDQ_EVENT_GCE1_SOF_2 818
  668. #define CMDQ_EVENT_GCE1_SOF_3 819
  669. #define CMDQ_EVENT_GCE1_SOF_4 820
  670. #define CMDQ_EVENT_GCE1_SOF_5 821
  671. #define CMDQ_EVENT_GCE1_SOF_6 822
  672. #define CMDQ_EVENT_GCE1_SOF_7 823
  673. #define CMDQ_EVENT_GCE1_SOF_8 824
  674. #define CMDQ_EVENT_GCE1_SOF_9 825
  675. #define CMDQ_EVENT_GCE1_SOF_10 826
  676. #define CMDQ_EVENT_GCE1_SOF_11 827
  677. #define CMDQ_EVENT_GCE1_SOF_12 828
  678. #define CMDQ_EVENT_GCE1_SOF_13 829
  679. #define CMDQ_EVENT_GCE1_SOF_14 830
  680. #define CMDQ_EVENT_GCE1_SOF_15 831
  681. #define CMDQ_EVENT_VDEC_LAT_LINE_COUNT_THRESHOLD_INTERRUPT 832
  682. #define CMDQ_EVENT_VDEC_LAT_VDEC_INT 833
  683. #define CMDQ_EVENT_VDEC_LAT_VDEC_PAUSE 834
  684. #define CMDQ_EVENT_VDEC_LAT_VDEC_DEC_ERROR 835
  685. #define CMDQ_EVENT_VDEC_LAT_MC_BUSY_OVERFLOW_MDEC_TIMEOUT 836
  686. #define CMDQ_EVENT_VDEC_LAT_VDEC_FRAME_DONE 837
  687. #define CMDQ_EVENT_VDEC_LAT_INI_FETCH_RDY 838
  688. #define CMDQ_EVENT_VDEC_LAT_PROCESS_FLAG 839
  689. #define CMDQ_EVENT_VDEC_LAT_SEARCH_START_CODE_DONE 840
  690. #define CMDQ_EVENT_VDEC_LAT_REF_REORDER_DONE 841
  691. #define CMDQ_EVENT_VDEC_LAT_WP_TBLE_DONE 842
  692. #define CMDQ_EVENT_VDEC_LAT_COUNT_SRAM_CLR_DONE_AND_CTX_SRAM_CLR_DONE 843
  693. #define CMDQ_EVENT_VDEC_LAT_GCE_CNT_OP_THRESHOLD 847
  694. #define CMDQ_EVENT_VDEC_LAT1_LINE_COUNT_THRESHOLD_INTERRUPT 848
  695. #define CMDQ_EVENT_VDEC_LAT1_VDEC_INT 849
  696. #define CMDQ_EVENT_VDEC_LAT1_VDEC_PAUSE 850
  697. #define CMDQ_EVENT_VDEC_LAT1_VDEC_DEC_ERROR 851
  698. #define CMDQ_EVENT_VDEC_LAT1_MC_BUSY_OVERFLOW_MDEC_TIMEOUT 852
  699. #define CMDQ_EVENT_VDEC_LAT1_VDEC_FRAME_DONE 853
  700. #define CMDQ_EVENT_VDEC_LAT1_INI_FETCH_RDY 854
  701. #define CMDQ_EVENT_VDEC_LAT1_PROCESS_FLAG 855
  702. #define CMDQ_EVENT_VDEC_LAT1_SEARCH_START_CODE_DONE 856
  703. #define CMDQ_EVENT_VDEC_LAT1_REF_REORDER_DONE 857
  704. #define CMDQ_EVENT_VDEC_LAT1_WP_TBLE_DONE 858
  705. #define CMDQ_EVENT_VDEC_LAT1_COUNT_SRAM_CLR_DONE_AND_CTX_SRAM_CLR_DONE 859
  706. #define CMDQ_EVENT_VDEC_LAT1_GCE_CNT_OP_THRESHOLD 863
  707. #define CMDQ_EVENT_VDEC_SOC_GLOBAL_CON_250_0 864
  708. #define CMDQ_EVENT_VDEC_SOC_GLOBAL_CON_250_1 865
  709. #define CMDQ_EVENT_VDEC_SOC_GLOBAL_CON_250_8 872
  710. #define CMDQ_EVENT_VDEC_SOC_GLOBAL_CON_250_9 873
  711. #define CMDQ_EVENT_VDEC_CORE_LINE_COUNT_THRESHOLD_INTERRUPT 896
  712. #define CMDQ_EVENT_VDEC_CORE_VDEC_INT 897
  713. #define CMDQ_EVENT_VDEC_CORE_VDEC_PAUSE 898
  714. #define CMDQ_EVENT_VDEC_CORE_VDEC_DEC_ERROR 899
  715. #define CMDQ_EVENT_VDEC_CORE_MC_BUSY_OVERFLOW_MDEC_TIMEOUT 900
  716. #define CMDQ_EVENT_VDEC_CORE_VDEC_FRAME_DONE 901
  717. #define CMDQ_EVENT_VDEC_CORE_INI_FETCH_RDY 902
  718. #define CMDQ_EVENT_VDEC_CORE_PROCESS_FLAG 903
  719. #define CMDQ_EVENT_VDEC_CORE_SEARCH_START_CODE_DONE 904
  720. #define CMDQ_EVENT_VDEC_CORE_REF_REORDER_DONE 905
  721. #define CMDQ_EVENT_VDEC_CORE_WP_TBLE_DONE 906
  722. #define CMDQ_EVENT_VDEC_CORE_COUNT_SRAM_CLR_DONE_AND_CTX_SRAM_CLR_DONE 907
  723. #define CMDQ_EVENT_VDEC_CORE_GCE_CNT_OP_THRESHOLD 911
  724. #define CMDQ_EVENT_VDEC_CORE1_LINE_COUNT_THRESHOLD_INTERRUPT 912
  725. #define CMDQ_EVENT_VDEC_CORE1_VDEC_INT 913
  726. #define CMDQ_EVENT_VDEC_CORE1_VDEC_PAUSE 914
  727. #define CMDQ_EVENT_VDEC_CORE1_VDEC_DEC_ERROR 915
  728. #define CMDQ_EVENT_VDEC_CORE1_MC_BUSY_OVERFLOW_MDEC_TIMEOUT 916
  729. #define CMDQ_EVENT_VDEC_CORE1_VDEC_FRAME_DONE 917
  730. #define CMDQ_EVENT_VDEC_CORE1_INI_FETCH_RDY 918
  731. #define CMDQ_EVENT_VDEC_CORE1_PROCESS_FLAG 919
  732. #define CMDQ_EVENT_VDEC_CORE1_SEARCH_START_CODE_DONE 920
  733. #define CMDQ_EVENT_VDEC_CORE1_REF_REORDER_DONE 921
  734. #define CMDQ_EVENT_VDEC_CORE1_WP_TBLE_DONE 922
  735. #define CMDQ_EVENT_VDEC_CORE1_COUNT_SRAM_CLR_DONE_AND_CTX_SRAM_CLR_DONE 923
  736. #define CMDQ_EVENT_VDEC_CORE1_CNT_OP_THRESHOLD 927
  737. #define CMDQ_EVENT_VENC_TOP_FRAME_DONE 929
  738. #define CMDQ_EVENT_VENC_TOP_PAUSE_DONE 930
  739. #define CMDQ_EVENT_VENC_TOP_JPGENC_DONE 931
  740. #define CMDQ_EVENT_VENC_TOP_MB_DONE 932
  741. #define CMDQ_EVENT_VENC_TOP_128BYTE_DONE 933
  742. #define CMDQ_EVENT_VENC_TOP_JPGDEC_DONE 934
  743. #define CMDQ_EVENT_VENC_TOP_JPGDEC_C1_DONE 935
  744. #define CMDQ_EVENT_VENC_TOP_JPGDEC_INSUFF_DONE 936
  745. #define CMDQ_EVENT_VENC_TOP_JPGDEC_C1_INSUFF_DONE 937
  746. #define CMDQ_EVENT_VENC_TOP_WP_2ND_STAGE_DONE 938
  747. #define CMDQ_EVENT_VENC_TOP_WP_3RD_STAGE_DONE 939
  748. #define CMDQ_EVENT_VENC_TOP_PPS_HEADER_DONE 940
  749. #define CMDQ_EVENT_VENC_TOP_SPS_HEADER_DONE 941
  750. #define CMDQ_EVENT_VENC_TOP_VPS_HEADER_DONE 942
  751. #define CMDQ_EVENT_VENC_CORE1_TOP_FRAME_DONE 945
  752. #define CMDQ_EVENT_VENC_CORE1_TOP_PAUSE_DONE 946
  753. #define CMDQ_EVENT_VENC_CORE1_TOP_JPGENC_DONE 947
  754. #define CMDQ_EVENT_VENC_CORE1_TOP_MB_DONE 948
  755. #define CMDQ_EVENT_VENC_CORE1_TOP_128BYTE_DONE 949
  756. #define CMDQ_EVENT_VENC_CORE1_TOP_JPGDEC_DONE 950
  757. #define CMDQ_EVENT_VENC_CORE1_TOP_JPGDEC_C1_DONE 951
  758. #define CMDQ_EVENT_VENC_CORE1_TOP_JPGDEC_INSUFF_DONE 952
  759. #define CMDQ_EVENT_VENC_CORE1_TOP_JPGDEC_C1_INSUFF_DONE 953
  760. #define CMDQ_EVENT_VENC_CORE1_TOP_WP_2ND_STAGE_DONE 954
  761. #define CMDQ_EVENT_VENC_CORE1_TOP_WP_3RD_STAGE_DONE 955
  762. #define CMDQ_EVENT_VENC_CORE1_TOP_PPS_HEADER_DONE 956
  763. #define CMDQ_EVENT_VENC_CORE1_TOP_SPS_HEADER_DONE 957
  764. #define CMDQ_EVENT_VENC_CORE1_TOP_VPS_HEADER_DONE 958
  765. #define CMDQ_EVENT_WPE_VPP0_WPE_GCE_FRAME_DONE 962
  766. #define CMDQ_EVENT_WPE_VPP0_WPE_DONE_SYNC_OUT 963
  767. #define CMDQ_EVENT_WPE_VPP1_WPE_GCE_FRAME_DONE 969
  768. #define CMDQ_EVENT_WPE_VPP1_WPE_DONE_SYNC_OUT 970
  769. #define CMDQ_EVENT_DP_TX_VBLANK_FALLING 994
  770. #define CMDQ_EVENT_DP_TX_VSC_FINISH 995
  771. #define CMDQ_EVENT_OUTPIN_0 1018
  772. #define CMDQ_EVENT_OUTPIN_1 1019
  773. /* end of hw event */
  774. #define CMDQ_MAX_HW_EVENT 1019
  775. #endif