mt8186-gce.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. /*
  3. * Copyright (C) 2022 MediaTek Inc.
  4. * Author: Yongqiang Niu <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_GCE_MT8186_H
  7. #define _DT_BINDINGS_GCE_MT8186_H
  8. /* assign timeout 0 also means default */
  9. #define CMDQ_NO_TIMEOUT 0xffffffff
  10. #define CMDQ_TIMEOUT_DEFAULT 1000
  11. /* GCE thread priority */
  12. #define CMDQ_THR_PRIO_LOWEST 0
  13. #define CMDQ_THR_PRIO_1 1
  14. #define CMDQ_THR_PRIO_2 2
  15. #define CMDQ_THR_PRIO_3 3
  16. #define CMDQ_THR_PRIO_4 4
  17. #define CMDQ_THR_PRIO_5 5
  18. #define CMDQ_THR_PRIO_6 6
  19. #define CMDQ_THR_PRIO_HIGHEST 7
  20. /* CPR count in 32bit register */
  21. #define GCE_CPR_COUNT 1312
  22. /* GCE subsys table */
  23. #define SUBSYS_1300XXXX 0
  24. #define SUBSYS_1400XXXX 1
  25. #define SUBSYS_1401XXXX 2
  26. #define SUBSYS_1402XXXX 3
  27. #define SUBSYS_1502XXXX 4
  28. #define SUBSYS_1582XXXX 5
  29. #define SUBSYS_1B00XXXX 6
  30. #define SUBSYS_1C00XXXX 7
  31. #define SUBSYS_1C10XXXX 8
  32. #define SUBSYS_1000XXXX 9
  33. #define SUBSYS_1001XXXX 10
  34. #define SUBSYS_1020XXXX 11
  35. #define SUBSYS_1021XXXX 12
  36. #define SUBSYS_1022XXXX 13
  37. #define SUBSYS_1023XXXX 14
  38. #define SUBSYS_1060XXXX 15
  39. #define SUBSYS_1602XXXX 16
  40. #define SUBSYS_1608XXXX 17
  41. #define SUBSYS_1700XXXX 18
  42. #define SUBSYS_1701XXXX 19
  43. #define SUBSYS_1702XXXX 20
  44. #define SUBSYS_1703XXXX 21
  45. #define SUBSYS_1706XXXX 22
  46. #define SUBSYS_1A00XXXX 23
  47. #define SUBSYS_1A01XXXX 24
  48. #define SUBSYS_1A02XXXX 25
  49. #define SUBSYS_1A03XXXX 26
  50. #define SUBSYS_1A04XXXX 27
  51. #define SUBSYS_1A05XXXX 28
  52. #define SUBSYS_1A06XXXX 29
  53. #define SUBSYS_NO_SUPPORT 99
  54. /* GCE General Purpose Register (GPR) support
  55. * Leave note for scenario usage here
  56. */
  57. /* GCE: write mask */
  58. #define GCE_GPR_R00 0x00
  59. #define GCE_GPR_R01 0x01
  60. /* MDP: P1: JPEG dest */
  61. #define GCE_GPR_R02 0x02
  62. #define GCE_GPR_R03 0x03
  63. /* MDP: PQ color */
  64. #define GCE_GPR_R04 0x04
  65. /* MDP: 2D sharpness */
  66. #define GCE_GPR_R05 0x05
  67. /* DISP: poll esd */
  68. #define GCE_GPR_R06 0x06
  69. #define GCE_GPR_R07 0x07
  70. /* MDP: P4: 2D sharpness dst */
  71. #define GCE_GPR_R08 0x08
  72. #define GCE_GPR_R09 0x09
  73. /* VCU: poll with timeout for GPR timer */
  74. #define GCE_GPR_R10 0x0A
  75. #define GCE_GPR_R11 0x0B
  76. /* CMDQ: debug */
  77. #define GCE_GPR_R12 0x0C
  78. #define GCE_GPR_R13 0x0D
  79. /* CMDQ: P7: debug */
  80. #define GCE_GPR_R14 0x0E
  81. #define GCE_GPR_R15 0x0F
  82. /* GCE hardware events */
  83. /* VDEC */
  84. #define CMDQ_EVENT_LINE_COUNT_THRESHOLD_INTERRUPT 0
  85. #define CMDQ_EVENT_VDEC_INT 1
  86. #define CMDQ_EVENT_VDEC_PAUSE 2
  87. #define CMDQ_EVENT_VDEC_DEC_ERROR 3
  88. #define CMDQ_EVENT_MDEC_TIMEOUT 4
  89. #define CMDQ_EVENT_DRAM_ACCESS_DONE 5
  90. #define CMDQ_EVENT_INI_FETCH_RDY 6
  91. #define CMDQ_EVENT_PROCESS_FLAG 7
  92. #define CMDQ_EVENT_SEARCH_START_CODE_DONE 8
  93. #define CMDQ_EVENT_REF_REORDER_DONE 9
  94. #define CMDQ_EVENT_WP_TBLE_DONE 10
  95. #define CMDQ_EVENT_COUNT_SRAM_CLR_DONE 11
  96. #define CMDQ_EVENT_GCE_CNT_OP_THRESHOLD 15
  97. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_0 16
  98. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_1 17
  99. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_2 18
  100. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_3 19
  101. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_4 20
  102. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_5 21
  103. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_6 22
  104. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_7 23
  105. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_8 24
  106. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_9 25
  107. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_10 26
  108. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_11 27
  109. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_12 28
  110. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_13 29
  111. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_14 30
  112. #define CMDQ_EVENT_VDEC_MINI_MDP_EVENT_15 31
  113. #define CMDQ_EVENT_WPE_GCE_FRAME_DONE 32
  114. /* CAM */
  115. #define CMDQ_EVENT_ISP_FRAME_DONE_A 65
  116. #define CMDQ_EVENT_ISP_FRAME_DONE_B 66
  117. #define CMDQ_EVENT_CAMSV1_PASS1_DONE 70
  118. #define CMDQ_EVENT_CAMSV2_PASS1_DONE 71
  119. #define CMDQ_EVENT_CAMSV3_PASS1_DONE 72
  120. #define CMDQ_EVENT_MRAW_0_PASS1_DONE 73
  121. #define CMDQ_EVENT_SENINF_CAM0_FIFO_FULL 75
  122. #define CMDQ_EVENT_SENINF_CAM1_FIFO_FULL 76
  123. #define CMDQ_EVENT_SENINF_CAM2_FIFO_FULL 77
  124. #define CMDQ_EVENT_SENINF_CAM3_FIFO_FULL 78
  125. #define CMDQ_EVENT_SENINF_CAM4_FIFO_FULL 79
  126. #define CMDQ_EVENT_SENINF_CAM5_FIFO_FULL 80
  127. #define CMDQ_EVENT_SENINF_CAM6_FIFO_FULL 81
  128. #define CMDQ_EVENT_SENINF_CAM7_FIFO_FULL 82
  129. #define CMDQ_EVENT_SENINF_CAM8_FIFO_FULL 83
  130. #define CMDQ_EVENT_SENINF_CAM9_FIFO_FULL 84
  131. #define CMDQ_EVENT_SENINF_CAM10_FIFO_FULL 85
  132. #define CMDQ_EVENT_SENINF_CAM11_FIFO_FULL 86
  133. #define CMDQ_EVENT_SENINF_CAM12_FIFO_FULL 87
  134. #define CMDQ_EVENT_TG_OVRUN_A_INT 88
  135. #define CMDQ_EVENT_DMA_R1_ERROR_A_INT 89
  136. #define CMDQ_EVENT_TG_OVRUN_B_INT 90
  137. #define CMDQ_EVENT_DMA_R1_ERROR_B_INT 91
  138. #define CMDQ_EVENT_TG_OVRUN_M0_INT 94
  139. #define CMDQ_EVENT_R1_ERROR_M0_INT 95
  140. #define CMDQ_EVENT_TG_GRABERR_M0_INT 96
  141. #define CMDQ_EVENT_TG_GRABERR_A_INT 98
  142. #define CMDQ_EVENT_CQ_VR_SNAP_A_INT 99
  143. #define CMDQ_EVENT_TG_GRABERR_B_INT 100
  144. #define CMDQ_EVENT_CQ_VR_SNAP_B_INT 101
  145. /* VENC */
  146. #define CMDQ_EVENT_VENC_CMDQ_FRAME_DONE 129
  147. #define CMDQ_EVENT_VENC_CMDQ_PAUSE_DONE 130
  148. #define CMDQ_EVENT_JPGENC_CMDQ_DONE 131
  149. #define CMDQ_EVENT_VENC_CMDQ_MB_DONE 132
  150. #define CMDQ_EVENT_VENC_CMDQ_128BYTE_CNT_DONE 133
  151. #define CMDQ_EVENT_VENC_CMDQ_PPS_DONE 136
  152. #define CMDQ_EVENT_VENC_CMDQ_SPS_DONE 137
  153. #define CMDQ_EVENT_VENC_CMDQ_VPS_DONE 138
  154. /* IPE */
  155. #define CMDQ_EVENT_FDVT_DONE 161
  156. #define CMDQ_EVENT_FE_DONE 162
  157. #define CMDQ_EVENT_RSC_DONE 163
  158. #define CMDQ_EVENT_DVS_DONE_ASYNC_SHOT 164
  159. #define CMDQ_EVENT_DVP_DONE_ASYNC_SHOT 165
  160. /* IMG2 */
  161. #define CMDQ_EVENT_GCE_IMG2_EVENT0 193
  162. #define CMDQ_EVENT_GCE_IMG2_EVENT1 194
  163. #define CMDQ_EVENT_GCE_IMG2_EVENT2 195
  164. #define CMDQ_EVENT_GCE_IMG2_EVENT3 196
  165. #define CMDQ_EVENT_GCE_IMG2_EVENT4 197
  166. #define CMDQ_EVENT_GCE_IMG2_EVENT5 198
  167. #define CMDQ_EVENT_GCE_IMG2_EVENT6 199
  168. #define CMDQ_EVENT_GCE_IMG2_EVENT7 200
  169. #define CMDQ_EVENT_GCE_IMG2_EVENT8 201
  170. #define CMDQ_EVENT_GCE_IMG2_EVENT9 202
  171. #define CMDQ_EVENT_GCE_IMG2_EVENT10 203
  172. #define CMDQ_EVENT_GCE_IMG2_EVENT11 204
  173. #define CMDQ_EVENT_GCE_IMG2_EVENT12 205
  174. #define CMDQ_EVENT_GCE_IMG2_EVENT13 206
  175. #define CMDQ_EVENT_GCE_IMG2_EVENT14 207
  176. #define CMDQ_EVENT_GCE_IMG2_EVENT15 208
  177. #define CMDQ_EVENT_GCE_IMG2_EVENT16 209
  178. #define CMDQ_EVENT_GCE_IMG2_EVENT17 210
  179. #define CMDQ_EVENT_GCE_IMG2_EVENT18 211
  180. #define CMDQ_EVENT_GCE_IMG2_EVENT19 212
  181. #define CMDQ_EVENT_GCE_IMG2_EVENT20 213
  182. #define CMDQ_EVENT_GCE_IMG2_EVENT21 214
  183. #define CMDQ_EVENT_GCE_IMG2_EVENT22 215
  184. #define CMDQ_EVENT_GCE_IMG2_EVENT23 216
  185. /* IMG1 */
  186. #define CMDQ_EVENT_GCE_IMG1_EVENT0 225
  187. #define CMDQ_EVENT_GCE_IMG1_EVENT1 226
  188. #define CMDQ_EVENT_GCE_IMG1_EVENT2 227
  189. #define CMDQ_EVENT_GCE_IMG1_EVENT3 228
  190. #define CMDQ_EVENT_GCE_IMG1_EVENT4 229
  191. #define CMDQ_EVENT_GCE_IMG1_EVENT5 230
  192. #define CMDQ_EVENT_GCE_IMG1_EVENT6 231
  193. #define CMDQ_EVENT_GCE_IMG1_EVENT7 232
  194. #define CMDQ_EVENT_GCE_IMG1_EVENT8 233
  195. #define CMDQ_EVENT_GCE_IMG1_EVENT9 234
  196. #define CMDQ_EVENT_GCE_IMG1_EVENT10 235
  197. #define CMDQ_EVENT_GCE_IMG1_EVENT11 236
  198. #define CMDQ_EVENT_GCE_IMG1_EVENT12 237
  199. #define CMDQ_EVENT_GCE_IMG1_EVENT13 238
  200. #define CMDQ_EVENT_GCE_IMG1_EVENT14 239
  201. #define CMDQ_EVENT_GCE_IMG1_EVENT15 240
  202. #define CMDQ_EVENT_GCE_IMG1_EVENT16 241
  203. #define CMDQ_EVENT_GCE_IMG1_EVENT17 242
  204. #define CMDQ_EVENT_GCE_IMG1_EVENT18 243
  205. #define CMDQ_EVENT_GCE_IMG1_EVENT19 244
  206. #define CMDQ_EVENT_GCE_IMG1_EVENT20 245
  207. #define CMDQ_EVENT_GCE_IMG1_EVENT21 246
  208. #define CMDQ_EVENT_GCE_IMG1_EVENT22 247
  209. #define CMDQ_EVENT_GCE_IMG1_EVENT23 248
  210. /* MDP */
  211. #define CMDQ_EVENT_MDP_RDMA0_SOF 256
  212. #define CMDQ_EVENT_MDP_RDMA1_SOF 257
  213. #define CMDQ_EVENT_MDP_AAL0_SOF 258
  214. #define CMDQ_EVENT_MDP_AAL1_SOF 259
  215. #define CMDQ_EVENT_MDP_HDR0_SOF 260
  216. #define CMDQ_EVENT_MDP_RSZ0_SOF 261
  217. #define CMDQ_EVENT_MDP_RSZ1_SOF 262
  218. #define CMDQ_EVENT_MDP_WROT0_SOF 263
  219. #define CMDQ_EVENT_MDP_WROT1_SOF 264
  220. #define CMDQ_EVENT_MDP_TDSHP0_SOF 265
  221. #define CMDQ_EVENT_MDP_TDSHP1_SOF 266
  222. #define CMDQ_EVENT_IMG_DL_RELAY0_SOF 267
  223. #define CMDQ_EVENT_IMG_DL_RELAY1_SOF 268
  224. #define CMDQ_EVENT_MDP_COLOR0_SOF 269
  225. #define CMDQ_EVENT_MDP_WROT3_FRAME_DONE 288
  226. #define CMDQ_EVENT_MDP_WROT2_FRAME_DONE 289
  227. #define CMDQ_EVENT_MDP_WROT1_FRAME_DONE 290
  228. #define CMDQ_EVENT_MDP_WROT0_FRAME_DONE 291
  229. #define CMDQ_EVENT_MDP_TDSHP3_FRAME_DONE 292
  230. #define CMDQ_EVENT_MDP_TDSHP2_FRAME_DONE 293
  231. #define CMDQ_EVENT_MDP_TDSHP1_FRAME_DONE 294
  232. #define CMDQ_EVENT_MDP_TDSHP0_FRAME_DONE 295
  233. #define CMDQ_EVENT_MDP_RSZ3_FRAME_DONE 296
  234. #define CMDQ_EVENT_MDP_RSZ2_FRAME_DONE 297
  235. #define CMDQ_EVENT_MDP_RSZ1_FRAME_DONE 298
  236. #define CMDQ_EVENT_MDP_RSZ0_FRAME_DONE 299
  237. #define CMDQ_EVENT_MDP_RDMA3_FRAME_DONE 300
  238. #define CMDQ_EVENT_MDP_RDMA2_FRAME_DONE 301
  239. #define CMDQ_EVENT_MDP_RDMA1_FRAME_DONE 302
  240. #define CMDQ_EVENT_MDP_RDMA0_FRAME_DONE 303
  241. #define CMDQ_EVENT_MDP_HDR1_FRAME_DONE 304
  242. #define CMDQ_EVENT_MDP_HDR0_FRAME_DONE 305
  243. #define CMDQ_EVENT_MDP_COLOR0_FRAME_DONE 306
  244. #define CMDQ_EVENT_MDP_AAL3_FRAME_DONE 307
  245. #define CMDQ_EVENT_MDP_AAL2_FRAME_DONE 308
  246. #define CMDQ_EVENT_MDP_AAL1_FRAME_DONE 309
  247. #define CMDQ_EVENT_MDP_AAL0_FRAME_DONE 310
  248. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_0 320
  249. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_1 321
  250. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_2 322
  251. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_3 323
  252. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_4 324
  253. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_5 325
  254. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_6 326
  255. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_7 327
  256. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_8 328
  257. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_9 329
  258. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_10 330
  259. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_11 331
  260. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_12 332
  261. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_13 333
  262. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_14 334
  263. #define CMDQ_EVENT_MDP_STREAM_DONE_ENG_EVENT_15 335
  264. #define CMDQ_EVENT_MDP_WROT3_SW_RST_DONE_ENG_EVENT 336
  265. #define CMDQ_EVENT_MDP_WROT2_SW_RST_DONE_ENG_EVENT 337
  266. #define CMDQ_EVENT_MDP_WROT1_SW_RST_DONE_ENG_EVENT 338
  267. #define CMDQ_EVENT_MDP_WROT0_SW_RST_DONE_ENG_EVENT 339
  268. #define CMDQ_EVENT_MDP_RDMA3_SW_RST_DONE_ENG_EVENT 340
  269. #define CMDQ_EVENT_MDP_RDMA2_SW_RST_DONE_ENG_EVENT 341
  270. #define CMDQ_EVENT_MDP_RDMA1_SW_RST_DONE_ENG_EVENT 342
  271. #define CMDQ_EVENT_MDP_RDMA0_SW_RST_DONE_ENG_EVENT 343
  272. /* DISP */
  273. #define CMDQ_EVENT_DISP_OVL0_SOF 384
  274. #define CMDQ_EVENT_DISP_OVL0_2L_SOF 385
  275. #define CMDQ_EVENT_DISP_RDMA0_SOF 386
  276. #define CMDQ_EVENT_DISP_RSZ0_SOF 387
  277. #define CMDQ_EVENT_DISP_COLOR0_SOF 388
  278. #define CMDQ_EVENT_DISP_CCORR0_SOF 389
  279. #define CMDQ_EVENT_DISP_CCORR1_SOF 390
  280. #define CMDQ_EVENT_DISP_AAL0_SOF 391
  281. #define CMDQ_EVENT_DISP_GAMMA0_SOF 392
  282. #define CMDQ_EVENT_DISP_POSTMASK0_SOF 393
  283. #define CMDQ_EVENT_DISP_DITHER0_SOF 394
  284. #define CMDQ_EVENT_DISP_CM0_SOF 395
  285. #define CMDQ_EVENT_DISP_SPR0_SOF 396
  286. #define CMDQ_EVENT_DISP_DSC_WRAP0_SOF 397
  287. #define CMDQ_EVENT_DSI0_SOF 398
  288. #define CMDQ_EVENT_DISP_WDMA0_SOF 399
  289. #define CMDQ_EVENT_DISP_PWM0_SOF 400
  290. #define CMDQ_EVENT_DSI0_FRAME_DONE 410
  291. #define CMDQ_EVENT_DISP_WDMA0_FRAME_DONE 411
  292. #define CMDQ_EVENT_DISP_SPR0_FRAME_DONE 412
  293. #define CMDQ_EVENT_DISP_RSZ0_FRAME_DONE 413
  294. #define CMDQ_EVENT_DISP_RDMA0_FRAME_DONE 414
  295. #define CMDQ_EVENT_DISP_POSTMASK0_FRAME_DONE 415
  296. #define CMDQ_EVENT_DISP_OVL0_FRAME_DONE 416
  297. #define CMDQ_EVENT_DISP_OVL0_2L_FRAME_DONE 417
  298. #define CMDQ_EVENT_DISP_GAMMA0_FRAME_DONE 418
  299. #define CMDQ_EVENT_DISP_DSC_WRAP0_CORE0_FRAME_DONE 420
  300. #define CMDQ_EVENT_DISP_DITHER0_FRAME_DONE 421
  301. #define CMDQ_EVENT_DISP_COLOR0_FRAME_DONE 422
  302. #define CMDQ_EVENT_DISP_CM0_FRAME_DONE 423
  303. #define CMDQ_EVENT_DISP_CCORR1_FRAME_DONE 424
  304. #define CMDQ_EVENT_DISP_CCORR0_FRAME_DONE 425
  305. #define CMDQ_EVENT_DISP_AAL0_FRAME_DONE 426
  306. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_0 434
  307. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_1 435
  308. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_2 436
  309. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_3 437
  310. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_4 438
  311. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_5 439
  312. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_6 440
  313. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_7 441
  314. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_8 442
  315. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_9 443
  316. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_10 444
  317. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_11 445
  318. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_12 446
  319. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_13 447
  320. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_14 448
  321. #define CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_15 449
  322. #define CMDQ_EVENT_DSI0_TE_ENG_EVENT 450
  323. #define CMDQ_EVENT_DSI0_IRQ_ENG_EVENT 451
  324. #define CMDQ_EVENT_DSI0_DONE_ENG_EVENT 452
  325. #define CMDQ_EVENT_DISP_WDMA0_SW_RST_DONE_ENG_EVENT 453
  326. #define CMDQ_EVENT_DISP_SMIASSERT_ENG_EVENT 454
  327. #define CMDQ_EVENT_DISP_POSTMASK0_RST_DONE_ENG_EVENT 455
  328. #define CMDQ_EVENT_DISP_OVL0_RST_DONE_ENG_EVENT 456
  329. #define CMDQ_EVENT_DISP_OVL0_2L_RST_DONE_ENG_EVENT 457
  330. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_0 458
  331. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_1 459
  332. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_2 460
  333. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_3 461
  334. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_4 462
  335. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_5 463
  336. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_6 464
  337. #define CMDQ_EVENT_BUF_UNDERRUN_ENG_EVENT_7 465
  338. #define CMDQ_EVENT_OUT_EVENT_0 898
  339. /* CMDQ sw tokens
  340. * Following definitions are gce sw token which may use by clients
  341. * event operation API.
  342. * Note that token 512 to 639 may set secure
  343. */
  344. /* end of hw event and begin of sw token */
  345. #define CMDQ_MAX_HW_EVENT 512
  346. /* Config thread notify trigger thread */
  347. #define CMDQ_SYNC_TOKEN_CONFIG_DIRTY 640
  348. /* Trigger thread notify config thread */
  349. #define CMDQ_SYNC_TOKEN_STREAM_EOF 641
  350. /* Block Trigger thread until the ESD check finishes. */
  351. #define CMDQ_SYNC_TOKEN_ESD_EOF 642
  352. #define CMDQ_SYNC_TOKEN_STREAM_BLOCK 643
  353. /* check CABC setup finish */
  354. #define CMDQ_SYNC_TOKEN_CABC_EOF 644
  355. /* Notify normal CMDQ there are some secure task done
  356. * MUST NOT CHANGE, this token sync with secure world
  357. */
  358. #define CMDQ_SYNC_SECURE_THR_EOF 647
  359. /* CMDQ use sw token */
  360. #define CMDQ_SYNC_TOKEN_USER_0 649
  361. #define CMDQ_SYNC_TOKEN_USER_1 650
  362. #define CMDQ_SYNC_TOKEN_POLL_MONITOR 651
  363. #define CMDQ_SYNC_TOKEN_TPR_LOCK 652
  364. /* ISP sw token */
  365. #define CMDQ_SYNC_TOKEN_MSS 665
  366. #define CMDQ_SYNC_TOKEN_MSF 666
  367. /* DISP sw token */
  368. #define CMDQ_SYNC_TOKEN_SODI 671
  369. /* GPR access tokens (for register backup)
  370. * There are 15 32-bit GPR, 3 GPR form a set
  371. * (64-bit for address, 32-bit for value)
  372. * MUST NOT CHANGE, these tokens sync with MDP
  373. */
  374. #define CMDQ_SYNC_TOKEN_GPR_SET_0 700
  375. #define CMDQ_SYNC_TOKEN_GPR_SET_1 701
  376. #define CMDQ_SYNC_TOKEN_GPR_SET_2 702
  377. #define CMDQ_SYNC_TOKEN_GPR_SET_3 703
  378. #define CMDQ_SYNC_TOKEN_GPR_SET_4 704
  379. /* Resource lock event to control resource in GCE thread */
  380. #define CMDQ_SYNC_RESOURCE_WROT0 710
  381. #define CMDQ_SYNC_RESOURCE_WROT1 711
  382. /* event for gpr timer, used in sleep and poll with timeout */
  383. #define CMDQ_TOKEN_GPR_TIMER_R0 994
  384. #define CMDQ_TOKEN_GPR_TIMER_R1 995
  385. #define CMDQ_TOKEN_GPR_TIMER_R2 996
  386. #define CMDQ_TOKEN_GPR_TIMER_R3 997
  387. #define CMDQ_TOKEN_GPR_TIMER_R4 998
  388. #define CMDQ_TOKEN_GPR_TIMER_R5 999
  389. #define CMDQ_TOKEN_GPR_TIMER_R6 1000
  390. #define CMDQ_TOKEN_GPR_TIMER_R7 1001
  391. #define CMDQ_TOKEN_GPR_TIMER_R8 1002
  392. #define CMDQ_TOKEN_GPR_TIMER_R9 1003
  393. #define CMDQ_TOKEN_GPR_TIMER_R10 1004
  394. #define CMDQ_TOKEN_GPR_TIMER_R11 1005
  395. #define CMDQ_TOKEN_GPR_TIMER_R12 1006
  396. #define CMDQ_TOKEN_GPR_TIMER_R13 1007
  397. #define CMDQ_TOKEN_GPR_TIMER_R14 1008
  398. #define CMDQ_TOKEN_GPR_TIMER_R15 1009
  399. #define CMDQ_EVENT_MAX 0x3FF
  400. /* CMDQ sw tokens END */
  401. #endif