rk3228-cru.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Copyright (c) 2015 Rockchip Electronics Co. Ltd.
  4. * Author: Jeffy Chen <[email protected]>
  5. */
  6. #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
  7. #define _DT_BINDINGS_CLK_ROCKCHIP_RK3228_H
  8. /* core clocks */
  9. #define PLL_APLL 1
  10. #define PLL_DPLL 2
  11. #define PLL_CPLL 3
  12. #define PLL_GPLL 4
  13. #define ARMCLK 5
  14. /* sclk gates (special clocks) */
  15. #define SCLK_SPI0 65
  16. #define SCLK_NANDC 67
  17. #define SCLK_SDMMC 68
  18. #define SCLK_SDIO 69
  19. #define SCLK_EMMC 71
  20. #define SCLK_TSADC 72
  21. #define SCLK_UART0 77
  22. #define SCLK_UART1 78
  23. #define SCLK_UART2 79
  24. #define SCLK_I2S0 80
  25. #define SCLK_I2S1 81
  26. #define SCLK_I2S2 82
  27. #define SCLK_SPDIF 83
  28. #define SCLK_TIMER0 85
  29. #define SCLK_TIMER1 86
  30. #define SCLK_TIMER2 87
  31. #define SCLK_TIMER3 88
  32. #define SCLK_TIMER4 89
  33. #define SCLK_TIMER5 90
  34. #define SCLK_I2S_OUT 113
  35. #define SCLK_SDMMC_DRV 114
  36. #define SCLK_SDIO_DRV 115
  37. #define SCLK_EMMC_DRV 117
  38. #define SCLK_SDMMC_SAMPLE 118
  39. #define SCLK_SDIO_SAMPLE 119
  40. #define SCLK_SDIO_SRC 120
  41. #define SCLK_EMMC_SAMPLE 121
  42. #define SCLK_VOP 122
  43. #define SCLK_HDMI_HDCP 123
  44. #define SCLK_MAC_SRC 124
  45. #define SCLK_MAC_EXTCLK 125
  46. #define SCLK_MAC 126
  47. #define SCLK_MAC_REFOUT 127
  48. #define SCLK_MAC_REF 128
  49. #define SCLK_MAC_RX 129
  50. #define SCLK_MAC_TX 130
  51. #define SCLK_MAC_PHY 131
  52. #define SCLK_MAC_OUT 132
  53. #define SCLK_VDEC_CABAC 133
  54. #define SCLK_VDEC_CORE 134
  55. #define SCLK_RGA 135
  56. #define SCLK_HDCP 136
  57. #define SCLK_HDMI_CEC 137
  58. #define SCLK_CRYPTO 138
  59. #define SCLK_TSP 139
  60. #define SCLK_HSADC 140
  61. #define SCLK_WIFI 141
  62. #define SCLK_OTGPHY0 142
  63. #define SCLK_OTGPHY1 143
  64. #define SCLK_HDMI_PHY 144
  65. /* dclk gates */
  66. #define DCLK_VOP 190
  67. #define DCLK_HDMI_PHY 191
  68. /* aclk gates */
  69. #define ACLK_DMAC 194
  70. #define ACLK_CPU 195
  71. #define ACLK_VPU_PRE 196
  72. #define ACLK_RKVDEC_PRE 197
  73. #define ACLK_RGA_PRE 198
  74. #define ACLK_IEP_PRE 199
  75. #define ACLK_HDCP_PRE 200
  76. #define ACLK_VOP_PRE 201
  77. #define ACLK_VPU 202
  78. #define ACLK_RKVDEC 203
  79. #define ACLK_IEP 204
  80. #define ACLK_RGA 205
  81. #define ACLK_HDCP 206
  82. #define ACLK_PERI 210
  83. #define ACLK_VOP 211
  84. #define ACLK_GMAC 212
  85. #define ACLK_GPU 213
  86. /* pclk gates */
  87. #define PCLK_GPIO0 320
  88. #define PCLK_GPIO1 321
  89. #define PCLK_GPIO2 322
  90. #define PCLK_GPIO3 323
  91. #define PCLK_VIO_H2P 324
  92. #define PCLK_HDCP 325
  93. #define PCLK_EFUSE_1024 326
  94. #define PCLK_EFUSE_256 327
  95. #define PCLK_GRF 329
  96. #define PCLK_I2C0 332
  97. #define PCLK_I2C1 333
  98. #define PCLK_I2C2 334
  99. #define PCLK_I2C3 335
  100. #define PCLK_SPI0 338
  101. #define PCLK_UART0 341
  102. #define PCLK_UART1 342
  103. #define PCLK_UART2 343
  104. #define PCLK_TSADC 344
  105. #define PCLK_PWM 350
  106. #define PCLK_TIMER 353
  107. #define PCLK_CPU 354
  108. #define PCLK_PERI 363
  109. #define PCLK_HDMI_CTRL 364
  110. #define PCLK_HDMI_PHY 365
  111. #define PCLK_GMAC 367
  112. /* hclk gates */
  113. #define HCLK_I2S0_8CH 442
  114. #define HCLK_I2S1_8CH 443
  115. #define HCLK_I2S2_2CH 444
  116. #define HCLK_SPDIF_8CH 445
  117. #define HCLK_VOP 452
  118. #define HCLK_NANDC 453
  119. #define HCLK_SDMMC 456
  120. #define HCLK_SDIO 457
  121. #define HCLK_EMMC 459
  122. #define HCLK_CPU 460
  123. #define HCLK_VPU_PRE 461
  124. #define HCLK_RKVDEC_PRE 462
  125. #define HCLK_VIO_PRE 463
  126. #define HCLK_VPU 464
  127. #define HCLK_RKVDEC 465
  128. #define HCLK_VIO 466
  129. #define HCLK_RGA 467
  130. #define HCLK_IEP 468
  131. #define HCLK_VIO_H2P 469
  132. #define HCLK_HDCP_MMU 470
  133. #define HCLK_HOST0 471
  134. #define HCLK_HOST1 472
  135. #define HCLK_HOST2 473
  136. #define HCLK_OTG 474
  137. #define HCLK_TSP 475
  138. #define HCLK_M_CRYPTO 476
  139. #define HCLK_S_CRYPTO 477
  140. #define HCLK_PERI 478
  141. #define CLK_NR_CLKS (HCLK_PERI + 1)
  142. /* soft-reset indices */
  143. #define SRST_CORE0_PO 0
  144. #define SRST_CORE1_PO 1
  145. #define SRST_CORE2_PO 2
  146. #define SRST_CORE3_PO 3
  147. #define SRST_CORE0 4
  148. #define SRST_CORE1 5
  149. #define SRST_CORE2 6
  150. #define SRST_CORE3 7
  151. #define SRST_CORE0_DBG 8
  152. #define SRST_CORE1_DBG 9
  153. #define SRST_CORE2_DBG 10
  154. #define SRST_CORE3_DBG 11
  155. #define SRST_TOPDBG 12
  156. #define SRST_ACLK_CORE 13
  157. #define SRST_NOC 14
  158. #define SRST_L2C 15
  159. #define SRST_CPUSYS_H 18
  160. #define SRST_BUSSYS_H 19
  161. #define SRST_SPDIF 20
  162. #define SRST_INTMEM 21
  163. #define SRST_ROM 22
  164. #define SRST_OTG_ADP 23
  165. #define SRST_I2S0 24
  166. #define SRST_I2S1 25
  167. #define SRST_I2S2 26
  168. #define SRST_ACODEC_P 27
  169. #define SRST_DFIMON 28
  170. #define SRST_MSCH 29
  171. #define SRST_EFUSE1024 30
  172. #define SRST_EFUSE256 31
  173. #define SRST_GPIO0 32
  174. #define SRST_GPIO1 33
  175. #define SRST_GPIO2 34
  176. #define SRST_GPIO3 35
  177. #define SRST_PERIPH_NOC_A 36
  178. #define SRST_PERIPH_NOC_BUS_H 37
  179. #define SRST_PERIPH_NOC_P 38
  180. #define SRST_UART0 39
  181. #define SRST_UART1 40
  182. #define SRST_UART2 41
  183. #define SRST_PHYNOC 42
  184. #define SRST_I2C0 43
  185. #define SRST_I2C1 44
  186. #define SRST_I2C2 45
  187. #define SRST_I2C3 46
  188. #define SRST_PWM 48
  189. #define SRST_A53_GIC 49
  190. #define SRST_DAP 51
  191. #define SRST_DAP_NOC 52
  192. #define SRST_CRYPTO 53
  193. #define SRST_SGRF 54
  194. #define SRST_GRF 55
  195. #define SRST_GMAC 56
  196. #define SRST_PERIPH_NOC_H 58
  197. #define SRST_MACPHY 63
  198. #define SRST_DMA 64
  199. #define SRST_NANDC 68
  200. #define SRST_USBOTG 69
  201. #define SRST_OTGC 70
  202. #define SRST_USBHOST0 71
  203. #define SRST_HOST_CTRL0 72
  204. #define SRST_USBHOST1 73
  205. #define SRST_HOST_CTRL1 74
  206. #define SRST_USBHOST2 75
  207. #define SRST_HOST_CTRL2 76
  208. #define SRST_USBPOR0 77
  209. #define SRST_USBPOR1 78
  210. #define SRST_DDRMSCH 79
  211. #define SRST_SMART_CARD 80
  212. #define SRST_SDMMC 81
  213. #define SRST_SDIO 82
  214. #define SRST_EMMC 83
  215. #define SRST_SPI 84
  216. #define SRST_TSP_H 85
  217. #define SRST_TSP 86
  218. #define SRST_TSADC 87
  219. #define SRST_DDRPHY 88
  220. #define SRST_DDRPHY_P 89
  221. #define SRST_DDRCTRL 90
  222. #define SRST_DDRCTRL_P 91
  223. #define SRST_HOST0_ECHI 92
  224. #define SRST_HOST1_ECHI 93
  225. #define SRST_HOST2_ECHI 94
  226. #define SRST_VOP_NOC_A 95
  227. #define SRST_HDMI_P 96
  228. #define SRST_VIO_ARBI_H 97
  229. #define SRST_IEP_NOC_A 98
  230. #define SRST_VIO_NOC_H 99
  231. #define SRST_VOP_A 100
  232. #define SRST_VOP_H 101
  233. #define SRST_VOP_D 102
  234. #define SRST_UTMI0 103
  235. #define SRST_UTMI1 104
  236. #define SRST_UTMI2 105
  237. #define SRST_UTMI3 106
  238. #define SRST_RGA 107
  239. #define SRST_RGA_NOC_A 108
  240. #define SRST_RGA_A 109
  241. #define SRST_RGA_H 110
  242. #define SRST_HDCP_A 111
  243. #define SRST_VPU_A 112
  244. #define SRST_VPU_H 113
  245. #define SRST_VPU_NOC_A 116
  246. #define SRST_VPU_NOC_H 117
  247. #define SRST_RKVDEC_A 118
  248. #define SRST_RKVDEC_NOC_A 119
  249. #define SRST_RKVDEC_H 120
  250. #define SRST_RKVDEC_NOC_H 121
  251. #define SRST_RKVDEC_CORE 122
  252. #define SRST_RKVDEC_CABAC 123
  253. #define SRST_IEP_A 124
  254. #define SRST_IEP_H 125
  255. #define SRST_GPU_A 126
  256. #define SRST_GPU_NOC_A 127
  257. #define SRST_CORE_DBG 128
  258. #define SRST_DBG_P 129
  259. #define SRST_TIMER0 130
  260. #define SRST_TIMER1 131
  261. #define SRST_TIMER2 132
  262. #define SRST_TIMER3 133
  263. #define SRST_TIMER4 134
  264. #define SRST_TIMER5 135
  265. #define SRST_VIO_H2P 136
  266. #define SRST_HDMIPHY 139
  267. #define SRST_VDAC 140
  268. #define SRST_TIMER_6CH_P 141
  269. #endif