r8a779f0-cpg-mssr.h 1.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364
  1. /* SPDX-License-Identifier: (GPL-2.0 or MIT) */
  2. /*
  3. * Copyright (C) 2021 Renesas Electronics Corp.
  4. */
  5. #ifndef __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__
  6. #define __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__
  7. #include <dt-bindings/clock/renesas-cpg-mssr.h>
  8. /* r8a779f0 CPG Core Clocks */
  9. #define R8A779F0_CLK_ZX 0
  10. #define R8A779F0_CLK_ZS 1
  11. #define R8A779F0_CLK_ZT 2
  12. #define R8A779F0_CLK_ZTR 3
  13. #define R8A779F0_CLK_S0D2 4
  14. #define R8A779F0_CLK_S0D3 5
  15. #define R8A779F0_CLK_S0D4 6
  16. #define R8A779F0_CLK_S0D2_MM 7
  17. #define R8A779F0_CLK_S0D3_MM 8
  18. #define R8A779F0_CLK_S0D4_MM 9
  19. #define R8A779F0_CLK_S0D2_RT 10
  20. #define R8A779F0_CLK_S0D3_RT 11
  21. #define R8A779F0_CLK_S0D4_RT 12
  22. #define R8A779F0_CLK_S0D6_RT 13
  23. #define R8A779F0_CLK_S0D3_PER 14
  24. #define R8A779F0_CLK_S0D6_PER 15
  25. #define R8A779F0_CLK_S0D12_PER 16
  26. #define R8A779F0_CLK_S0D24_PER 17
  27. #define R8A779F0_CLK_S0D2_HSC 18
  28. #define R8A779F0_CLK_S0D3_HSC 19
  29. #define R8A779F0_CLK_S0D4_HSC 20
  30. #define R8A779F0_CLK_S0D6_HSC 21
  31. #define R8A779F0_CLK_S0D12_HSC 22
  32. #define R8A779F0_CLK_S0D2_CC 23
  33. #define R8A779F0_CLK_CL 24
  34. #define R8A779F0_CLK_CL16M 25
  35. #define R8A779F0_CLK_CL16M_MM 26
  36. #define R8A779F0_CLK_CL16M_RT 27
  37. #define R8A779F0_CLK_CL16M_PER 28
  38. #define R8A779F0_CLK_CL16M_HSC 29
  39. #define R8A779F0_CLK_Z0 30
  40. #define R8A779F0_CLK_Z1 31
  41. #define R8A779F0_CLK_ZB3 32
  42. #define R8A779F0_CLK_ZB3D2 33
  43. #define R8A779F0_CLK_ZB3D4 34
  44. #define R8A779F0_CLK_SD0H 35
  45. #define R8A779F0_CLK_SD0 36
  46. #define R8A779F0_CLK_RPC 37
  47. #define R8A779F0_CLK_RPCD2 38
  48. #define R8A779F0_CLK_MSO 39
  49. #define R8A779F0_CLK_SASYNCRT 40
  50. #define R8A779F0_CLK_SASYNCPERD1 41
  51. #define R8A779F0_CLK_SASYNCPERD2 42
  52. #define R8A779F0_CLK_SASYNCPERD4 43
  53. #define R8A779F0_CLK_DBGSOC_HSC 44
  54. #define R8A779F0_CLK_RSW2 45
  55. #define R8A779F0_CLK_OSC 46
  56. #define R8A779F0_CLK_ZR 47
  57. #define R8A779F0_CLK_CPEX 48
  58. #define R8A779F0_CLK_CBFUSA 49
  59. #define R8A779F0_CLK_R 50
  60. #endif /* __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__ */