qcom,sm8450-camcc.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8450_H
  6. #define _DT_BINDINGS_CLK_QCOM_CAM_CC_SM8450_H
  7. /* CAM_CC clocks */
  8. #define CAM_CC_BPS_AHB_CLK 0
  9. #define CAM_CC_BPS_CLK 1
  10. #define CAM_CC_BPS_CLK_SRC 2
  11. #define CAM_CC_BPS_FAST_AHB_CLK 3
  12. #define CAM_CC_CAMNOC_AXI_CLK 4
  13. #define CAM_CC_CAMNOC_AXI_CLK_SRC 5
  14. #define CAM_CC_CAMNOC_DCD_XO_CLK 6
  15. #define CAM_CC_CCI_0_CLK 7
  16. #define CAM_CC_CCI_0_CLK_SRC 8
  17. #define CAM_CC_CCI_1_CLK 9
  18. #define CAM_CC_CCI_1_CLK_SRC 10
  19. #define CAM_CC_CORE_AHB_CLK 11
  20. #define CAM_CC_CPAS_AHB_CLK 12
  21. #define CAM_CC_CPAS_BPS_CLK 13
  22. #define CAM_CC_CPAS_FAST_AHB_CLK 14
  23. #define CAM_CC_CPAS_IFE_0_CLK 15
  24. #define CAM_CC_CPAS_IFE_1_CLK 16
  25. #define CAM_CC_CPAS_IFE_2_CLK 17
  26. #define CAM_CC_CPAS_IFE_LITE_CLK 18
  27. #define CAM_CC_CPAS_IPE_NPS_CLK 19
  28. #define CAM_CC_CPAS_SBI_CLK 20
  29. #define CAM_CC_CPAS_SFE_0_CLK 21
  30. #define CAM_CC_CPAS_SFE_1_CLK 22
  31. #define CAM_CC_CPHY_RX_CLK_SRC 23
  32. #define CAM_CC_CSI0PHYTIMER_CLK 24
  33. #define CAM_CC_CSI0PHYTIMER_CLK_SRC 25
  34. #define CAM_CC_CSI1PHYTIMER_CLK 26
  35. #define CAM_CC_CSI1PHYTIMER_CLK_SRC 27
  36. #define CAM_CC_CSI2PHYTIMER_CLK 28
  37. #define CAM_CC_CSI2PHYTIMER_CLK_SRC 29
  38. #define CAM_CC_CSI3PHYTIMER_CLK 30
  39. #define CAM_CC_CSI3PHYTIMER_CLK_SRC 31
  40. #define CAM_CC_CSI4PHYTIMER_CLK 32
  41. #define CAM_CC_CSI4PHYTIMER_CLK_SRC 33
  42. #define CAM_CC_CSI5PHYTIMER_CLK 34
  43. #define CAM_CC_CSI5PHYTIMER_CLK_SRC 35
  44. #define CAM_CC_CSID_CLK 36
  45. #define CAM_CC_CSID_CLK_SRC 37
  46. #define CAM_CC_CSID_CSIPHY_RX_CLK 38
  47. #define CAM_CC_CSIPHY0_CLK 39
  48. #define CAM_CC_CSIPHY1_CLK 40
  49. #define CAM_CC_CSIPHY2_CLK 41
  50. #define CAM_CC_CSIPHY3_CLK 42
  51. #define CAM_CC_CSIPHY4_CLK 43
  52. #define CAM_CC_CSIPHY5_CLK 44
  53. #define CAM_CC_FAST_AHB_CLK_SRC 45
  54. #define CAM_CC_GDSC_CLK 46
  55. #define CAM_CC_ICP_AHB_CLK 47
  56. #define CAM_CC_ICP_CLK 48
  57. #define CAM_CC_ICP_CLK_SRC 49
  58. #define CAM_CC_IFE_0_CLK 50
  59. #define CAM_CC_IFE_0_CLK_SRC 51
  60. #define CAM_CC_IFE_0_DSP_CLK 52
  61. #define CAM_CC_IFE_0_FAST_AHB_CLK 53
  62. #define CAM_CC_IFE_1_CLK 54
  63. #define CAM_CC_IFE_1_CLK_SRC 55
  64. #define CAM_CC_IFE_1_DSP_CLK 56
  65. #define CAM_CC_IFE_1_FAST_AHB_CLK 57
  66. #define CAM_CC_IFE_2_CLK 58
  67. #define CAM_CC_IFE_2_CLK_SRC 59
  68. #define CAM_CC_IFE_2_DSP_CLK 60
  69. #define CAM_CC_IFE_2_FAST_AHB_CLK 61
  70. #define CAM_CC_IFE_LITE_AHB_CLK 62
  71. #define CAM_CC_IFE_LITE_CLK 63
  72. #define CAM_CC_IFE_LITE_CLK_SRC 64
  73. #define CAM_CC_IFE_LITE_CPHY_RX_CLK 65
  74. #define CAM_CC_IFE_LITE_CSID_CLK 66
  75. #define CAM_CC_IFE_LITE_CSID_CLK_SRC 67
  76. #define CAM_CC_IPE_NPS_AHB_CLK 68
  77. #define CAM_CC_IPE_NPS_CLK 69
  78. #define CAM_CC_IPE_NPS_CLK_SRC 70
  79. #define CAM_CC_IPE_NPS_FAST_AHB_CLK 71
  80. #define CAM_CC_IPE_PPS_CLK 72
  81. #define CAM_CC_IPE_PPS_FAST_AHB_CLK 73
  82. #define CAM_CC_JPEG_CLK 74
  83. #define CAM_CC_JPEG_CLK_SRC 75
  84. #define CAM_CC_MCLK0_CLK 76
  85. #define CAM_CC_MCLK0_CLK_SRC 77
  86. #define CAM_CC_MCLK1_CLK 78
  87. #define CAM_CC_MCLK1_CLK_SRC 79
  88. #define CAM_CC_MCLK2_CLK 80
  89. #define CAM_CC_MCLK2_CLK_SRC 81
  90. #define CAM_CC_MCLK3_CLK 82
  91. #define CAM_CC_MCLK3_CLK_SRC 83
  92. #define CAM_CC_MCLK4_CLK 84
  93. #define CAM_CC_MCLK4_CLK_SRC 85
  94. #define CAM_CC_MCLK5_CLK 86
  95. #define CAM_CC_MCLK5_CLK_SRC 87
  96. #define CAM_CC_MCLK6_CLK 88
  97. #define CAM_CC_MCLK6_CLK_SRC 89
  98. #define CAM_CC_MCLK7_CLK 90
  99. #define CAM_CC_MCLK7_CLK_SRC 91
  100. #define CAM_CC_PLL0 92
  101. #define CAM_CC_PLL0_OUT_EVEN 93
  102. #define CAM_CC_PLL0_OUT_ODD 94
  103. #define CAM_CC_PLL1 95
  104. #define CAM_CC_PLL1_OUT_EVEN 96
  105. #define CAM_CC_PLL2 97
  106. #define CAM_CC_PLL3 98
  107. #define CAM_CC_PLL3_OUT_EVEN 99
  108. #define CAM_CC_PLL4 100
  109. #define CAM_CC_PLL4_OUT_EVEN 101
  110. #define CAM_CC_PLL5 102
  111. #define CAM_CC_PLL5_OUT_EVEN 103
  112. #define CAM_CC_PLL6 104
  113. #define CAM_CC_PLL6_OUT_EVEN 105
  114. #define CAM_CC_PLL7 106
  115. #define CAM_CC_PLL7_OUT_EVEN 107
  116. #define CAM_CC_PLL8 108
  117. #define CAM_CC_PLL8_OUT_EVEN 109
  118. #define CAM_CC_QDSS_DEBUG_CLK 110
  119. #define CAM_CC_QDSS_DEBUG_CLK_SRC 111
  120. #define CAM_CC_QDSS_DEBUG_XO_CLK 112
  121. #define CAM_CC_SBI_AHB_CLK 113
  122. #define CAM_CC_SBI_CLK 114
  123. #define CAM_CC_SFE_0_CLK 115
  124. #define CAM_CC_SFE_0_CLK_SRC 116
  125. #define CAM_CC_SFE_0_FAST_AHB_CLK 117
  126. #define CAM_CC_SFE_1_CLK 118
  127. #define CAM_CC_SFE_1_CLK_SRC 119
  128. #define CAM_CC_SFE_1_FAST_AHB_CLK 120
  129. #define CAM_CC_SLEEP_CLK 121
  130. #define CAM_CC_SLEEP_CLK_SRC 122
  131. #define CAM_CC_SLOW_AHB_CLK_SRC 123
  132. #define CAM_CC_XO_CLK_SRC 124
  133. /* CAM_CC resets */
  134. #define CAM_CC_BPS_BCR 0
  135. #define CAM_CC_ICP_BCR 1
  136. #define CAM_CC_IFE_0_BCR 2
  137. #define CAM_CC_IFE_1_BCR 3
  138. #define CAM_CC_IFE_2_BCR 4
  139. #define CAM_CC_IPE_0_BCR 5
  140. #define CAM_CC_QDSS_DEBUG_BCR 6
  141. #define CAM_CC_SBI_BCR 7
  142. #define CAM_CC_SFE_0_BCR 8
  143. #define CAM_CC_SFE_1_BCR 9
  144. /* CAM_CC GDSCRs */
  145. #define BPS_GDSC 0
  146. #define IPE_0_GDSC 1
  147. #define SBI_GDSC 2
  148. #define IFE_0_GDSC 3
  149. #define IFE_1_GDSC 4
  150. #define IFE_2_GDSC 5
  151. #define SFE_0_GDSC 6
  152. #define SFE_1_GDSC 7
  153. #define TITAN_TOP_GDSC 8
  154. #endif